bgmac.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <bcm47xx_nvram.h>
  18. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORETABLE_END
  22. };
  23. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  24. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  25. u32 value, int timeout)
  26. {
  27. u32 val;
  28. int i;
  29. for (i = 0; i < timeout / 10; i++) {
  30. val = bcma_read32(core, reg);
  31. if ((val & mask) == value)
  32. return true;
  33. udelay(10);
  34. }
  35. pr_err("Timeout waiting for reg 0x%X\n", reg);
  36. return false;
  37. }
  38. /**************************************************
  39. * DMA
  40. **************************************************/
  41. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  42. {
  43. u32 val;
  44. int i;
  45. if (!ring->mmio_base)
  46. return;
  47. /* Suspend DMA TX ring first.
  48. * bgmac_wait_value doesn't support waiting for any of few values, so
  49. * implement whole loop here.
  50. */
  51. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  52. BGMAC_DMA_TX_SUSPEND);
  53. for (i = 0; i < 10000 / 10; i++) {
  54. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  55. val &= BGMAC_DMA_TX_STAT;
  56. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  57. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  58. val == BGMAC_DMA_TX_STAT_STOPPED) {
  59. i = 0;
  60. break;
  61. }
  62. udelay(10);
  63. }
  64. if (i)
  65. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  66. ring->mmio_base, val);
  67. /* Remove SUSPEND bit */
  68. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  69. if (!bgmac_wait_value(bgmac->core,
  70. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  71. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  72. 10000)) {
  73. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  74. ring->mmio_base);
  75. udelay(300);
  76. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  77. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  78. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  79. ring->mmio_base);
  80. }
  81. }
  82. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  83. struct bgmac_dma_ring *ring)
  84. {
  85. u32 ctl;
  86. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  87. if (bgmac->core->id.rev >= 4) {
  88. ctl &= ~BGMAC_DMA_TX_BL_MASK;
  89. ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
  90. ctl &= ~BGMAC_DMA_TX_MR_MASK;
  91. ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
  92. ctl &= ~BGMAC_DMA_TX_PC_MASK;
  93. ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
  94. ctl &= ~BGMAC_DMA_TX_PT_MASK;
  95. ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
  96. }
  97. ctl |= BGMAC_DMA_TX_ENABLE;
  98. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  99. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  100. }
  101. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  102. struct bgmac_dma_ring *ring,
  103. struct sk_buff *skb)
  104. {
  105. struct device *dma_dev = bgmac->core->dma_dev;
  106. struct net_device *net_dev = bgmac->net_dev;
  107. struct bgmac_dma_desc *dma_desc;
  108. struct bgmac_slot_info *slot;
  109. u32 ctl0, ctl1;
  110. int free_slots;
  111. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  112. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  113. goto err_stop_drop;
  114. }
  115. if (ring->start <= ring->end)
  116. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  117. else
  118. free_slots = ring->start - ring->end;
  119. if (free_slots == 1) {
  120. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  121. netif_stop_queue(net_dev);
  122. return NETDEV_TX_BUSY;
  123. }
  124. slot = &ring->slots[ring->end];
  125. slot->skb = skb;
  126. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  127. DMA_TO_DEVICE);
  128. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  129. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  130. ring->mmio_base);
  131. goto err_stop_drop;
  132. }
  133. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  134. if (ring->end == ring->num_slots - 1)
  135. ctl0 |= BGMAC_DESC_CTL0_EOT;
  136. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  137. dma_desc = ring->cpu_base;
  138. dma_desc += ring->end;
  139. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  140. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  141. dma_desc->ctl0 = cpu_to_le32(ctl0);
  142. dma_desc->ctl1 = cpu_to_le32(ctl1);
  143. netdev_sent_queue(net_dev, skb->len);
  144. wmb();
  145. /* Increase ring->end to point empty slot. We tell hardware the first
  146. * slot it should *not* read.
  147. */
  148. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  149. ring->end = 0;
  150. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  151. ring->index_base +
  152. ring->end * sizeof(struct bgmac_dma_desc));
  153. /* Always keep one slot free to allow detecting bugged calls. */
  154. if (--free_slots == 1)
  155. netif_stop_queue(net_dev);
  156. return NETDEV_TX_OK;
  157. err_stop_drop:
  158. netif_stop_queue(net_dev);
  159. dev_kfree_skb(skb);
  160. return NETDEV_TX_OK;
  161. }
  162. /* Free transmitted packets */
  163. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  164. {
  165. struct device *dma_dev = bgmac->core->dma_dev;
  166. int empty_slot;
  167. bool freed = false;
  168. unsigned bytes_compl = 0, pkts_compl = 0;
  169. /* The last slot that hardware didn't consume yet */
  170. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  171. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  172. empty_slot -= ring->index_base;
  173. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  174. empty_slot /= sizeof(struct bgmac_dma_desc);
  175. while (ring->start != empty_slot) {
  176. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  177. if (slot->skb) {
  178. /* Unmap no longer used buffer */
  179. dma_unmap_single(dma_dev, slot->dma_addr,
  180. slot->skb->len, DMA_TO_DEVICE);
  181. slot->dma_addr = 0;
  182. bytes_compl += slot->skb->len;
  183. pkts_compl++;
  184. /* Free memory! :) */
  185. dev_kfree_skb(slot->skb);
  186. slot->skb = NULL;
  187. } else {
  188. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  189. ring->start, ring->end);
  190. }
  191. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  192. ring->start = 0;
  193. freed = true;
  194. }
  195. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  196. if (freed && netif_queue_stopped(bgmac->net_dev))
  197. netif_wake_queue(bgmac->net_dev);
  198. }
  199. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  200. {
  201. if (!ring->mmio_base)
  202. return;
  203. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  204. if (!bgmac_wait_value(bgmac->core,
  205. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  206. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  207. 10000))
  208. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  209. ring->mmio_base);
  210. }
  211. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  212. struct bgmac_dma_ring *ring)
  213. {
  214. u32 ctl;
  215. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  216. if (bgmac->core->id.rev >= 4) {
  217. ctl &= ~BGMAC_DMA_RX_BL_MASK;
  218. ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
  219. ctl &= ~BGMAC_DMA_RX_PC_MASK;
  220. ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
  221. ctl &= ~BGMAC_DMA_RX_PT_MASK;
  222. ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
  223. }
  224. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  225. ctl |= BGMAC_DMA_RX_ENABLE;
  226. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  227. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  228. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  229. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  230. }
  231. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  232. struct bgmac_slot_info *slot)
  233. {
  234. struct device *dma_dev = bgmac->core->dma_dev;
  235. struct sk_buff *skb;
  236. dma_addr_t dma_addr;
  237. struct bgmac_rx_header *rx;
  238. /* Alloc skb */
  239. skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  240. if (!skb)
  241. return -ENOMEM;
  242. /* Poison - if everything goes fine, hardware will overwrite it */
  243. rx = (struct bgmac_rx_header *)skb->data;
  244. rx->len = cpu_to_le16(0xdead);
  245. rx->flags = cpu_to_le16(0xbeef);
  246. /* Map skb for the DMA */
  247. dma_addr = dma_map_single(dma_dev, skb->data,
  248. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  249. if (dma_mapping_error(dma_dev, dma_addr)) {
  250. bgmac_err(bgmac, "DMA mapping error\n");
  251. dev_kfree_skb(skb);
  252. return -ENOMEM;
  253. }
  254. /* Update the slot */
  255. slot->skb = skb;
  256. slot->dma_addr = dma_addr;
  257. if (slot->dma_addr & 0xC0000000)
  258. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  259. return 0;
  260. }
  261. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  262. struct bgmac_dma_ring *ring, int desc_idx)
  263. {
  264. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  265. u32 ctl0 = 0, ctl1 = 0;
  266. if (desc_idx == ring->num_slots - 1)
  267. ctl0 |= BGMAC_DESC_CTL0_EOT;
  268. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  269. /* Is there any BGMAC device that requires extension? */
  270. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  271. * B43_DMA64_DCTL1_ADDREXT_MASK;
  272. */
  273. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  274. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  275. dma_desc->ctl0 = cpu_to_le32(ctl0);
  276. dma_desc->ctl1 = cpu_to_le32(ctl1);
  277. }
  278. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  279. int weight)
  280. {
  281. u32 end_slot;
  282. int handled = 0;
  283. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  284. end_slot &= BGMAC_DMA_RX_STATDPTR;
  285. end_slot -= ring->index_base;
  286. end_slot &= BGMAC_DMA_RX_STATDPTR;
  287. end_slot /= sizeof(struct bgmac_dma_desc);
  288. ring->end = end_slot;
  289. while (ring->start != ring->end) {
  290. struct device *dma_dev = bgmac->core->dma_dev;
  291. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  292. struct sk_buff *skb = slot->skb;
  293. struct bgmac_rx_header *rx;
  294. u16 len, flags;
  295. /* Unmap buffer to make it accessible to the CPU */
  296. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  297. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  298. /* Get info from the header */
  299. rx = (struct bgmac_rx_header *)skb->data;
  300. len = le16_to_cpu(rx->len);
  301. flags = le16_to_cpu(rx->flags);
  302. do {
  303. dma_addr_t old_dma_addr = slot->dma_addr;
  304. int err;
  305. /* Check for poison and drop or pass the packet */
  306. if (len == 0xdead && flags == 0xbeef) {
  307. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  308. ring->start);
  309. dma_sync_single_for_device(dma_dev,
  310. slot->dma_addr,
  311. BGMAC_RX_BUF_SIZE,
  312. DMA_FROM_DEVICE);
  313. break;
  314. }
  315. /* Omit CRC. */
  316. len -= ETH_FCS_LEN;
  317. /* Prepare new skb as replacement */
  318. err = bgmac_dma_rx_skb_for_slot(bgmac, slot);
  319. if (err) {
  320. /* Poison the old skb */
  321. rx->len = cpu_to_le16(0xdead);
  322. rx->flags = cpu_to_le16(0xbeef);
  323. dma_sync_single_for_device(dma_dev,
  324. slot->dma_addr,
  325. BGMAC_RX_BUF_SIZE,
  326. DMA_FROM_DEVICE);
  327. break;
  328. }
  329. bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
  330. /* Unmap old skb, we'll pass it to the netfif */
  331. dma_unmap_single(dma_dev, old_dma_addr,
  332. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  333. skb_put(skb, BGMAC_RX_FRAME_OFFSET + len);
  334. skb_pull(skb, BGMAC_RX_FRAME_OFFSET);
  335. skb_checksum_none_assert(skb);
  336. skb->protocol = eth_type_trans(skb, bgmac->net_dev);
  337. netif_receive_skb(skb);
  338. handled++;
  339. } while (0);
  340. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  341. ring->start = 0;
  342. if (handled >= weight) /* Should never be greater */
  343. break;
  344. }
  345. return handled;
  346. }
  347. /* Does ring support unaligned addressing? */
  348. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  349. struct bgmac_dma_ring *ring,
  350. enum bgmac_dma_ring_type ring_type)
  351. {
  352. switch (ring_type) {
  353. case BGMAC_DMA_RING_TX:
  354. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  355. 0xff0);
  356. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  357. return true;
  358. break;
  359. case BGMAC_DMA_RING_RX:
  360. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  361. 0xff0);
  362. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  363. return true;
  364. break;
  365. }
  366. return false;
  367. }
  368. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  369. struct bgmac_dma_ring *ring)
  370. {
  371. struct device *dma_dev = bgmac->core->dma_dev;
  372. struct bgmac_slot_info *slot;
  373. int size;
  374. int i;
  375. for (i = 0; i < ring->num_slots; i++) {
  376. slot = &ring->slots[i];
  377. if (slot->skb) {
  378. if (slot->dma_addr)
  379. dma_unmap_single(dma_dev, slot->dma_addr,
  380. slot->skb->len, DMA_TO_DEVICE);
  381. dev_kfree_skb(slot->skb);
  382. }
  383. }
  384. if (ring->cpu_base) {
  385. /* Free ring of descriptors */
  386. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  387. dma_free_coherent(dma_dev, size, ring->cpu_base,
  388. ring->dma_base);
  389. }
  390. }
  391. static void bgmac_dma_free(struct bgmac *bgmac)
  392. {
  393. int i;
  394. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  395. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  396. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  397. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  398. }
  399. static int bgmac_dma_alloc(struct bgmac *bgmac)
  400. {
  401. struct device *dma_dev = bgmac->core->dma_dev;
  402. struct bgmac_dma_ring *ring;
  403. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  404. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  405. int size; /* ring size: different for Tx and Rx */
  406. int err;
  407. int i;
  408. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  409. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  410. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  411. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  412. return -ENOTSUPP;
  413. }
  414. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  415. ring = &bgmac->tx_ring[i];
  416. ring->num_slots = BGMAC_TX_RING_SLOTS;
  417. ring->mmio_base = ring_base[i];
  418. /* Alloc ring of descriptors */
  419. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  420. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  421. &ring->dma_base,
  422. GFP_KERNEL);
  423. if (!ring->cpu_base) {
  424. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  425. ring->mmio_base);
  426. goto err_dma_free;
  427. }
  428. if (ring->dma_base & 0xC0000000)
  429. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  430. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  431. BGMAC_DMA_RING_TX);
  432. if (ring->unaligned)
  433. ring->index_base = lower_32_bits(ring->dma_base);
  434. else
  435. ring->index_base = 0;
  436. /* No need to alloc TX slots yet */
  437. }
  438. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  439. int j;
  440. ring = &bgmac->rx_ring[i];
  441. ring->num_slots = BGMAC_RX_RING_SLOTS;
  442. ring->mmio_base = ring_base[i];
  443. /* Alloc ring of descriptors */
  444. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  445. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  446. &ring->dma_base,
  447. GFP_KERNEL);
  448. if (!ring->cpu_base) {
  449. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  450. ring->mmio_base);
  451. err = -ENOMEM;
  452. goto err_dma_free;
  453. }
  454. if (ring->dma_base & 0xC0000000)
  455. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  456. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  457. BGMAC_DMA_RING_RX);
  458. if (ring->unaligned)
  459. ring->index_base = lower_32_bits(ring->dma_base);
  460. else
  461. ring->index_base = 0;
  462. /* Alloc RX slots */
  463. for (j = 0; j < ring->num_slots; j++) {
  464. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  465. if (err) {
  466. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  467. goto err_dma_free;
  468. }
  469. }
  470. }
  471. return 0;
  472. err_dma_free:
  473. bgmac_dma_free(bgmac);
  474. return -ENOMEM;
  475. }
  476. static void bgmac_dma_init(struct bgmac *bgmac)
  477. {
  478. struct bgmac_dma_ring *ring;
  479. int i;
  480. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  481. ring = &bgmac->tx_ring[i];
  482. if (!ring->unaligned)
  483. bgmac_dma_tx_enable(bgmac, ring);
  484. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  485. lower_32_bits(ring->dma_base));
  486. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  487. upper_32_bits(ring->dma_base));
  488. if (ring->unaligned)
  489. bgmac_dma_tx_enable(bgmac, ring);
  490. ring->start = 0;
  491. ring->end = 0; /* Points the slot that should *not* be read */
  492. }
  493. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  494. int j;
  495. ring = &bgmac->rx_ring[i];
  496. if (!ring->unaligned)
  497. bgmac_dma_rx_enable(bgmac, ring);
  498. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  499. lower_32_bits(ring->dma_base));
  500. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  501. upper_32_bits(ring->dma_base));
  502. if (ring->unaligned)
  503. bgmac_dma_rx_enable(bgmac, ring);
  504. for (j = 0; j < ring->num_slots; j++)
  505. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  506. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  507. ring->index_base +
  508. ring->num_slots * sizeof(struct bgmac_dma_desc));
  509. ring->start = 0;
  510. ring->end = 0;
  511. }
  512. }
  513. /**************************************************
  514. * PHY ops
  515. **************************************************/
  516. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  517. {
  518. struct bcma_device *core;
  519. u16 phy_access_addr;
  520. u16 phy_ctl_addr;
  521. u32 tmp;
  522. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  523. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  524. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  525. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  526. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  527. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  528. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  529. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  530. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  531. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  532. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  533. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  534. core = bgmac->core->bus->drv_gmac_cmn.core;
  535. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  536. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  537. } else {
  538. core = bgmac->core;
  539. phy_access_addr = BGMAC_PHY_ACCESS;
  540. phy_ctl_addr = BGMAC_PHY_CNTL;
  541. }
  542. tmp = bcma_read32(core, phy_ctl_addr);
  543. tmp &= ~BGMAC_PC_EPA_MASK;
  544. tmp |= phyaddr;
  545. bcma_write32(core, phy_ctl_addr, tmp);
  546. tmp = BGMAC_PA_START;
  547. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  548. tmp |= reg << BGMAC_PA_REG_SHIFT;
  549. bcma_write32(core, phy_access_addr, tmp);
  550. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  551. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  552. phyaddr, reg);
  553. return 0xffff;
  554. }
  555. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  556. }
  557. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  558. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  559. {
  560. struct bcma_device *core;
  561. u16 phy_access_addr;
  562. u16 phy_ctl_addr;
  563. u32 tmp;
  564. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  565. core = bgmac->core->bus->drv_gmac_cmn.core;
  566. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  567. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  568. } else {
  569. core = bgmac->core;
  570. phy_access_addr = BGMAC_PHY_ACCESS;
  571. phy_ctl_addr = BGMAC_PHY_CNTL;
  572. }
  573. tmp = bcma_read32(core, phy_ctl_addr);
  574. tmp &= ~BGMAC_PC_EPA_MASK;
  575. tmp |= phyaddr;
  576. bcma_write32(core, phy_ctl_addr, tmp);
  577. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  578. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  579. bgmac_warn(bgmac, "Error setting MDIO int\n");
  580. tmp = BGMAC_PA_START;
  581. tmp |= BGMAC_PA_WRITE;
  582. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  583. tmp |= reg << BGMAC_PA_REG_SHIFT;
  584. tmp |= value;
  585. bcma_write32(core, phy_access_addr, tmp);
  586. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  587. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  588. phyaddr, reg);
  589. return -ETIMEDOUT;
  590. }
  591. return 0;
  592. }
  593. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  594. static void bgmac_phy_init(struct bgmac *bgmac)
  595. {
  596. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  597. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  598. u8 i;
  599. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  600. for (i = 0; i < 5; i++) {
  601. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  602. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  603. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  604. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  605. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  606. }
  607. }
  608. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  609. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  610. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  611. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  612. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  613. for (i = 0; i < 5; i++) {
  614. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  615. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  616. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  617. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  618. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  619. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  620. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  621. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  622. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  623. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  624. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  625. }
  626. }
  627. }
  628. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  629. static void bgmac_phy_reset(struct bgmac *bgmac)
  630. {
  631. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  632. return;
  633. bgmac_phy_write(bgmac, bgmac->phyaddr, MII_BMCR, BMCR_RESET);
  634. udelay(100);
  635. if (bgmac_phy_read(bgmac, bgmac->phyaddr, MII_BMCR) & BMCR_RESET)
  636. bgmac_err(bgmac, "PHY reset failed\n");
  637. bgmac_phy_init(bgmac);
  638. }
  639. /**************************************************
  640. * Chip ops
  641. **************************************************/
  642. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  643. * nothing to change? Try if after stabilizng driver.
  644. */
  645. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  646. bool force)
  647. {
  648. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  649. u32 new_val = (cmdcfg & mask) | set;
  650. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR(bgmac->core->id.rev));
  651. udelay(2);
  652. if (new_val != cmdcfg || force)
  653. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  654. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR(bgmac->core->id.rev));
  655. udelay(2);
  656. }
  657. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  658. {
  659. u32 tmp;
  660. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  661. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  662. tmp = (addr[4] << 8) | addr[5];
  663. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  664. }
  665. static void bgmac_set_rx_mode(struct net_device *net_dev)
  666. {
  667. struct bgmac *bgmac = netdev_priv(net_dev);
  668. if (net_dev->flags & IFF_PROMISC)
  669. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  670. else
  671. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  672. }
  673. #if 0 /* We don't use that regs yet */
  674. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  675. {
  676. int i;
  677. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  678. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  679. bgmac->mib_tx_regs[i] =
  680. bgmac_read(bgmac,
  681. BGMAC_TX_GOOD_OCTETS + (i * 4));
  682. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  683. bgmac->mib_rx_regs[i] =
  684. bgmac_read(bgmac,
  685. BGMAC_RX_GOOD_OCTETS + (i * 4));
  686. }
  687. /* TODO: what else? how to handle BCM4706? Specs are needed */
  688. }
  689. #endif
  690. static void bgmac_clear_mib(struct bgmac *bgmac)
  691. {
  692. int i;
  693. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  694. return;
  695. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  696. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  697. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  698. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  699. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  700. }
  701. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  702. static void bgmac_mac_speed(struct bgmac *bgmac)
  703. {
  704. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  705. u32 set = 0;
  706. switch (bgmac->mac_speed) {
  707. case SPEED_10:
  708. set |= BGMAC_CMDCFG_ES_10;
  709. break;
  710. case SPEED_100:
  711. set |= BGMAC_CMDCFG_ES_100;
  712. break;
  713. case SPEED_1000:
  714. set |= BGMAC_CMDCFG_ES_1000;
  715. break;
  716. case SPEED_2500:
  717. set |= BGMAC_CMDCFG_ES_2500;
  718. break;
  719. default:
  720. bgmac_err(bgmac, "Unsupported speed: %d\n", bgmac->mac_speed);
  721. }
  722. if (bgmac->mac_duplex == DUPLEX_HALF)
  723. set |= BGMAC_CMDCFG_HD;
  724. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  725. }
  726. static void bgmac_miiconfig(struct bgmac *bgmac)
  727. {
  728. struct bcma_device *core = bgmac->core;
  729. struct bcma_chipinfo *ci = &core->bus->chipinfo;
  730. u8 imode;
  731. if (ci->id == BCMA_CHIP_ID_BCM4707 ||
  732. ci->id == BCMA_CHIP_ID_BCM53018) {
  733. bcma_awrite32(core, BCMA_IOCTL,
  734. bcma_aread32(core, BCMA_IOCTL) | 0x40 |
  735. BGMAC_BCMA_IOCTL_SW_CLKEN);
  736. bgmac->mac_speed = SPEED_2500;
  737. bgmac->mac_duplex = DUPLEX_FULL;
  738. bgmac_mac_speed(bgmac);
  739. } else {
  740. imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
  741. BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
  742. if (imode == 0 || imode == 1) {
  743. bgmac->mac_speed = SPEED_100;
  744. bgmac->mac_duplex = DUPLEX_FULL;
  745. bgmac_mac_speed(bgmac);
  746. }
  747. }
  748. }
  749. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  750. static void bgmac_chip_reset(struct bgmac *bgmac)
  751. {
  752. struct bcma_device *core = bgmac->core;
  753. struct bcma_bus *bus = core->bus;
  754. struct bcma_chipinfo *ci = &bus->chipinfo;
  755. u32 flags;
  756. u32 iost;
  757. int i;
  758. if (bcma_core_is_enabled(core)) {
  759. if (!bgmac->stats_grabbed) {
  760. /* bgmac_chip_stats_update(bgmac); */
  761. bgmac->stats_grabbed = true;
  762. }
  763. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  764. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  765. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  766. udelay(1);
  767. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  768. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  769. /* TODO: Clear software multicast filter list */
  770. }
  771. iost = bcma_aread32(core, BCMA_IOST);
  772. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
  773. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  774. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188))
  775. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  776. /* 3GMAC: for BCM4707, only do core reset at bgmac_probe() */
  777. if (ci->id != BCMA_CHIP_ID_BCM4707) {
  778. flags = 0;
  779. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  780. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  781. if (!bgmac->has_robosw)
  782. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  783. }
  784. bcma_core_enable(core, flags);
  785. }
  786. /* Request Misc PLL for corerev > 2 */
  787. if (core->id.rev > 2 &&
  788. ci->id != BCMA_CHIP_ID_BCM4707 &&
  789. ci->id != BCMA_CHIP_ID_BCM53018) {
  790. bgmac_set(bgmac, BCMA_CLKCTLST,
  791. BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
  792. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST,
  793. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  794. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  795. 1000);
  796. }
  797. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  798. ci->id == BCMA_CHIP_ID_BCM4749 ||
  799. ci->id == BCMA_CHIP_ID_BCM53572) {
  800. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  801. u8 et_swtype = 0;
  802. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  803. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  804. char buf[4];
  805. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  806. if (kstrtou8(buf, 0, &et_swtype))
  807. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  808. buf);
  809. et_swtype &= 0x0f;
  810. et_swtype <<= 4;
  811. sw_type = et_swtype;
  812. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM5358) {
  813. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  814. } else if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
  815. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  816. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188)) {
  817. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  818. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  819. }
  820. bcma_chipco_chipctl_maskset(cc, 1,
  821. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  822. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  823. sw_type);
  824. }
  825. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  826. bcma_awrite32(core, BCMA_IOCTL,
  827. bcma_aread32(core, BCMA_IOCTL) &
  828. ~BGMAC_BCMA_IOCTL_SW_RESET);
  829. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  830. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  831. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  832. * be keps until taking MAC out of the reset.
  833. */
  834. bgmac_cmdcfg_maskset(bgmac,
  835. ~(BGMAC_CMDCFG_TE |
  836. BGMAC_CMDCFG_RE |
  837. BGMAC_CMDCFG_RPI |
  838. BGMAC_CMDCFG_TAI |
  839. BGMAC_CMDCFG_HD |
  840. BGMAC_CMDCFG_ML |
  841. BGMAC_CMDCFG_CFE |
  842. BGMAC_CMDCFG_RL |
  843. BGMAC_CMDCFG_RED |
  844. BGMAC_CMDCFG_PE |
  845. BGMAC_CMDCFG_TPI |
  846. BGMAC_CMDCFG_PAD_EN |
  847. BGMAC_CMDCFG_PF),
  848. BGMAC_CMDCFG_PROM |
  849. BGMAC_CMDCFG_NLC |
  850. BGMAC_CMDCFG_CFE |
  851. BGMAC_CMDCFG_SR(core->id.rev),
  852. false);
  853. bgmac->mac_speed = SPEED_UNKNOWN;
  854. bgmac->mac_duplex = DUPLEX_UNKNOWN;
  855. bgmac_clear_mib(bgmac);
  856. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  857. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  858. BCMA_GMAC_CMN_PC_MTE);
  859. else
  860. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  861. bgmac_miiconfig(bgmac);
  862. bgmac_phy_init(bgmac);
  863. netdev_reset_queue(bgmac->net_dev);
  864. bgmac->int_status = 0;
  865. }
  866. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  867. {
  868. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  869. }
  870. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  871. {
  872. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  873. bgmac_read(bgmac, BGMAC_INT_MASK);
  874. }
  875. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  876. static void bgmac_enable(struct bgmac *bgmac)
  877. {
  878. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  879. u32 cmdcfg;
  880. u32 mode;
  881. u32 rxq_ctl;
  882. u32 fl_ctl;
  883. u16 bp_clk;
  884. u8 mdp;
  885. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  886. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  887. BGMAC_CMDCFG_SR(bgmac->core->id.rev), true);
  888. udelay(2);
  889. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  890. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  891. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  892. BGMAC_DS_MM_SHIFT;
  893. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  894. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  895. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  896. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  897. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  898. switch (ci->id) {
  899. case BCMA_CHIP_ID_BCM5357:
  900. case BCMA_CHIP_ID_BCM4749:
  901. case BCMA_CHIP_ID_BCM53572:
  902. case BCMA_CHIP_ID_BCM4716:
  903. case BCMA_CHIP_ID_BCM47162:
  904. fl_ctl = 0x03cb04cb;
  905. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  906. ci->id == BCMA_CHIP_ID_BCM4749 ||
  907. ci->id == BCMA_CHIP_ID_BCM53572)
  908. fl_ctl = 0x2300e1;
  909. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  910. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  911. break;
  912. }
  913. if (ci->id != BCMA_CHIP_ID_BCM4707 &&
  914. ci->id != BCMA_CHIP_ID_BCM53018) {
  915. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  916. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  917. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) /
  918. 1000000;
  919. mdp = (bp_clk * 128 / 1000) - 3;
  920. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  921. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  922. }
  923. }
  924. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  925. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  926. {
  927. struct bgmac_dma_ring *ring;
  928. int i;
  929. /* 1 interrupt per received frame */
  930. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  931. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  932. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  933. bgmac_set_rx_mode(bgmac->net_dev);
  934. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  935. if (bgmac->loopback)
  936. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  937. else
  938. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  939. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  940. if (full_init) {
  941. bgmac_dma_init(bgmac);
  942. if (1) /* FIXME: is there any case we don't want IRQs? */
  943. bgmac_chip_intrs_on(bgmac);
  944. } else {
  945. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  946. ring = &bgmac->rx_ring[i];
  947. bgmac_dma_rx_enable(bgmac, ring);
  948. }
  949. }
  950. bgmac_enable(bgmac);
  951. }
  952. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  953. {
  954. struct bgmac *bgmac = netdev_priv(dev_id);
  955. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  956. int_status &= bgmac->int_mask;
  957. if (!int_status)
  958. return IRQ_NONE;
  959. /* Ack */
  960. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  961. /* Disable new interrupts until handling existing ones */
  962. bgmac_chip_intrs_off(bgmac);
  963. bgmac->int_status = int_status;
  964. napi_schedule(&bgmac->napi);
  965. return IRQ_HANDLED;
  966. }
  967. static int bgmac_poll(struct napi_struct *napi, int weight)
  968. {
  969. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  970. struct bgmac_dma_ring *ring;
  971. int handled = 0;
  972. if (bgmac->int_status & BGMAC_IS_TX0) {
  973. ring = &bgmac->tx_ring[0];
  974. bgmac_dma_tx_free(bgmac, ring);
  975. bgmac->int_status &= ~BGMAC_IS_TX0;
  976. }
  977. if (bgmac->int_status & BGMAC_IS_RX) {
  978. ring = &bgmac->rx_ring[0];
  979. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  980. bgmac->int_status &= ~BGMAC_IS_RX;
  981. }
  982. if (bgmac->int_status) {
  983. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  984. bgmac->int_status = 0;
  985. }
  986. if (handled < weight)
  987. napi_complete(napi);
  988. bgmac_chip_intrs_on(bgmac);
  989. return handled;
  990. }
  991. /**************************************************
  992. * net_device_ops
  993. **************************************************/
  994. static int bgmac_open(struct net_device *net_dev)
  995. {
  996. struct bgmac *bgmac = netdev_priv(net_dev);
  997. int err = 0;
  998. bgmac_chip_reset(bgmac);
  999. /* Specs say about reclaiming rings here, but we do that in DMA init */
  1000. bgmac_chip_init(bgmac, true);
  1001. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  1002. KBUILD_MODNAME, net_dev);
  1003. if (err < 0) {
  1004. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  1005. goto err_out;
  1006. }
  1007. napi_enable(&bgmac->napi);
  1008. phy_start(bgmac->phy_dev);
  1009. netif_carrier_on(net_dev);
  1010. err_out:
  1011. return err;
  1012. }
  1013. static int bgmac_stop(struct net_device *net_dev)
  1014. {
  1015. struct bgmac *bgmac = netdev_priv(net_dev);
  1016. netif_carrier_off(net_dev);
  1017. phy_stop(bgmac->phy_dev);
  1018. napi_disable(&bgmac->napi);
  1019. bgmac_chip_intrs_off(bgmac);
  1020. free_irq(bgmac->core->irq, net_dev);
  1021. bgmac_chip_reset(bgmac);
  1022. return 0;
  1023. }
  1024. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  1025. struct net_device *net_dev)
  1026. {
  1027. struct bgmac *bgmac = netdev_priv(net_dev);
  1028. struct bgmac_dma_ring *ring;
  1029. /* No QOS support yet */
  1030. ring = &bgmac->tx_ring[0];
  1031. return bgmac_dma_tx_add(bgmac, ring, skb);
  1032. }
  1033. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  1034. {
  1035. struct bgmac *bgmac = netdev_priv(net_dev);
  1036. int ret;
  1037. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1038. if (ret < 0)
  1039. return ret;
  1040. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1041. eth_commit_mac_addr_change(net_dev, addr);
  1042. return 0;
  1043. }
  1044. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1045. {
  1046. struct bgmac *bgmac = netdev_priv(net_dev);
  1047. if (!netif_running(net_dev))
  1048. return -EINVAL;
  1049. return phy_mii_ioctl(bgmac->phy_dev, ifr, cmd);
  1050. }
  1051. static const struct net_device_ops bgmac_netdev_ops = {
  1052. .ndo_open = bgmac_open,
  1053. .ndo_stop = bgmac_stop,
  1054. .ndo_start_xmit = bgmac_start_xmit,
  1055. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1056. .ndo_set_mac_address = bgmac_set_mac_address,
  1057. .ndo_validate_addr = eth_validate_addr,
  1058. .ndo_do_ioctl = bgmac_ioctl,
  1059. };
  1060. /**************************************************
  1061. * ethtool_ops
  1062. **************************************************/
  1063. static int bgmac_get_settings(struct net_device *net_dev,
  1064. struct ethtool_cmd *cmd)
  1065. {
  1066. struct bgmac *bgmac = netdev_priv(net_dev);
  1067. return phy_ethtool_gset(bgmac->phy_dev, cmd);
  1068. }
  1069. static int bgmac_set_settings(struct net_device *net_dev,
  1070. struct ethtool_cmd *cmd)
  1071. {
  1072. struct bgmac *bgmac = netdev_priv(net_dev);
  1073. return phy_ethtool_sset(bgmac->phy_dev, cmd);
  1074. }
  1075. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1076. struct ethtool_drvinfo *info)
  1077. {
  1078. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1079. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1080. }
  1081. static const struct ethtool_ops bgmac_ethtool_ops = {
  1082. .get_settings = bgmac_get_settings,
  1083. .set_settings = bgmac_set_settings,
  1084. .get_drvinfo = bgmac_get_drvinfo,
  1085. };
  1086. /**************************************************
  1087. * MII
  1088. **************************************************/
  1089. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1090. {
  1091. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1092. }
  1093. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1094. u16 value)
  1095. {
  1096. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1097. }
  1098. static void bgmac_adjust_link(struct net_device *net_dev)
  1099. {
  1100. struct bgmac *bgmac = netdev_priv(net_dev);
  1101. struct phy_device *phy_dev = bgmac->phy_dev;
  1102. bool update = false;
  1103. if (phy_dev->link) {
  1104. if (phy_dev->speed != bgmac->mac_speed) {
  1105. bgmac->mac_speed = phy_dev->speed;
  1106. update = true;
  1107. }
  1108. if (phy_dev->duplex != bgmac->mac_duplex) {
  1109. bgmac->mac_duplex = phy_dev->duplex;
  1110. update = true;
  1111. }
  1112. }
  1113. if (update) {
  1114. bgmac_mac_speed(bgmac);
  1115. phy_print_status(phy_dev);
  1116. }
  1117. }
  1118. static int bgmac_mii_register(struct bgmac *bgmac)
  1119. {
  1120. struct mii_bus *mii_bus;
  1121. struct phy_device *phy_dev;
  1122. char bus_id[MII_BUS_ID_SIZE + 3];
  1123. int i, err = 0;
  1124. mii_bus = mdiobus_alloc();
  1125. if (!mii_bus)
  1126. return -ENOMEM;
  1127. mii_bus->name = "bgmac mii bus";
  1128. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1129. bgmac->core->core_unit);
  1130. mii_bus->priv = bgmac;
  1131. mii_bus->read = bgmac_mii_read;
  1132. mii_bus->write = bgmac_mii_write;
  1133. mii_bus->parent = &bgmac->core->dev;
  1134. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1135. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1136. if (!mii_bus->irq) {
  1137. err = -ENOMEM;
  1138. goto err_free_bus;
  1139. }
  1140. for (i = 0; i < PHY_MAX_ADDR; i++)
  1141. mii_bus->irq[i] = PHY_POLL;
  1142. err = mdiobus_register(mii_bus);
  1143. if (err) {
  1144. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1145. goto err_free_irq;
  1146. }
  1147. bgmac->mii_bus = mii_bus;
  1148. /* Connect to the PHY */
  1149. snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, mii_bus->id,
  1150. bgmac->phyaddr);
  1151. phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
  1152. PHY_INTERFACE_MODE_MII);
  1153. if (IS_ERR(phy_dev)) {
  1154. bgmac_err(bgmac, "PHY connecton failed\n");
  1155. err = PTR_ERR(phy_dev);
  1156. goto err_unregister_bus;
  1157. }
  1158. bgmac->phy_dev = phy_dev;
  1159. return err;
  1160. err_unregister_bus:
  1161. mdiobus_unregister(mii_bus);
  1162. err_free_irq:
  1163. kfree(mii_bus->irq);
  1164. err_free_bus:
  1165. mdiobus_free(mii_bus);
  1166. return err;
  1167. }
  1168. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1169. {
  1170. struct mii_bus *mii_bus = bgmac->mii_bus;
  1171. mdiobus_unregister(mii_bus);
  1172. kfree(mii_bus->irq);
  1173. mdiobus_free(mii_bus);
  1174. }
  1175. /**************************************************
  1176. * BCMA bus ops
  1177. **************************************************/
  1178. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1179. static int bgmac_probe(struct bcma_device *core)
  1180. {
  1181. struct net_device *net_dev;
  1182. struct bgmac *bgmac;
  1183. struct ssb_sprom *sprom = &core->bus->sprom;
  1184. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1185. int err;
  1186. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1187. if (core->core_unit > 1) {
  1188. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1189. return -ENOTSUPP;
  1190. }
  1191. if (!is_valid_ether_addr(mac)) {
  1192. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1193. eth_random_addr(mac);
  1194. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1195. }
  1196. /* Allocation and references */
  1197. net_dev = alloc_etherdev(sizeof(*bgmac));
  1198. if (!net_dev)
  1199. return -ENOMEM;
  1200. net_dev->netdev_ops = &bgmac_netdev_ops;
  1201. net_dev->irq = core->irq;
  1202. net_dev->ethtool_ops = &bgmac_ethtool_ops;
  1203. bgmac = netdev_priv(net_dev);
  1204. bgmac->net_dev = net_dev;
  1205. bgmac->core = core;
  1206. bcma_set_drvdata(core, bgmac);
  1207. /* Defaults */
  1208. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1209. /* On BCM4706 we need common core to access PHY */
  1210. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1211. !core->bus->drv_gmac_cmn.core) {
  1212. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1213. err = -ENODEV;
  1214. goto err_netdev_free;
  1215. }
  1216. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1217. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1218. sprom->et0phyaddr;
  1219. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1220. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1221. bgmac_err(bgmac, "No PHY found\n");
  1222. err = -ENODEV;
  1223. goto err_netdev_free;
  1224. }
  1225. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1226. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1227. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1228. bgmac_err(bgmac, "PCI setup not implemented\n");
  1229. err = -ENOTSUPP;
  1230. goto err_netdev_free;
  1231. }
  1232. bgmac_chip_reset(bgmac);
  1233. /* For Northstar, we have to take all GMAC core out of reset */
  1234. if (core->id.id == BCMA_CHIP_ID_BCM4707 ||
  1235. core->id.id == BCMA_CHIP_ID_BCM53018) {
  1236. struct bcma_device *ns_core;
  1237. int ns_gmac;
  1238. /* Northstar has 4 GMAC cores */
  1239. for (ns_gmac = 0; ns_gmac < 4; ns_gmac++) {
  1240. /* As Northstar requirement, we have to reset all GMACs
  1241. * before accessing one. bgmac_chip_reset() call
  1242. * bcma_core_enable() for this core. Then the other
  1243. * three GMACs didn't reset. We do it here.
  1244. */
  1245. ns_core = bcma_find_core_unit(core->bus,
  1246. BCMA_CORE_MAC_GBIT,
  1247. ns_gmac);
  1248. if (ns_core && !bcma_core_is_enabled(ns_core))
  1249. bcma_core_enable(ns_core, 0);
  1250. }
  1251. }
  1252. err = bgmac_dma_alloc(bgmac);
  1253. if (err) {
  1254. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1255. goto err_netdev_free;
  1256. }
  1257. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1258. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1259. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1260. /* TODO: reset the external phy. Specs are needed */
  1261. bgmac_phy_reset(bgmac);
  1262. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1263. BGMAC_BFL_ENETROBO);
  1264. if (bgmac->has_robosw)
  1265. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1266. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1267. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1268. err = bgmac_mii_register(bgmac);
  1269. if (err) {
  1270. bgmac_err(bgmac, "Cannot register MDIO\n");
  1271. goto err_dma_free;
  1272. }
  1273. err = register_netdev(bgmac->net_dev);
  1274. if (err) {
  1275. bgmac_err(bgmac, "Cannot register net device\n");
  1276. goto err_mii_unregister;
  1277. }
  1278. netif_carrier_off(net_dev);
  1279. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1280. return 0;
  1281. err_mii_unregister:
  1282. bgmac_mii_unregister(bgmac);
  1283. err_dma_free:
  1284. bgmac_dma_free(bgmac);
  1285. err_netdev_free:
  1286. bcma_set_drvdata(core, NULL);
  1287. free_netdev(net_dev);
  1288. return err;
  1289. }
  1290. static void bgmac_remove(struct bcma_device *core)
  1291. {
  1292. struct bgmac *bgmac = bcma_get_drvdata(core);
  1293. netif_napi_del(&bgmac->napi);
  1294. unregister_netdev(bgmac->net_dev);
  1295. bgmac_mii_unregister(bgmac);
  1296. bgmac_dma_free(bgmac);
  1297. bcma_set_drvdata(core, NULL);
  1298. free_netdev(bgmac->net_dev);
  1299. }
  1300. static struct bcma_driver bgmac_bcma_driver = {
  1301. .name = KBUILD_MODNAME,
  1302. .id_table = bgmac_bcma_tbl,
  1303. .probe = bgmac_probe,
  1304. .remove = bgmac_remove,
  1305. };
  1306. static int __init bgmac_init(void)
  1307. {
  1308. int err;
  1309. err = bcma_driver_register(&bgmac_bcma_driver);
  1310. if (err)
  1311. return err;
  1312. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1313. return 0;
  1314. }
  1315. static void __exit bgmac_exit(void)
  1316. {
  1317. bcma_driver_unregister(&bgmac_bcma_driver);
  1318. }
  1319. module_init(bgmac_init)
  1320. module_exit(bgmac_exit)
  1321. MODULE_AUTHOR("Rafał Miłecki");
  1322. MODULE_LICENSE("GPL");