xgbe-common.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #ifndef __XGBE_COMMON_H__
  117. #define __XGBE_COMMON_H__
  118. /* DMA register offsets */
  119. #define DMA_MR 0x3000
  120. #define DMA_SBMR 0x3004
  121. #define DMA_ISR 0x3008
  122. #define DMA_AXIARCR 0x3010
  123. #define DMA_AXIAWCR 0x3018
  124. #define DMA_DSR0 0x3020
  125. #define DMA_DSR1 0x3024
  126. #define DMA_DSR2 0x3028
  127. #define DMA_DSR3 0x302c
  128. #define DMA_DSR4 0x3030
  129. /* DMA register entry bit positions and sizes */
  130. #define DMA_AXIARCR_DRC_INDEX 0
  131. #define DMA_AXIARCR_DRC_WIDTH 4
  132. #define DMA_AXIARCR_DRD_INDEX 4
  133. #define DMA_AXIARCR_DRD_WIDTH 2
  134. #define DMA_AXIARCR_TEC_INDEX 8
  135. #define DMA_AXIARCR_TEC_WIDTH 4
  136. #define DMA_AXIARCR_TED_INDEX 12
  137. #define DMA_AXIARCR_TED_WIDTH 2
  138. #define DMA_AXIARCR_THC_INDEX 16
  139. #define DMA_AXIARCR_THC_WIDTH 4
  140. #define DMA_AXIARCR_THD_INDEX 20
  141. #define DMA_AXIARCR_THD_WIDTH 2
  142. #define DMA_AXIAWCR_DWC_INDEX 0
  143. #define DMA_AXIAWCR_DWC_WIDTH 4
  144. #define DMA_AXIAWCR_DWD_INDEX 4
  145. #define DMA_AXIAWCR_DWD_WIDTH 2
  146. #define DMA_AXIAWCR_RPC_INDEX 8
  147. #define DMA_AXIAWCR_RPC_WIDTH 4
  148. #define DMA_AXIAWCR_RPD_INDEX 12
  149. #define DMA_AXIAWCR_RPD_WIDTH 2
  150. #define DMA_AXIAWCR_RHC_INDEX 16
  151. #define DMA_AXIAWCR_RHC_WIDTH 4
  152. #define DMA_AXIAWCR_RHD_INDEX 20
  153. #define DMA_AXIAWCR_RHD_WIDTH 2
  154. #define DMA_AXIAWCR_TDC_INDEX 24
  155. #define DMA_AXIAWCR_TDC_WIDTH 4
  156. #define DMA_AXIAWCR_TDD_INDEX 28
  157. #define DMA_AXIAWCR_TDD_WIDTH 2
  158. #define DMA_DSR0_RPS_INDEX 8
  159. #define DMA_DSR0_RPS_WIDTH 4
  160. #define DMA_DSR0_TPS_INDEX 12
  161. #define DMA_DSR0_TPS_WIDTH 4
  162. #define DMA_ISR_MACIS_INDEX 17
  163. #define DMA_ISR_MACIS_WIDTH 1
  164. #define DMA_ISR_MTLIS_INDEX 16
  165. #define DMA_ISR_MTLIS_WIDTH 1
  166. #define DMA_MR_SWR_INDEX 0
  167. #define DMA_MR_SWR_WIDTH 1
  168. #define DMA_SBMR_EAME_INDEX 11
  169. #define DMA_SBMR_EAME_WIDTH 1
  170. #define DMA_SBMR_UNDEF_INDEX 0
  171. #define DMA_SBMR_UNDEF_WIDTH 1
  172. /* DMA channel register offsets
  173. * Multiple channels can be active. The first channel has registers
  174. * that begin at 0x3100. Each subsequent channel has registers that
  175. * are accessed using an offset of 0x80 from the previous channel.
  176. */
  177. #define DMA_CH_BASE 0x3100
  178. #define DMA_CH_INC 0x80
  179. #define DMA_CH_CR 0x00
  180. #define DMA_CH_TCR 0x04
  181. #define DMA_CH_RCR 0x08
  182. #define DMA_CH_TDLR_HI 0x10
  183. #define DMA_CH_TDLR_LO 0x14
  184. #define DMA_CH_RDLR_HI 0x18
  185. #define DMA_CH_RDLR_LO 0x1c
  186. #define DMA_CH_TDTR_LO 0x24
  187. #define DMA_CH_RDTR_LO 0x2c
  188. #define DMA_CH_TDRLR 0x30
  189. #define DMA_CH_RDRLR 0x34
  190. #define DMA_CH_IER 0x38
  191. #define DMA_CH_RIWT 0x3c
  192. #define DMA_CH_CATDR_LO 0x44
  193. #define DMA_CH_CARDR_LO 0x4c
  194. #define DMA_CH_CATBR_HI 0x50
  195. #define DMA_CH_CATBR_LO 0x54
  196. #define DMA_CH_CARBR_HI 0x58
  197. #define DMA_CH_CARBR_LO 0x5c
  198. #define DMA_CH_SR 0x60
  199. /* DMA channel register entry bit positions and sizes */
  200. #define DMA_CH_CR_PBLX8_INDEX 16
  201. #define DMA_CH_CR_PBLX8_WIDTH 1
  202. #define DMA_CH_IER_AIE_INDEX 15
  203. #define DMA_CH_IER_AIE_WIDTH 1
  204. #define DMA_CH_IER_FBEE_INDEX 12
  205. #define DMA_CH_IER_FBEE_WIDTH 1
  206. #define DMA_CH_IER_NIE_INDEX 16
  207. #define DMA_CH_IER_NIE_WIDTH 1
  208. #define DMA_CH_IER_RBUE_INDEX 7
  209. #define DMA_CH_IER_RBUE_WIDTH 1
  210. #define DMA_CH_IER_RIE_INDEX 6
  211. #define DMA_CH_IER_RIE_WIDTH 1
  212. #define DMA_CH_IER_RSE_INDEX 8
  213. #define DMA_CH_IER_RSE_WIDTH 1
  214. #define DMA_CH_IER_TBUE_INDEX 2
  215. #define DMA_CH_IER_TBUE_WIDTH 1
  216. #define DMA_CH_IER_TIE_INDEX 0
  217. #define DMA_CH_IER_TIE_WIDTH 1
  218. #define DMA_CH_IER_TXSE_INDEX 1
  219. #define DMA_CH_IER_TXSE_WIDTH 1
  220. #define DMA_CH_RCR_PBL_INDEX 16
  221. #define DMA_CH_RCR_PBL_WIDTH 6
  222. #define DMA_CH_RCR_RBSZ_INDEX 1
  223. #define DMA_CH_RCR_RBSZ_WIDTH 14
  224. #define DMA_CH_RCR_SR_INDEX 0
  225. #define DMA_CH_RCR_SR_WIDTH 1
  226. #define DMA_CH_RIWT_RWT_INDEX 0
  227. #define DMA_CH_RIWT_RWT_WIDTH 8
  228. #define DMA_CH_SR_FBE_INDEX 12
  229. #define DMA_CH_SR_FBE_WIDTH 1
  230. #define DMA_CH_SR_RBU_INDEX 7
  231. #define DMA_CH_SR_RBU_WIDTH 1
  232. #define DMA_CH_SR_RI_INDEX 6
  233. #define DMA_CH_SR_RI_WIDTH 1
  234. #define DMA_CH_SR_RPS_INDEX 8
  235. #define DMA_CH_SR_RPS_WIDTH 1
  236. #define DMA_CH_SR_TBU_INDEX 2
  237. #define DMA_CH_SR_TBU_WIDTH 1
  238. #define DMA_CH_SR_TI_INDEX 0
  239. #define DMA_CH_SR_TI_WIDTH 1
  240. #define DMA_CH_SR_TPS_INDEX 1
  241. #define DMA_CH_SR_TPS_WIDTH 1
  242. #define DMA_CH_TCR_OSP_INDEX 4
  243. #define DMA_CH_TCR_OSP_WIDTH 1
  244. #define DMA_CH_TCR_PBL_INDEX 16
  245. #define DMA_CH_TCR_PBL_WIDTH 6
  246. #define DMA_CH_TCR_ST_INDEX 0
  247. #define DMA_CH_TCR_ST_WIDTH 1
  248. #define DMA_CH_TCR_TSE_INDEX 12
  249. #define DMA_CH_TCR_TSE_WIDTH 1
  250. /* DMA channel register values */
  251. #define DMA_OSP_DISABLE 0x00
  252. #define DMA_OSP_ENABLE 0x01
  253. #define DMA_PBL_1 1
  254. #define DMA_PBL_2 2
  255. #define DMA_PBL_4 4
  256. #define DMA_PBL_8 8
  257. #define DMA_PBL_16 16
  258. #define DMA_PBL_32 32
  259. #define DMA_PBL_64 64 /* 8 x 8 */
  260. #define DMA_PBL_128 128 /* 8 x 16 */
  261. #define DMA_PBL_256 256 /* 8 x 32 */
  262. #define DMA_PBL_X8_DISABLE 0x00
  263. #define DMA_PBL_X8_ENABLE 0x01
  264. /* MAC register offsets */
  265. #define MAC_TCR 0x0000
  266. #define MAC_RCR 0x0004
  267. #define MAC_PFR 0x0008
  268. #define MAC_WTR 0x000c
  269. #define MAC_HTR0 0x0010
  270. #define MAC_HTR1 0x0014
  271. #define MAC_HTR2 0x0018
  272. #define MAC_HTR3 0x001c
  273. #define MAC_HTR4 0x0020
  274. #define MAC_HTR5 0x0024
  275. #define MAC_HTR6 0x0028
  276. #define MAC_HTR7 0x002c
  277. #define MAC_VLANTR 0x0050
  278. #define MAC_VLANHTR 0x0058
  279. #define MAC_VLANIR 0x0060
  280. #define MAC_IVLANIR 0x0064
  281. #define MAC_RETMR 0x006c
  282. #define MAC_Q0TFCR 0x0070
  283. #define MAC_RFCR 0x0090
  284. #define MAC_RQC0R 0x00a0
  285. #define MAC_RQC1R 0x00a4
  286. #define MAC_RQC2R 0x00a8
  287. #define MAC_RQC3R 0x00ac
  288. #define MAC_ISR 0x00b0
  289. #define MAC_IER 0x00b4
  290. #define MAC_RTSR 0x00b8
  291. #define MAC_PMTCSR 0x00c0
  292. #define MAC_RWKPFR 0x00c4
  293. #define MAC_LPICSR 0x00d0
  294. #define MAC_LPITCR 0x00d4
  295. #define MAC_VR 0x0110
  296. #define MAC_DR 0x0114
  297. #define MAC_HWF0R 0x011c
  298. #define MAC_HWF1R 0x0120
  299. #define MAC_HWF2R 0x0124
  300. #define MAC_GPIOCR 0x0278
  301. #define MAC_GPIOSR 0x027c
  302. #define MAC_MACA0HR 0x0300
  303. #define MAC_MACA0LR 0x0304
  304. #define MAC_MACA1HR 0x0308
  305. #define MAC_MACA1LR 0x030c
  306. #define MAC_QTFCR_INC 4
  307. #define MAC_MACA_INC 4
  308. /* MAC register entry bit positions and sizes */
  309. #define MAC_HWF0R_ADDMACADRSEL_INDEX 18
  310. #define MAC_HWF0R_ADDMACADRSEL_WIDTH 5
  311. #define MAC_HWF0R_ARPOFFSEL_INDEX 9
  312. #define MAC_HWF0R_ARPOFFSEL_WIDTH 1
  313. #define MAC_HWF0R_EEESEL_INDEX 13
  314. #define MAC_HWF0R_EEESEL_WIDTH 1
  315. #define MAC_HWF0R_GMIISEL_INDEX 1
  316. #define MAC_HWF0R_GMIISEL_WIDTH 1
  317. #define MAC_HWF0R_MGKSEL_INDEX 7
  318. #define MAC_HWF0R_MGKSEL_WIDTH 1
  319. #define MAC_HWF0R_MMCSEL_INDEX 8
  320. #define MAC_HWF0R_MMCSEL_WIDTH 1
  321. #define MAC_HWF0R_RWKSEL_INDEX 6
  322. #define MAC_HWF0R_RWKSEL_WIDTH 1
  323. #define MAC_HWF0R_RXCOESEL_INDEX 16
  324. #define MAC_HWF0R_RXCOESEL_WIDTH 1
  325. #define MAC_HWF0R_SAVLANINS_INDEX 27
  326. #define MAC_HWF0R_SAVLANINS_WIDTH 1
  327. #define MAC_HWF0R_SMASEL_INDEX 5
  328. #define MAC_HWF0R_SMASEL_WIDTH 1
  329. #define MAC_HWF0R_TSSEL_INDEX 12
  330. #define MAC_HWF0R_TSSEL_WIDTH 1
  331. #define MAC_HWF0R_TSSTSSEL_INDEX 25
  332. #define MAC_HWF0R_TSSTSSEL_WIDTH 2
  333. #define MAC_HWF0R_TXCOESEL_INDEX 14
  334. #define MAC_HWF0R_TXCOESEL_WIDTH 1
  335. #define MAC_HWF0R_VLHASH_INDEX 4
  336. #define MAC_HWF0R_VLHASH_WIDTH 1
  337. #define MAC_HWF1R_ADVTHWORD_INDEX 13
  338. #define MAC_HWF1R_ADVTHWORD_WIDTH 1
  339. #define MAC_HWF1R_DBGMEMA_INDEX 19
  340. #define MAC_HWF1R_DBGMEMA_WIDTH 1
  341. #define MAC_HWF1R_DCBEN_INDEX 16
  342. #define MAC_HWF1R_DCBEN_WIDTH 1
  343. #define MAC_HWF1R_HASHTBLSZ_INDEX 24
  344. #define MAC_HWF1R_HASHTBLSZ_WIDTH 3
  345. #define MAC_HWF1R_L3L4FNUM_INDEX 27
  346. #define MAC_HWF1R_L3L4FNUM_WIDTH 4
  347. #define MAC_HWF1R_RSSEN_INDEX 20
  348. #define MAC_HWF1R_RSSEN_WIDTH 1
  349. #define MAC_HWF1R_RXFIFOSIZE_INDEX 0
  350. #define MAC_HWF1R_RXFIFOSIZE_WIDTH 5
  351. #define MAC_HWF1R_SPHEN_INDEX 17
  352. #define MAC_HWF1R_SPHEN_WIDTH 1
  353. #define MAC_HWF1R_TSOEN_INDEX 18
  354. #define MAC_HWF1R_TSOEN_WIDTH 1
  355. #define MAC_HWF1R_TXFIFOSIZE_INDEX 6
  356. #define MAC_HWF1R_TXFIFOSIZE_WIDTH 5
  357. #define MAC_HWF2R_AUXSNAPNUM_INDEX 28
  358. #define MAC_HWF2R_AUXSNAPNUM_WIDTH 3
  359. #define MAC_HWF2R_PPSOUTNUM_INDEX 24
  360. #define MAC_HWF2R_PPSOUTNUM_WIDTH 3
  361. #define MAC_HWF2R_RXCHCNT_INDEX 12
  362. #define MAC_HWF2R_RXCHCNT_WIDTH 4
  363. #define MAC_HWF2R_RXQCNT_INDEX 0
  364. #define MAC_HWF2R_RXQCNT_WIDTH 4
  365. #define MAC_HWF2R_TXCHCNT_INDEX 18
  366. #define MAC_HWF2R_TXCHCNT_WIDTH 4
  367. #define MAC_HWF2R_TXQCNT_INDEX 6
  368. #define MAC_HWF2R_TXQCNT_WIDTH 4
  369. #define MAC_ISR_MMCRXIS_INDEX 9
  370. #define MAC_ISR_MMCRXIS_WIDTH 1
  371. #define MAC_ISR_MMCTXIS_INDEX 10
  372. #define MAC_ISR_MMCTXIS_WIDTH 1
  373. #define MAC_ISR_PMTIS_INDEX 4
  374. #define MAC_ISR_PMTIS_WIDTH 1
  375. #define MAC_MACA1HR_AE_INDEX 31
  376. #define MAC_MACA1HR_AE_WIDTH 1
  377. #define MAC_PFR_HMC_INDEX 2
  378. #define MAC_PFR_HMC_WIDTH 1
  379. #define MAC_PFR_HUC_INDEX 1
  380. #define MAC_PFR_HUC_WIDTH 1
  381. #define MAC_PFR_PM_INDEX 4
  382. #define MAC_PFR_PM_WIDTH 1
  383. #define MAC_PFR_PR_INDEX 0
  384. #define MAC_PFR_PR_WIDTH 1
  385. #define MAC_PMTCSR_MGKPKTEN_INDEX 1
  386. #define MAC_PMTCSR_MGKPKTEN_WIDTH 1
  387. #define MAC_PMTCSR_PWRDWN_INDEX 0
  388. #define MAC_PMTCSR_PWRDWN_WIDTH 1
  389. #define MAC_PMTCSR_RWKFILTRST_INDEX 31
  390. #define MAC_PMTCSR_RWKFILTRST_WIDTH 1
  391. #define MAC_PMTCSR_RWKPKTEN_INDEX 2
  392. #define MAC_PMTCSR_RWKPKTEN_WIDTH 1
  393. #define MAC_Q0TFCR_PT_INDEX 16
  394. #define MAC_Q0TFCR_PT_WIDTH 16
  395. #define MAC_Q0TFCR_TFE_INDEX 1
  396. #define MAC_Q0TFCR_TFE_WIDTH 1
  397. #define MAC_RCR_ACS_INDEX 1
  398. #define MAC_RCR_ACS_WIDTH 1
  399. #define MAC_RCR_CST_INDEX 2
  400. #define MAC_RCR_CST_WIDTH 1
  401. #define MAC_RCR_DCRCC_INDEX 3
  402. #define MAC_RCR_DCRCC_WIDTH 1
  403. #define MAC_RCR_IPC_INDEX 9
  404. #define MAC_RCR_IPC_WIDTH 1
  405. #define MAC_RCR_JE_INDEX 8
  406. #define MAC_RCR_JE_WIDTH 1
  407. #define MAC_RCR_LM_INDEX 10
  408. #define MAC_RCR_LM_WIDTH 1
  409. #define MAC_RCR_RE_INDEX 0
  410. #define MAC_RCR_RE_WIDTH 1
  411. #define MAC_RFCR_RFE_INDEX 0
  412. #define MAC_RFCR_RFE_WIDTH 1
  413. #define MAC_RQC0R_RXQ0EN_INDEX 0
  414. #define MAC_RQC0R_RXQ0EN_WIDTH 2
  415. #define MAC_TCR_SS_INDEX 29
  416. #define MAC_TCR_SS_WIDTH 2
  417. #define MAC_TCR_TE_INDEX 0
  418. #define MAC_TCR_TE_WIDTH 1
  419. #define MAC_VLANTR_DOVLTC_INDEX 20
  420. #define MAC_VLANTR_DOVLTC_WIDTH 1
  421. #define MAC_VLANTR_ERSVLM_INDEX 19
  422. #define MAC_VLANTR_ERSVLM_WIDTH 1
  423. #define MAC_VLANTR_ESVL_INDEX 18
  424. #define MAC_VLANTR_ESVL_WIDTH 1
  425. #define MAC_VLANTR_EVLS_INDEX 21
  426. #define MAC_VLANTR_EVLS_WIDTH 2
  427. #define MAC_VLANTR_EVLRXS_INDEX 24
  428. #define MAC_VLANTR_EVLRXS_WIDTH 1
  429. #define MAC_VR_DEVID_INDEX 8
  430. #define MAC_VR_DEVID_WIDTH 8
  431. #define MAC_VR_SNPSVER_INDEX 0
  432. #define MAC_VR_SNPSVER_WIDTH 8
  433. #define MAC_VR_USERVER_INDEX 16
  434. #define MAC_VR_USERVER_WIDTH 8
  435. /* MMC register offsets */
  436. #define MMC_CR 0x0800
  437. #define MMC_RISR 0x0804
  438. #define MMC_TISR 0x0808
  439. #define MMC_RIER 0x080c
  440. #define MMC_TIER 0x0810
  441. #define MMC_TXOCTETCOUNT_GB_LO 0x0814
  442. #define MMC_TXOCTETCOUNT_GB_HI 0x0818
  443. #define MMC_TXFRAMECOUNT_GB_LO 0x081c
  444. #define MMC_TXFRAMECOUNT_GB_HI 0x0820
  445. #define MMC_TXBROADCASTFRAMES_G_LO 0x0824
  446. #define MMC_TXBROADCASTFRAMES_G_HI 0x0828
  447. #define MMC_TXMULTICASTFRAMES_G_LO 0x082c
  448. #define MMC_TXMULTICASTFRAMES_G_HI 0x0830
  449. #define MMC_TX64OCTETS_GB_LO 0x0834
  450. #define MMC_TX64OCTETS_GB_HI 0x0838
  451. #define MMC_TX65TO127OCTETS_GB_LO 0x083c
  452. #define MMC_TX65TO127OCTETS_GB_HI 0x0840
  453. #define MMC_TX128TO255OCTETS_GB_LO 0x0844
  454. #define MMC_TX128TO255OCTETS_GB_HI 0x0848
  455. #define MMC_TX256TO511OCTETS_GB_LO 0x084c
  456. #define MMC_TX256TO511OCTETS_GB_HI 0x0850
  457. #define MMC_TX512TO1023OCTETS_GB_LO 0x0854
  458. #define MMC_TX512TO1023OCTETS_GB_HI 0x0858
  459. #define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c
  460. #define MMC_TX1024TOMAXOCTETS_GB_HI 0x0860
  461. #define MMC_TXUNICASTFRAMES_GB_LO 0x0864
  462. #define MMC_TXUNICASTFRAMES_GB_HI 0x0868
  463. #define MMC_TXMULTICASTFRAMES_GB_LO 0x086c
  464. #define MMC_TXMULTICASTFRAMES_GB_HI 0x0870
  465. #define MMC_TXBROADCASTFRAMES_GB_LO 0x0874
  466. #define MMC_TXBROADCASTFRAMES_GB_HI 0x0878
  467. #define MMC_TXUNDERFLOWERROR_LO 0x087c
  468. #define MMC_TXUNDERFLOWERROR_HI 0x0880
  469. #define MMC_TXOCTETCOUNT_G_LO 0x0884
  470. #define MMC_TXOCTETCOUNT_G_HI 0x0888
  471. #define MMC_TXFRAMECOUNT_G_LO 0x088c
  472. #define MMC_TXFRAMECOUNT_G_HI 0x0890
  473. #define MMC_TXPAUSEFRAMES_LO 0x0894
  474. #define MMC_TXPAUSEFRAMES_HI 0x0898
  475. #define MMC_TXVLANFRAMES_G_LO 0x089c
  476. #define MMC_TXVLANFRAMES_G_HI 0x08a0
  477. #define MMC_RXFRAMECOUNT_GB_LO 0x0900
  478. #define MMC_RXFRAMECOUNT_GB_HI 0x0904
  479. #define MMC_RXOCTETCOUNT_GB_LO 0x0908
  480. #define MMC_RXOCTETCOUNT_GB_HI 0x090c
  481. #define MMC_RXOCTETCOUNT_G_LO 0x0910
  482. #define MMC_RXOCTETCOUNT_G_HI 0x0914
  483. #define MMC_RXBROADCASTFRAMES_G_LO 0x0918
  484. #define MMC_RXBROADCASTFRAMES_G_HI 0x091c
  485. #define MMC_RXMULTICASTFRAMES_G_LO 0x0920
  486. #define MMC_RXMULTICASTFRAMES_G_HI 0x0924
  487. #define MMC_RXCRCERROR_LO 0x0928
  488. #define MMC_RXCRCERROR_HI 0x092c
  489. #define MMC_RXRUNTERROR 0x0930
  490. #define MMC_RXJABBERERROR 0x0934
  491. #define MMC_RXUNDERSIZE_G 0x0938
  492. #define MMC_RXOVERSIZE_G 0x093c
  493. #define MMC_RX64OCTETS_GB_LO 0x0940
  494. #define MMC_RX64OCTETS_GB_HI 0x0944
  495. #define MMC_RX65TO127OCTETS_GB_LO 0x0948
  496. #define MMC_RX65TO127OCTETS_GB_HI 0x094c
  497. #define MMC_RX128TO255OCTETS_GB_LO 0x0950
  498. #define MMC_RX128TO255OCTETS_GB_HI 0x0954
  499. #define MMC_RX256TO511OCTETS_GB_LO 0x0958
  500. #define MMC_RX256TO511OCTETS_GB_HI 0x095c
  501. #define MMC_RX512TO1023OCTETS_GB_LO 0x0960
  502. #define MMC_RX512TO1023OCTETS_GB_HI 0x0964
  503. #define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968
  504. #define MMC_RX1024TOMAXOCTETS_GB_HI 0x096c
  505. #define MMC_RXUNICASTFRAMES_G_LO 0x0970
  506. #define MMC_RXUNICASTFRAMES_G_HI 0x0974
  507. #define MMC_RXLENGTHERROR_LO 0x0978
  508. #define MMC_RXLENGTHERROR_HI 0x097c
  509. #define MMC_RXOUTOFRANGETYPE_LO 0x0980
  510. #define MMC_RXOUTOFRANGETYPE_HI 0x0984
  511. #define MMC_RXPAUSEFRAMES_LO 0x0988
  512. #define MMC_RXPAUSEFRAMES_HI 0x098c
  513. #define MMC_RXFIFOOVERFLOW_LO 0x0990
  514. #define MMC_RXFIFOOVERFLOW_HI 0x0994
  515. #define MMC_RXVLANFRAMES_GB_LO 0x0998
  516. #define MMC_RXVLANFRAMES_GB_HI 0x099c
  517. #define MMC_RXWATCHDOGERROR 0x09a0
  518. /* MMC register entry bit positions and sizes */
  519. #define MMC_CR_CR_INDEX 0
  520. #define MMC_CR_CR_WIDTH 1
  521. #define MMC_CR_CSR_INDEX 1
  522. #define MMC_CR_CSR_WIDTH 1
  523. #define MMC_CR_ROR_INDEX 2
  524. #define MMC_CR_ROR_WIDTH 1
  525. #define MMC_CR_MCF_INDEX 3
  526. #define MMC_CR_MCF_WIDTH 1
  527. #define MMC_CR_MCT_INDEX 4
  528. #define MMC_CR_MCT_WIDTH 2
  529. #define MMC_RIER_ALL_INTERRUPTS_INDEX 0
  530. #define MMC_RIER_ALL_INTERRUPTS_WIDTH 23
  531. #define MMC_RISR_RXFRAMECOUNT_GB_INDEX 0
  532. #define MMC_RISR_RXFRAMECOUNT_GB_WIDTH 1
  533. #define MMC_RISR_RXOCTETCOUNT_GB_INDEX 1
  534. #define MMC_RISR_RXOCTETCOUNT_GB_WIDTH 1
  535. #define MMC_RISR_RXOCTETCOUNT_G_INDEX 2
  536. #define MMC_RISR_RXOCTETCOUNT_G_WIDTH 1
  537. #define MMC_RISR_RXBROADCASTFRAMES_G_INDEX 3
  538. #define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH 1
  539. #define MMC_RISR_RXMULTICASTFRAMES_G_INDEX 4
  540. #define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH 1
  541. #define MMC_RISR_RXCRCERROR_INDEX 5
  542. #define MMC_RISR_RXCRCERROR_WIDTH 1
  543. #define MMC_RISR_RXRUNTERROR_INDEX 6
  544. #define MMC_RISR_RXRUNTERROR_WIDTH 1
  545. #define MMC_RISR_RXJABBERERROR_INDEX 7
  546. #define MMC_RISR_RXJABBERERROR_WIDTH 1
  547. #define MMC_RISR_RXUNDERSIZE_G_INDEX 8
  548. #define MMC_RISR_RXUNDERSIZE_G_WIDTH 1
  549. #define MMC_RISR_RXOVERSIZE_G_INDEX 9
  550. #define MMC_RISR_RXOVERSIZE_G_WIDTH 1
  551. #define MMC_RISR_RX64OCTETS_GB_INDEX 10
  552. #define MMC_RISR_RX64OCTETS_GB_WIDTH 1
  553. #define MMC_RISR_RX65TO127OCTETS_GB_INDEX 11
  554. #define MMC_RISR_RX65TO127OCTETS_GB_WIDTH 1
  555. #define MMC_RISR_RX128TO255OCTETS_GB_INDEX 12
  556. #define MMC_RISR_RX128TO255OCTETS_GB_WIDTH 1
  557. #define MMC_RISR_RX256TO511OCTETS_GB_INDEX 13
  558. #define MMC_RISR_RX256TO511OCTETS_GB_WIDTH 1
  559. #define MMC_RISR_RX512TO1023OCTETS_GB_INDEX 14
  560. #define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH 1
  561. #define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX 15
  562. #define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH 1
  563. #define MMC_RISR_RXUNICASTFRAMES_G_INDEX 16
  564. #define MMC_RISR_RXUNICASTFRAMES_G_WIDTH 1
  565. #define MMC_RISR_RXLENGTHERROR_INDEX 17
  566. #define MMC_RISR_RXLENGTHERROR_WIDTH 1
  567. #define MMC_RISR_RXOUTOFRANGETYPE_INDEX 18
  568. #define MMC_RISR_RXOUTOFRANGETYPE_WIDTH 1
  569. #define MMC_RISR_RXPAUSEFRAMES_INDEX 19
  570. #define MMC_RISR_RXPAUSEFRAMES_WIDTH 1
  571. #define MMC_RISR_RXFIFOOVERFLOW_INDEX 20
  572. #define MMC_RISR_RXFIFOOVERFLOW_WIDTH 1
  573. #define MMC_RISR_RXVLANFRAMES_GB_INDEX 21
  574. #define MMC_RISR_RXVLANFRAMES_GB_WIDTH 1
  575. #define MMC_RISR_RXWATCHDOGERROR_INDEX 22
  576. #define MMC_RISR_RXWATCHDOGERROR_WIDTH 1
  577. #define MMC_TIER_ALL_INTERRUPTS_INDEX 0
  578. #define MMC_TIER_ALL_INTERRUPTS_WIDTH 18
  579. #define MMC_TISR_TXOCTETCOUNT_GB_INDEX 0
  580. #define MMC_TISR_TXOCTETCOUNT_GB_WIDTH 1
  581. #define MMC_TISR_TXFRAMECOUNT_GB_INDEX 1
  582. #define MMC_TISR_TXFRAMECOUNT_GB_WIDTH 1
  583. #define MMC_TISR_TXBROADCASTFRAMES_G_INDEX 2
  584. #define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH 1
  585. #define MMC_TISR_TXMULTICASTFRAMES_G_INDEX 3
  586. #define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH 1
  587. #define MMC_TISR_TX64OCTETS_GB_INDEX 4
  588. #define MMC_TISR_TX64OCTETS_GB_WIDTH 1
  589. #define MMC_TISR_TX65TO127OCTETS_GB_INDEX 5
  590. #define MMC_TISR_TX65TO127OCTETS_GB_WIDTH 1
  591. #define MMC_TISR_TX128TO255OCTETS_GB_INDEX 6
  592. #define MMC_TISR_TX128TO255OCTETS_GB_WIDTH 1
  593. #define MMC_TISR_TX256TO511OCTETS_GB_INDEX 7
  594. #define MMC_TISR_TX256TO511OCTETS_GB_WIDTH 1
  595. #define MMC_TISR_TX512TO1023OCTETS_GB_INDEX 8
  596. #define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH 1
  597. #define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX 9
  598. #define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH 1
  599. #define MMC_TISR_TXUNICASTFRAMES_GB_INDEX 10
  600. #define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH 1
  601. #define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX 11
  602. #define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH 1
  603. #define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX 12
  604. #define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH 1
  605. #define MMC_TISR_TXUNDERFLOWERROR_INDEX 13
  606. #define MMC_TISR_TXUNDERFLOWERROR_WIDTH 1
  607. #define MMC_TISR_TXOCTETCOUNT_G_INDEX 14
  608. #define MMC_TISR_TXOCTETCOUNT_G_WIDTH 1
  609. #define MMC_TISR_TXFRAMECOUNT_G_INDEX 15
  610. #define MMC_TISR_TXFRAMECOUNT_G_WIDTH 1
  611. #define MMC_TISR_TXPAUSEFRAMES_INDEX 16
  612. #define MMC_TISR_TXPAUSEFRAMES_WIDTH 1
  613. #define MMC_TISR_TXVLANFRAMES_G_INDEX 17
  614. #define MMC_TISR_TXVLANFRAMES_G_WIDTH 1
  615. /* MTL register offsets */
  616. #define MTL_OMR 0x1000
  617. #define MTL_FDCR 0x1008
  618. #define MTL_FDSR 0x100c
  619. #define MTL_FDDR 0x1010
  620. #define MTL_ISR 0x1020
  621. #define MTL_RQDCM0R 0x1030
  622. #define MTL_TCPM0R 0x1040
  623. #define MTL_TCPM1R 0x1044
  624. #define MTL_RQDCM_INC 4
  625. #define MTL_RQDCM_Q_PER_REG 4
  626. /* MTL register entry bit positions and sizes */
  627. #define MTL_OMR_ETSALG_INDEX 5
  628. #define MTL_OMR_ETSALG_WIDTH 2
  629. #define MTL_OMR_RAA_INDEX 2
  630. #define MTL_OMR_RAA_WIDTH 1
  631. /* MTL queue register offsets
  632. * Multiple queues can be active. The first queue has registers
  633. * that begin at 0x1100. Each subsequent queue has registers that
  634. * are accessed using an offset of 0x80 from the previous queue.
  635. */
  636. #define MTL_Q_BASE 0x1100
  637. #define MTL_Q_INC 0x80
  638. #define MTL_Q_TQOMR 0x00
  639. #define MTL_Q_TQUR 0x04
  640. #define MTL_Q_TQDR 0x08
  641. #define MTL_Q_TCECR 0x10
  642. #define MTL_Q_TCESR 0x14
  643. #define MTL_Q_TCQWR 0x18
  644. #define MTL_Q_RQOMR 0x40
  645. #define MTL_Q_RQMPOCR 0x44
  646. #define MTL_Q_RQDR 0x4c
  647. #define MTL_Q_IER 0x70
  648. #define MTL_Q_ISR 0x74
  649. /* MTL queue register entry bit positions and sizes */
  650. #define MTL_Q_TCQWR_QW_INDEX 0
  651. #define MTL_Q_TCQWR_QW_WIDTH 21
  652. #define MTL_Q_RQOMR_EHFC_INDEX 7
  653. #define MTL_Q_RQOMR_EHFC_WIDTH 1
  654. #define MTL_Q_RQOMR_RFA_INDEX 8
  655. #define MTL_Q_RQOMR_RFA_WIDTH 3
  656. #define MTL_Q_RQOMR_RFD_INDEX 13
  657. #define MTL_Q_RQOMR_RFD_WIDTH 3
  658. #define MTL_Q_RQOMR_RQS_INDEX 16
  659. #define MTL_Q_RQOMR_RQS_WIDTH 9
  660. #define MTL_Q_RQOMR_RSF_INDEX 5
  661. #define MTL_Q_RQOMR_RSF_WIDTH 1
  662. #define MTL_Q_RQOMR_RTC_INDEX 0
  663. #define MTL_Q_RQOMR_RTC_WIDTH 2
  664. #define MTL_Q_TQOMR_FTQ_INDEX 0
  665. #define MTL_Q_TQOMR_FTQ_WIDTH 1
  666. #define MTL_Q_TQOMR_TQS_INDEX 16
  667. #define MTL_Q_TQOMR_TQS_WIDTH 10
  668. #define MTL_Q_TQOMR_TSF_INDEX 1
  669. #define MTL_Q_TQOMR_TSF_WIDTH 1
  670. #define MTL_Q_TQOMR_TTC_INDEX 4
  671. #define MTL_Q_TQOMR_TTC_WIDTH 3
  672. #define MTL_Q_TQOMR_TXQEN_INDEX 2
  673. #define MTL_Q_TQOMR_TXQEN_WIDTH 2
  674. /* MTL queue register value */
  675. #define MTL_RSF_DISABLE 0x00
  676. #define MTL_RSF_ENABLE 0x01
  677. #define MTL_TSF_DISABLE 0x00
  678. #define MTL_TSF_ENABLE 0x01
  679. #define MTL_RX_THRESHOLD_64 0x00
  680. #define MTL_RX_THRESHOLD_96 0x02
  681. #define MTL_RX_THRESHOLD_128 0x03
  682. #define MTL_TX_THRESHOLD_32 0x01
  683. #define MTL_TX_THRESHOLD_64 0x00
  684. #define MTL_TX_THRESHOLD_96 0x02
  685. #define MTL_TX_THRESHOLD_128 0x03
  686. #define MTL_TX_THRESHOLD_192 0x04
  687. #define MTL_TX_THRESHOLD_256 0x05
  688. #define MTL_TX_THRESHOLD_384 0x06
  689. #define MTL_TX_THRESHOLD_512 0x07
  690. #define MTL_ETSALG_WRR 0x00
  691. #define MTL_ETSALG_WFQ 0x01
  692. #define MTL_ETSALG_DWRR 0x02
  693. #define MTL_RAA_SP 0x00
  694. #define MTL_RAA_WSP 0x01
  695. #define MTL_Q_DISABLED 0x00
  696. #define MTL_Q_ENABLED 0x02
  697. /* MTL traffic class register offsets
  698. * Multiple traffic classes can be active. The first class has registers
  699. * that begin at 0x1100. Each subsequent queue has registers that
  700. * are accessed using an offset of 0x80 from the previous queue.
  701. */
  702. #define MTL_TC_BASE MTL_Q_BASE
  703. #define MTL_TC_INC MTL_Q_INC
  704. #define MTL_TC_ETSCR 0x10
  705. /* MTL traffic class register entry bit positions and sizes */
  706. #define MTL_TC_ETSCR_TSA_INDEX 0
  707. #define MTL_TC_ETSCR_TSA_WIDTH 2
  708. /* MTL traffic class register value */
  709. #define MTL_TSA_SP 0x00
  710. #define MTL_TSA_ETS 0x02
  711. /* PCS MMD select register offset
  712. * The MMD select register is used for accessing PCS registers
  713. * when the underlying APB3 interface is using indirect addressing.
  714. * Indirect addressing requires accessing registers in two phases,
  715. * an address phase and a data phase. The address phases requires
  716. * writing an address selection value to the MMD select regiesters.
  717. */
  718. #define PCS_MMD_SELECT 0xff
  719. /* Descriptor/Packet entry bit positions and sizes */
  720. #define RX_PACKET_ERRORS_CRC_INDEX 2
  721. #define RX_PACKET_ERRORS_CRC_WIDTH 1
  722. #define RX_PACKET_ERRORS_FRAME_INDEX 3
  723. #define RX_PACKET_ERRORS_FRAME_WIDTH 1
  724. #define RX_PACKET_ERRORS_LENGTH_INDEX 0
  725. #define RX_PACKET_ERRORS_LENGTH_WIDTH 1
  726. #define RX_PACKET_ERRORS_OVERRUN_INDEX 1
  727. #define RX_PACKET_ERRORS_OVERRUN_WIDTH 1
  728. #define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX 0
  729. #define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH 1
  730. #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 1
  731. #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
  732. #define RX_PACKET_ATTRIBUTES_INCOMPLETE_INDEX 2
  733. #define RX_PACKET_ATTRIBUTES_INCOMPLETE_WIDTH 1
  734. #define RX_NORMAL_DESC0_OVT_INDEX 0
  735. #define RX_NORMAL_DESC0_OVT_WIDTH 16
  736. #define RX_NORMAL_DESC3_ES_INDEX 15
  737. #define RX_NORMAL_DESC3_ES_WIDTH 1
  738. #define RX_NORMAL_DESC3_ETLT_INDEX 16
  739. #define RX_NORMAL_DESC3_ETLT_WIDTH 4
  740. #define RX_NORMAL_DESC3_INTE_INDEX 30
  741. #define RX_NORMAL_DESC3_INTE_WIDTH 1
  742. #define RX_NORMAL_DESC3_LD_INDEX 28
  743. #define RX_NORMAL_DESC3_LD_WIDTH 1
  744. #define RX_NORMAL_DESC3_OWN_INDEX 31
  745. #define RX_NORMAL_DESC3_OWN_WIDTH 1
  746. #define RX_NORMAL_DESC3_PL_INDEX 0
  747. #define RX_NORMAL_DESC3_PL_WIDTH 14
  748. #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX 0
  749. #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH 1
  750. #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX 1
  751. #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH 1
  752. #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 2
  753. #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
  754. #define TX_CONTEXT_DESC2_MSS_INDEX 0
  755. #define TX_CONTEXT_DESC2_MSS_WIDTH 15
  756. #define TX_CONTEXT_DESC3_CTXT_INDEX 30
  757. #define TX_CONTEXT_DESC3_CTXT_WIDTH 1
  758. #define TX_CONTEXT_DESC3_TCMSSV_INDEX 26
  759. #define TX_CONTEXT_DESC3_TCMSSV_WIDTH 1
  760. #define TX_CONTEXT_DESC3_VLTV_INDEX 16
  761. #define TX_CONTEXT_DESC3_VLTV_WIDTH 1
  762. #define TX_CONTEXT_DESC3_VT_INDEX 0
  763. #define TX_CONTEXT_DESC3_VT_WIDTH 16
  764. #define TX_NORMAL_DESC2_HL_B1L_INDEX 0
  765. #define TX_NORMAL_DESC2_HL_B1L_WIDTH 14
  766. #define TX_NORMAL_DESC2_IC_INDEX 31
  767. #define TX_NORMAL_DESC2_IC_WIDTH 1
  768. #define TX_NORMAL_DESC2_VTIR_INDEX 14
  769. #define TX_NORMAL_DESC2_VTIR_WIDTH 2
  770. #define TX_NORMAL_DESC3_CIC_INDEX 16
  771. #define TX_NORMAL_DESC3_CIC_WIDTH 2
  772. #define TX_NORMAL_DESC3_CPC_INDEX 26
  773. #define TX_NORMAL_DESC3_CPC_WIDTH 2
  774. #define TX_NORMAL_DESC3_CTXT_INDEX 30
  775. #define TX_NORMAL_DESC3_CTXT_WIDTH 1
  776. #define TX_NORMAL_DESC3_FD_INDEX 29
  777. #define TX_NORMAL_DESC3_FD_WIDTH 1
  778. #define TX_NORMAL_DESC3_FL_INDEX 0
  779. #define TX_NORMAL_DESC3_FL_WIDTH 15
  780. #define TX_NORMAL_DESC3_LD_INDEX 28
  781. #define TX_NORMAL_DESC3_LD_WIDTH 1
  782. #define TX_NORMAL_DESC3_OWN_INDEX 31
  783. #define TX_NORMAL_DESC3_OWN_WIDTH 1
  784. #define TX_NORMAL_DESC3_TCPHDRLEN_INDEX 19
  785. #define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH 4
  786. #define TX_NORMAL_DESC3_TCPPL_INDEX 0
  787. #define TX_NORMAL_DESC3_TCPPL_WIDTH 18
  788. #define TX_NORMAL_DESC3_TSE_INDEX 18
  789. #define TX_NORMAL_DESC3_TSE_WIDTH 1
  790. #define TX_NORMAL_DESC2_VLAN_INSERT 0x2
  791. /* MDIO undefined or vendor specific registers */
  792. #ifndef MDIO_AN_COMP_STAT
  793. #define MDIO_AN_COMP_STAT 0x0030
  794. #endif
  795. /* Bit setting and getting macros
  796. * The get macro will extract the current bit field value from within
  797. * the variable
  798. *
  799. * The set macro will clear the current bit field value within the
  800. * variable and then set the bit field of the variable to the
  801. * specified value
  802. */
  803. #define GET_BITS(_var, _index, _width) \
  804. (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
  805. #define SET_BITS(_var, _index, _width, _val) \
  806. do { \
  807. (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
  808. (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
  809. } while (0)
  810. #define GET_BITS_LE(_var, _index, _width) \
  811. ((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1))
  812. #define SET_BITS_LE(_var, _index, _width, _val) \
  813. do { \
  814. (_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index))); \
  815. (_var) |= cpu_to_le32((((_val) & \
  816. ((0x1 << (_width)) - 1)) << (_index))); \
  817. } while (0)
  818. /* Bit setting and getting macros based on register fields
  819. * The get macro uses the bit field definitions formed using the input
  820. * names to extract the current bit field value from within the
  821. * variable
  822. *
  823. * The set macro uses the bit field definitions formed using the input
  824. * names to set the bit field of the variable to the specified value
  825. */
  826. #define XGMAC_GET_BITS(_var, _prefix, _field) \
  827. GET_BITS((_var), \
  828. _prefix##_##_field##_INDEX, \
  829. _prefix##_##_field##_WIDTH)
  830. #define XGMAC_SET_BITS(_var, _prefix, _field, _val) \
  831. SET_BITS((_var), \
  832. _prefix##_##_field##_INDEX, \
  833. _prefix##_##_field##_WIDTH, (_val))
  834. #define XGMAC_GET_BITS_LE(_var, _prefix, _field) \
  835. GET_BITS_LE((_var), \
  836. _prefix##_##_field##_INDEX, \
  837. _prefix##_##_field##_WIDTH)
  838. #define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val) \
  839. SET_BITS_LE((_var), \
  840. _prefix##_##_field##_INDEX, \
  841. _prefix##_##_field##_WIDTH, (_val))
  842. /* Macros for reading or writing registers
  843. * The ioread macros will get bit fields or full values using the
  844. * register definitions formed using the input names
  845. *
  846. * The iowrite macros will set bit fields or full values using the
  847. * register definitions formed using the input names
  848. */
  849. #define XGMAC_IOREAD(_pdata, _reg) \
  850. ioread32((_pdata)->xgmac_regs + _reg)
  851. #define XGMAC_IOREAD_BITS(_pdata, _reg, _field) \
  852. GET_BITS(XGMAC_IOREAD((_pdata), _reg), \
  853. _reg##_##_field##_INDEX, \
  854. _reg##_##_field##_WIDTH)
  855. #define XGMAC_IOWRITE(_pdata, _reg, _val) \
  856. iowrite32((_val), (_pdata)->xgmac_regs + _reg)
  857. #define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  858. do { \
  859. u32 reg_val = XGMAC_IOREAD((_pdata), _reg); \
  860. SET_BITS(reg_val, \
  861. _reg##_##_field##_INDEX, \
  862. _reg##_##_field##_WIDTH, (_val)); \
  863. XGMAC_IOWRITE((_pdata), _reg, reg_val); \
  864. } while (0)
  865. /* Macros for reading or writing MTL queue or traffic class registers
  866. * Similar to the standard read and write macros except that the
  867. * base register value is calculated by the queue or traffic class number
  868. */
  869. #define XGMAC_MTL_IOREAD(_pdata, _n, _reg) \
  870. ioread32((_pdata)->xgmac_regs + \
  871. MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
  872. #define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field) \
  873. GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg), \
  874. _reg##_##_field##_INDEX, \
  875. _reg##_##_field##_WIDTH)
  876. #define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val) \
  877. iowrite32((_val), (_pdata)->xgmac_regs + \
  878. MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
  879. #define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val) \
  880. do { \
  881. u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg); \
  882. SET_BITS(reg_val, \
  883. _reg##_##_field##_INDEX, \
  884. _reg##_##_field##_WIDTH, (_val)); \
  885. XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val); \
  886. } while (0)
  887. /* Macros for reading or writing DMA channel registers
  888. * Similar to the standard read and write macros except that the
  889. * base register value is obtained from the ring
  890. */
  891. #define XGMAC_DMA_IOREAD(_channel, _reg) \
  892. ioread32((_channel)->dma_regs + _reg)
  893. #define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field) \
  894. GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg), \
  895. _reg##_##_field##_INDEX, \
  896. _reg##_##_field##_WIDTH)
  897. #define XGMAC_DMA_IOWRITE(_channel, _reg, _val) \
  898. iowrite32((_val), (_channel)->dma_regs + _reg)
  899. #define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val) \
  900. do { \
  901. u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg); \
  902. SET_BITS(reg_val, \
  903. _reg##_##_field##_INDEX, \
  904. _reg##_##_field##_WIDTH, (_val)); \
  905. XGMAC_DMA_IOWRITE((_channel), _reg, reg_val); \
  906. } while (0)
  907. /* Macros for building, reading or writing register values or bits
  908. * within the register values of XPCS registers.
  909. */
  910. #define XPCS_IOWRITE(_pdata, _off, _val) \
  911. iowrite32(_val, (_pdata)->xpcs_regs + (_off))
  912. #define XPCS_IOREAD(_pdata, _off) \
  913. ioread32((_pdata)->xpcs_regs + (_off))
  914. /* Macros for building, reading or writing register values or bits
  915. * using MDIO. Different from above because of the use of standardized
  916. * Linux include values. No shifting is performed with the bit
  917. * operations, everything works on mask values.
  918. */
  919. #define XMDIO_READ(_pdata, _mmd, _reg) \
  920. ((_pdata)->hw_if.read_mmd_regs((_pdata), 0, \
  921. MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff)))
  922. #define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask) \
  923. (XMDIO_READ((_pdata), _mmd, _reg) & _mask)
  924. #define XMDIO_WRITE(_pdata, _mmd, _reg, _val) \
  925. ((_pdata)->hw_if.write_mmd_regs((_pdata), 0, \
  926. MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val)))
  927. #define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val) \
  928. do { \
  929. u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg); \
  930. mmd_val &= ~_mask; \
  931. mmd_val |= (_val); \
  932. XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val); \
  933. } while (0)
  934. #endif