bfin_mac.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921
  1. /*
  2. * Blackfin On-Chip MAC Driver
  3. *
  4. * Copyright 2004-2010 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #define DRV_VERSION "1.1"
  11. #define DRV_DESC "Blackfin on-chip Ethernet MAC driver"
  12. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/timer.h>
  20. #include <linux/errno.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/ioport.h>
  24. #include <linux/crc32.h>
  25. #include <linux/device.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/mii.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/platform_device.h>
  33. #include <asm/dma.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/div64.h>
  36. #include <asm/dpmc.h>
  37. #include <asm/blackfin.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/portmux.h>
  40. #include <mach/pll.h>
  41. #include "bfin_mac.h"
  42. MODULE_AUTHOR("Bryan Wu, Luke Yang");
  43. MODULE_LICENSE("GPL");
  44. MODULE_DESCRIPTION(DRV_DESC);
  45. MODULE_ALIAS("platform:bfin_mac");
  46. #if defined(CONFIG_BFIN_MAC_USE_L1)
  47. # define bfin_mac_alloc(dma_handle, size, num) l1_data_sram_zalloc(size*num)
  48. # define bfin_mac_free(dma_handle, ptr, num) l1_data_sram_free(ptr)
  49. #else
  50. # define bfin_mac_alloc(dma_handle, size, num) \
  51. dma_alloc_coherent(NULL, size*num, dma_handle, GFP_KERNEL)
  52. # define bfin_mac_free(dma_handle, ptr, num) \
  53. dma_free_coherent(NULL, sizeof(*ptr)*num, ptr, dma_handle)
  54. #endif
  55. #define PKT_BUF_SZ 1580
  56. #define MAX_TIMEOUT_CNT 500
  57. /* pointers to maintain transmit list */
  58. static struct net_dma_desc_tx *tx_list_head;
  59. static struct net_dma_desc_tx *tx_list_tail;
  60. static struct net_dma_desc_rx *rx_list_head;
  61. static struct net_dma_desc_rx *rx_list_tail;
  62. static struct net_dma_desc_rx *current_rx_ptr;
  63. static struct net_dma_desc_tx *current_tx_ptr;
  64. static struct net_dma_desc_tx *tx_desc;
  65. static struct net_dma_desc_rx *rx_desc;
  66. static void desc_list_free(void)
  67. {
  68. struct net_dma_desc_rx *r;
  69. struct net_dma_desc_tx *t;
  70. int i;
  71. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  72. dma_addr_t dma_handle = 0;
  73. #endif
  74. if (tx_desc) {
  75. t = tx_list_head;
  76. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  77. if (t) {
  78. if (t->skb) {
  79. dev_kfree_skb(t->skb);
  80. t->skb = NULL;
  81. }
  82. t = t->next;
  83. }
  84. }
  85. bfin_mac_free(dma_handle, tx_desc, CONFIG_BFIN_TX_DESC_NUM);
  86. }
  87. if (rx_desc) {
  88. r = rx_list_head;
  89. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  90. if (r) {
  91. if (r->skb) {
  92. dev_kfree_skb(r->skb);
  93. r->skb = NULL;
  94. }
  95. r = r->next;
  96. }
  97. }
  98. bfin_mac_free(dma_handle, rx_desc, CONFIG_BFIN_RX_DESC_NUM);
  99. }
  100. }
  101. static int desc_list_init(struct net_device *dev)
  102. {
  103. int i;
  104. struct sk_buff *new_skb;
  105. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  106. /*
  107. * This dma_handle is useless in Blackfin dma_alloc_coherent().
  108. * The real dma handler is the return value of dma_alloc_coherent().
  109. */
  110. dma_addr_t dma_handle;
  111. #endif
  112. tx_desc = bfin_mac_alloc(&dma_handle,
  113. sizeof(struct net_dma_desc_tx),
  114. CONFIG_BFIN_TX_DESC_NUM);
  115. if (tx_desc == NULL)
  116. goto init_error;
  117. rx_desc = bfin_mac_alloc(&dma_handle,
  118. sizeof(struct net_dma_desc_rx),
  119. CONFIG_BFIN_RX_DESC_NUM);
  120. if (rx_desc == NULL)
  121. goto init_error;
  122. /* init tx_list */
  123. tx_list_head = tx_list_tail = tx_desc;
  124. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  125. struct net_dma_desc_tx *t = tx_desc + i;
  126. struct dma_descriptor *a = &(t->desc_a);
  127. struct dma_descriptor *b = &(t->desc_b);
  128. /*
  129. * disable DMA
  130. * read from memory WNR = 0
  131. * wordsize is 32 bits
  132. * 6 half words is desc size
  133. * large desc flow
  134. */
  135. a->config = WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  136. a->start_addr = (unsigned long)t->packet;
  137. a->x_count = 0;
  138. a->next_dma_desc = b;
  139. /*
  140. * enabled DMA
  141. * write to memory WNR = 1
  142. * wordsize is 32 bits
  143. * disable interrupt
  144. * 6 half words is desc size
  145. * large desc flow
  146. */
  147. b->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  148. b->start_addr = (unsigned long)(&(t->status));
  149. b->x_count = 0;
  150. t->skb = NULL;
  151. tx_list_tail->desc_b.next_dma_desc = a;
  152. tx_list_tail->next = t;
  153. tx_list_tail = t;
  154. }
  155. tx_list_tail->next = tx_list_head; /* tx_list is a circle */
  156. tx_list_tail->desc_b.next_dma_desc = &(tx_list_head->desc_a);
  157. current_tx_ptr = tx_list_head;
  158. /* init rx_list */
  159. rx_list_head = rx_list_tail = rx_desc;
  160. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  161. struct net_dma_desc_rx *r = rx_desc + i;
  162. struct dma_descriptor *a = &(r->desc_a);
  163. struct dma_descriptor *b = &(r->desc_b);
  164. /* allocate a new skb for next time receive */
  165. new_skb = netdev_alloc_skb(dev, PKT_BUF_SZ + NET_IP_ALIGN);
  166. if (!new_skb)
  167. goto init_error;
  168. skb_reserve(new_skb, NET_IP_ALIGN);
  169. /* Invidate the data cache of skb->data range when it is write back
  170. * cache. It will prevent overwritting the new data from DMA
  171. */
  172. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  173. (unsigned long)new_skb->end);
  174. r->skb = new_skb;
  175. /*
  176. * enabled DMA
  177. * write to memory WNR = 1
  178. * wordsize is 32 bits
  179. * disable interrupt
  180. * 6 half words is desc size
  181. * large desc flow
  182. */
  183. a->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  184. /* since RXDWA is enabled */
  185. a->start_addr = (unsigned long)new_skb->data - 2;
  186. a->x_count = 0;
  187. a->next_dma_desc = b;
  188. /*
  189. * enabled DMA
  190. * write to memory WNR = 1
  191. * wordsize is 32 bits
  192. * enable interrupt
  193. * 6 half words is desc size
  194. * large desc flow
  195. */
  196. b->config = DMAEN | WNR | WDSIZE_32 | DI_EN |
  197. NDSIZE_6 | DMAFLOW_LARGE;
  198. b->start_addr = (unsigned long)(&(r->status));
  199. b->x_count = 0;
  200. rx_list_tail->desc_b.next_dma_desc = a;
  201. rx_list_tail->next = r;
  202. rx_list_tail = r;
  203. }
  204. rx_list_tail->next = rx_list_head; /* rx_list is a circle */
  205. rx_list_tail->desc_b.next_dma_desc = &(rx_list_head->desc_a);
  206. current_rx_ptr = rx_list_head;
  207. return 0;
  208. init_error:
  209. desc_list_free();
  210. pr_err("kmalloc failed\n");
  211. return -ENOMEM;
  212. }
  213. /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
  214. /*
  215. * MII operations
  216. */
  217. /* Wait until the previous MDC/MDIO transaction has completed */
  218. static int bfin_mdio_poll(void)
  219. {
  220. int timeout_cnt = MAX_TIMEOUT_CNT;
  221. /* poll the STABUSY bit */
  222. while ((bfin_read_EMAC_STAADD()) & STABUSY) {
  223. udelay(1);
  224. if (timeout_cnt-- < 0) {
  225. pr_err("wait MDC/MDIO transaction to complete timeout\n");
  226. return -ETIMEDOUT;
  227. }
  228. }
  229. return 0;
  230. }
  231. /* Read an off-chip register in a PHY through the MDC/MDIO port */
  232. static int bfin_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  233. {
  234. int ret;
  235. ret = bfin_mdio_poll();
  236. if (ret)
  237. return ret;
  238. /* read mode */
  239. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  240. SET_REGAD((u16) regnum) |
  241. STABUSY);
  242. ret = bfin_mdio_poll();
  243. if (ret)
  244. return ret;
  245. return (int) bfin_read_EMAC_STADAT();
  246. }
  247. /* Write an off-chip register in a PHY through the MDC/MDIO port */
  248. static int bfin_mdiobus_write(struct mii_bus *bus, int phy_addr, int regnum,
  249. u16 value)
  250. {
  251. int ret;
  252. ret = bfin_mdio_poll();
  253. if (ret)
  254. return ret;
  255. bfin_write_EMAC_STADAT((u32) value);
  256. /* write mode */
  257. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  258. SET_REGAD((u16) regnum) |
  259. STAOP |
  260. STABUSY);
  261. return bfin_mdio_poll();
  262. }
  263. static void bfin_mac_adjust_link(struct net_device *dev)
  264. {
  265. struct bfin_mac_local *lp = netdev_priv(dev);
  266. struct phy_device *phydev = lp->phydev;
  267. unsigned long flags;
  268. int new_state = 0;
  269. spin_lock_irqsave(&lp->lock, flags);
  270. if (phydev->link) {
  271. /* Now we make sure that we can be in full duplex mode.
  272. * If not, we operate in half-duplex mode. */
  273. if (phydev->duplex != lp->old_duplex) {
  274. u32 opmode = bfin_read_EMAC_OPMODE();
  275. new_state = 1;
  276. if (phydev->duplex)
  277. opmode |= FDMODE;
  278. else
  279. opmode &= ~(FDMODE);
  280. bfin_write_EMAC_OPMODE(opmode);
  281. lp->old_duplex = phydev->duplex;
  282. }
  283. if (phydev->speed != lp->old_speed) {
  284. if (phydev->interface == PHY_INTERFACE_MODE_RMII) {
  285. u32 opmode = bfin_read_EMAC_OPMODE();
  286. switch (phydev->speed) {
  287. case 10:
  288. opmode |= RMII_10;
  289. break;
  290. case 100:
  291. opmode &= ~RMII_10;
  292. break;
  293. default:
  294. netdev_warn(dev,
  295. "Ack! Speed (%d) is not 10/100!\n",
  296. phydev->speed);
  297. break;
  298. }
  299. bfin_write_EMAC_OPMODE(opmode);
  300. }
  301. new_state = 1;
  302. lp->old_speed = phydev->speed;
  303. }
  304. if (!lp->old_link) {
  305. new_state = 1;
  306. lp->old_link = 1;
  307. }
  308. } else if (lp->old_link) {
  309. new_state = 1;
  310. lp->old_link = 0;
  311. lp->old_speed = 0;
  312. lp->old_duplex = -1;
  313. }
  314. if (new_state) {
  315. u32 opmode = bfin_read_EMAC_OPMODE();
  316. phy_print_status(phydev);
  317. pr_debug("EMAC_OPMODE = 0x%08x\n", opmode);
  318. }
  319. spin_unlock_irqrestore(&lp->lock, flags);
  320. }
  321. /* MDC = 2.5 MHz */
  322. #define MDC_CLK 2500000
  323. static int mii_probe(struct net_device *dev, int phy_mode)
  324. {
  325. struct bfin_mac_local *lp = netdev_priv(dev);
  326. struct phy_device *phydev = NULL;
  327. unsigned short sysctl;
  328. int i;
  329. u32 sclk, mdc_div;
  330. /* Enable PHY output early */
  331. if (!(bfin_read_VR_CTL() & CLKBUFOE))
  332. bfin_write_VR_CTL(bfin_read_VR_CTL() | CLKBUFOE);
  333. sclk = get_sclk();
  334. mdc_div = ((sclk / MDC_CLK) / 2) - 1;
  335. sysctl = bfin_read_EMAC_SYSCTL();
  336. sysctl = (sysctl & ~MDCDIV) | SET_MDCDIV(mdc_div);
  337. bfin_write_EMAC_SYSCTL(sysctl);
  338. /* search for connected PHY device */
  339. for (i = 0; i < PHY_MAX_ADDR; ++i) {
  340. struct phy_device *const tmp_phydev = lp->mii_bus->phy_map[i];
  341. if (!tmp_phydev)
  342. continue; /* no PHY here... */
  343. phydev = tmp_phydev;
  344. break; /* found it */
  345. }
  346. /* now we are supposed to have a proper phydev, to attach to... */
  347. if (!phydev) {
  348. netdev_err(dev, "no phy device found\n");
  349. return -ENODEV;
  350. }
  351. if (phy_mode != PHY_INTERFACE_MODE_RMII &&
  352. phy_mode != PHY_INTERFACE_MODE_MII) {
  353. netdev_err(dev, "invalid phy interface mode\n");
  354. return -EINVAL;
  355. }
  356. phydev = phy_connect(dev, dev_name(&phydev->dev),
  357. &bfin_mac_adjust_link, phy_mode);
  358. if (IS_ERR(phydev)) {
  359. netdev_err(dev, "could not attach PHY\n");
  360. return PTR_ERR(phydev);
  361. }
  362. /* mask with MAC supported features */
  363. phydev->supported &= (SUPPORTED_10baseT_Half
  364. | SUPPORTED_10baseT_Full
  365. | SUPPORTED_100baseT_Half
  366. | SUPPORTED_100baseT_Full
  367. | SUPPORTED_Autoneg
  368. | SUPPORTED_Pause | SUPPORTED_Asym_Pause
  369. | SUPPORTED_MII
  370. | SUPPORTED_TP);
  371. phydev->advertising = phydev->supported;
  372. lp->old_link = 0;
  373. lp->old_speed = 0;
  374. lp->old_duplex = -1;
  375. lp->phydev = phydev;
  376. pr_info("attached PHY driver [%s] "
  377. "(mii_bus:phy_addr=%s, irq=%d, mdc_clk=%dHz(mdc_div=%d)@sclk=%dMHz)\n",
  378. phydev->drv->name, dev_name(&phydev->dev), phydev->irq,
  379. MDC_CLK, mdc_div, sclk/1000000);
  380. return 0;
  381. }
  382. /*
  383. * Ethtool support
  384. */
  385. /*
  386. * interrupt routine for magic packet wakeup
  387. */
  388. static irqreturn_t bfin_mac_wake_interrupt(int irq, void *dev_id)
  389. {
  390. return IRQ_HANDLED;
  391. }
  392. static int
  393. bfin_mac_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  394. {
  395. struct bfin_mac_local *lp = netdev_priv(dev);
  396. if (lp->phydev)
  397. return phy_ethtool_gset(lp->phydev, cmd);
  398. return -EINVAL;
  399. }
  400. static int
  401. bfin_mac_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  402. {
  403. struct bfin_mac_local *lp = netdev_priv(dev);
  404. if (!capable(CAP_NET_ADMIN))
  405. return -EPERM;
  406. if (lp->phydev)
  407. return phy_ethtool_sset(lp->phydev, cmd);
  408. return -EINVAL;
  409. }
  410. static void bfin_mac_ethtool_getdrvinfo(struct net_device *dev,
  411. struct ethtool_drvinfo *info)
  412. {
  413. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  414. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  415. strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
  416. strlcpy(info->bus_info, dev_name(&dev->dev), sizeof(info->bus_info));
  417. }
  418. static void bfin_mac_ethtool_getwol(struct net_device *dev,
  419. struct ethtool_wolinfo *wolinfo)
  420. {
  421. struct bfin_mac_local *lp = netdev_priv(dev);
  422. wolinfo->supported = WAKE_MAGIC;
  423. wolinfo->wolopts = lp->wol;
  424. }
  425. static int bfin_mac_ethtool_setwol(struct net_device *dev,
  426. struct ethtool_wolinfo *wolinfo)
  427. {
  428. struct bfin_mac_local *lp = netdev_priv(dev);
  429. int rc;
  430. if (wolinfo->wolopts & (WAKE_MAGICSECURE |
  431. WAKE_UCAST |
  432. WAKE_MCAST |
  433. WAKE_BCAST |
  434. WAKE_ARP))
  435. return -EOPNOTSUPP;
  436. lp->wol = wolinfo->wolopts;
  437. if (lp->wol && !lp->irq_wake_requested) {
  438. /* register wake irq handler */
  439. rc = request_irq(IRQ_MAC_WAKEDET, bfin_mac_wake_interrupt,
  440. 0, "EMAC_WAKE", dev);
  441. if (rc)
  442. return rc;
  443. lp->irq_wake_requested = true;
  444. }
  445. if (!lp->wol && lp->irq_wake_requested) {
  446. free_irq(IRQ_MAC_WAKEDET, dev);
  447. lp->irq_wake_requested = false;
  448. }
  449. /* Make sure the PHY driver doesn't suspend */
  450. device_init_wakeup(&dev->dev, lp->wol);
  451. return 0;
  452. }
  453. #ifdef CONFIG_BFIN_MAC_USE_HWSTAMP
  454. static int bfin_mac_ethtool_get_ts_info(struct net_device *dev,
  455. struct ethtool_ts_info *info)
  456. {
  457. struct bfin_mac_local *lp = netdev_priv(dev);
  458. info->so_timestamping =
  459. SOF_TIMESTAMPING_TX_HARDWARE |
  460. SOF_TIMESTAMPING_RX_HARDWARE |
  461. SOF_TIMESTAMPING_RAW_HARDWARE;
  462. info->phc_index = lp->phc_index;
  463. info->tx_types =
  464. (1 << HWTSTAMP_TX_OFF) |
  465. (1 << HWTSTAMP_TX_ON);
  466. info->rx_filters =
  467. (1 << HWTSTAMP_FILTER_NONE) |
  468. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  469. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  470. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  471. return 0;
  472. }
  473. #endif
  474. static const struct ethtool_ops bfin_mac_ethtool_ops = {
  475. .get_settings = bfin_mac_ethtool_getsettings,
  476. .set_settings = bfin_mac_ethtool_setsettings,
  477. .get_link = ethtool_op_get_link,
  478. .get_drvinfo = bfin_mac_ethtool_getdrvinfo,
  479. .get_wol = bfin_mac_ethtool_getwol,
  480. .set_wol = bfin_mac_ethtool_setwol,
  481. #ifdef CONFIG_BFIN_MAC_USE_HWSTAMP
  482. .get_ts_info = bfin_mac_ethtool_get_ts_info,
  483. #endif
  484. };
  485. /**************************************************************************/
  486. static void setup_system_regs(struct net_device *dev)
  487. {
  488. struct bfin_mac_local *lp = netdev_priv(dev);
  489. int i;
  490. unsigned short sysctl;
  491. /*
  492. * Odd word alignment for Receive Frame DMA word
  493. * Configure checksum support and rcve frame word alignment
  494. */
  495. sysctl = bfin_read_EMAC_SYSCTL();
  496. /*
  497. * check if interrupt is requested for any PHY,
  498. * enable PHY interrupt only if needed
  499. */
  500. for (i = 0; i < PHY_MAX_ADDR; ++i)
  501. if (lp->mii_bus->irq[i] != PHY_POLL)
  502. break;
  503. if (i < PHY_MAX_ADDR)
  504. sysctl |= PHYIE;
  505. sysctl |= RXDWA;
  506. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  507. sysctl |= RXCKS;
  508. #else
  509. sysctl &= ~RXCKS;
  510. #endif
  511. bfin_write_EMAC_SYSCTL(sysctl);
  512. bfin_write_EMAC_MMC_CTL(RSTC | CROLL);
  513. /* Set vlan regs to let 1522 bytes long packets pass through */
  514. bfin_write_EMAC_VLAN1(lp->vlan1_mask);
  515. bfin_write_EMAC_VLAN2(lp->vlan2_mask);
  516. /* Initialize the TX DMA channel registers */
  517. bfin_write_DMA2_X_COUNT(0);
  518. bfin_write_DMA2_X_MODIFY(4);
  519. bfin_write_DMA2_Y_COUNT(0);
  520. bfin_write_DMA2_Y_MODIFY(0);
  521. /* Initialize the RX DMA channel registers */
  522. bfin_write_DMA1_X_COUNT(0);
  523. bfin_write_DMA1_X_MODIFY(4);
  524. bfin_write_DMA1_Y_COUNT(0);
  525. bfin_write_DMA1_Y_MODIFY(0);
  526. }
  527. static void setup_mac_addr(u8 *mac_addr)
  528. {
  529. u32 addr_low = le32_to_cpu(*(__le32 *) & mac_addr[0]);
  530. u16 addr_hi = le16_to_cpu(*(__le16 *) & mac_addr[4]);
  531. /* this depends on a little-endian machine */
  532. bfin_write_EMAC_ADDRLO(addr_low);
  533. bfin_write_EMAC_ADDRHI(addr_hi);
  534. }
  535. static int bfin_mac_set_mac_address(struct net_device *dev, void *p)
  536. {
  537. struct sockaddr *addr = p;
  538. if (netif_running(dev))
  539. return -EBUSY;
  540. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  541. setup_mac_addr(dev->dev_addr);
  542. return 0;
  543. }
  544. #ifdef CONFIG_BFIN_MAC_USE_HWSTAMP
  545. #define bfin_mac_hwtstamp_is_none(cfg) ((cfg) == HWTSTAMP_FILTER_NONE)
  546. static u32 bfin_select_phc_clock(u32 input_clk, unsigned int *shift_result)
  547. {
  548. u32 ipn = 1000000000UL / input_clk;
  549. u32 ppn = 1;
  550. unsigned int shift = 0;
  551. while (ppn <= ipn) {
  552. ppn <<= 1;
  553. shift++;
  554. }
  555. *shift_result = shift;
  556. return 1000000000UL / ppn;
  557. }
  558. static int bfin_mac_hwtstamp_set(struct net_device *netdev,
  559. struct ifreq *ifr)
  560. {
  561. struct hwtstamp_config config;
  562. struct bfin_mac_local *lp = netdev_priv(netdev);
  563. u16 ptpctl;
  564. u32 ptpfv1, ptpfv2, ptpfv3, ptpfoff;
  565. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  566. return -EFAULT;
  567. pr_debug("%s config flag:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
  568. __func__, config.flags, config.tx_type, config.rx_filter);
  569. /* reserved for future extensions */
  570. if (config.flags)
  571. return -EINVAL;
  572. if ((config.tx_type != HWTSTAMP_TX_OFF) &&
  573. (config.tx_type != HWTSTAMP_TX_ON))
  574. return -ERANGE;
  575. ptpctl = bfin_read_EMAC_PTP_CTL();
  576. switch (config.rx_filter) {
  577. case HWTSTAMP_FILTER_NONE:
  578. /*
  579. * Dont allow any timestamping
  580. */
  581. ptpfv3 = 0xFFFFFFFF;
  582. bfin_write_EMAC_PTP_FV3(ptpfv3);
  583. break;
  584. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  585. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  586. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  587. /*
  588. * Clear the five comparison mask bits (bits[12:8]) in EMAC_PTP_CTL)
  589. * to enable all the field matches.
  590. */
  591. ptpctl &= ~0x1F00;
  592. bfin_write_EMAC_PTP_CTL(ptpctl);
  593. /*
  594. * Keep the default values of the EMAC_PTP_FOFF register.
  595. */
  596. ptpfoff = 0x4A24170C;
  597. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  598. /*
  599. * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
  600. * registers.
  601. */
  602. ptpfv1 = 0x11040800;
  603. bfin_write_EMAC_PTP_FV1(ptpfv1);
  604. ptpfv2 = 0x0140013F;
  605. bfin_write_EMAC_PTP_FV2(ptpfv2);
  606. /*
  607. * The default value (0xFFFC) allows the timestamping of both
  608. * received Sync messages and Delay_Req messages.
  609. */
  610. ptpfv3 = 0xFFFFFFFC;
  611. bfin_write_EMAC_PTP_FV3(ptpfv3);
  612. config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  613. break;
  614. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  615. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  616. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  617. /* Clear all five comparison mask bits (bits[12:8]) in the
  618. * EMAC_PTP_CTL register to enable all the field matches.
  619. */
  620. ptpctl &= ~0x1F00;
  621. bfin_write_EMAC_PTP_CTL(ptpctl);
  622. /*
  623. * Keep the default values of the EMAC_PTP_FOFF register, except set
  624. * the PTPCOF field to 0x2A.
  625. */
  626. ptpfoff = 0x2A24170C;
  627. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  628. /*
  629. * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
  630. * registers.
  631. */
  632. ptpfv1 = 0x11040800;
  633. bfin_write_EMAC_PTP_FV1(ptpfv1);
  634. ptpfv2 = 0x0140013F;
  635. bfin_write_EMAC_PTP_FV2(ptpfv2);
  636. /*
  637. * To allow the timestamping of Pdelay_Req and Pdelay_Resp, set
  638. * the value to 0xFFF0.
  639. */
  640. ptpfv3 = 0xFFFFFFF0;
  641. bfin_write_EMAC_PTP_FV3(ptpfv3);
  642. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  643. break;
  644. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  645. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  646. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  647. /*
  648. * Clear bits 8 and 12 of the EMAC_PTP_CTL register to enable only the
  649. * EFTM and PTPCM field comparison.
  650. */
  651. ptpctl &= ~0x1100;
  652. bfin_write_EMAC_PTP_CTL(ptpctl);
  653. /*
  654. * Keep the default values of all the fields of the EMAC_PTP_FOFF
  655. * register, except set the PTPCOF field to 0x0E.
  656. */
  657. ptpfoff = 0x0E24170C;
  658. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  659. /*
  660. * Program bits [15:0] of the EMAC_PTP_FV1 register to 0x88F7, which
  661. * corresponds to PTP messages on the MAC layer.
  662. */
  663. ptpfv1 = 0x110488F7;
  664. bfin_write_EMAC_PTP_FV1(ptpfv1);
  665. ptpfv2 = 0x0140013F;
  666. bfin_write_EMAC_PTP_FV2(ptpfv2);
  667. /*
  668. * To allow the timestamping of Pdelay_Req and Pdelay_Resp
  669. * messages, set the value to 0xFFF0.
  670. */
  671. ptpfv3 = 0xFFFFFFF0;
  672. bfin_write_EMAC_PTP_FV3(ptpfv3);
  673. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  674. break;
  675. default:
  676. return -ERANGE;
  677. }
  678. if (config.tx_type == HWTSTAMP_TX_OFF &&
  679. bfin_mac_hwtstamp_is_none(config.rx_filter)) {
  680. ptpctl &= ~PTP_EN;
  681. bfin_write_EMAC_PTP_CTL(ptpctl);
  682. SSYNC();
  683. } else {
  684. ptpctl |= PTP_EN;
  685. bfin_write_EMAC_PTP_CTL(ptpctl);
  686. /*
  687. * clear any existing timestamp
  688. */
  689. bfin_read_EMAC_PTP_RXSNAPLO();
  690. bfin_read_EMAC_PTP_RXSNAPHI();
  691. bfin_read_EMAC_PTP_TXSNAPLO();
  692. bfin_read_EMAC_PTP_TXSNAPHI();
  693. SSYNC();
  694. }
  695. lp->stamp_cfg = config;
  696. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  697. -EFAULT : 0;
  698. }
  699. static int bfin_mac_hwtstamp_get(struct net_device *netdev,
  700. struct ifreq *ifr)
  701. {
  702. struct bfin_mac_local *lp = netdev_priv(netdev);
  703. return copy_to_user(ifr->ifr_data, &lp->stamp_cfg,
  704. sizeof(lp->stamp_cfg)) ?
  705. -EFAULT : 0;
  706. }
  707. static void bfin_tx_hwtstamp(struct net_device *netdev, struct sk_buff *skb)
  708. {
  709. struct bfin_mac_local *lp = netdev_priv(netdev);
  710. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) {
  711. int timeout_cnt = MAX_TIMEOUT_CNT;
  712. /* When doing time stamping, keep the connection to the socket
  713. * a while longer
  714. */
  715. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  716. /*
  717. * The timestamping is done at the EMAC module's MII/RMII interface
  718. * when the module sees the Start of Frame of an event message packet. This
  719. * interface is the closest possible place to the physical Ethernet transmission
  720. * medium, providing the best timing accuracy.
  721. */
  722. while ((!(bfin_read_EMAC_PTP_ISTAT() & TXTL)) && (--timeout_cnt))
  723. udelay(1);
  724. if (timeout_cnt == 0)
  725. netdev_err(netdev, "timestamp the TX packet failed\n");
  726. else {
  727. struct skb_shared_hwtstamps shhwtstamps;
  728. u64 ns;
  729. u64 regval;
  730. regval = bfin_read_EMAC_PTP_TXSNAPLO();
  731. regval |= (u64)bfin_read_EMAC_PTP_TXSNAPHI() << 32;
  732. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  733. ns = regval << lp->shift;
  734. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  735. skb_tstamp_tx(skb, &shhwtstamps);
  736. }
  737. }
  738. }
  739. static void bfin_rx_hwtstamp(struct net_device *netdev, struct sk_buff *skb)
  740. {
  741. struct bfin_mac_local *lp = netdev_priv(netdev);
  742. u32 valid;
  743. u64 regval, ns;
  744. struct skb_shared_hwtstamps *shhwtstamps;
  745. if (bfin_mac_hwtstamp_is_none(lp->stamp_cfg.rx_filter))
  746. return;
  747. valid = bfin_read_EMAC_PTP_ISTAT() & RXEL;
  748. if (!valid)
  749. return;
  750. shhwtstamps = skb_hwtstamps(skb);
  751. regval = bfin_read_EMAC_PTP_RXSNAPLO();
  752. regval |= (u64)bfin_read_EMAC_PTP_RXSNAPHI() << 32;
  753. ns = regval << lp->shift;
  754. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  755. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  756. }
  757. static void bfin_mac_hwtstamp_init(struct net_device *netdev)
  758. {
  759. struct bfin_mac_local *lp = netdev_priv(netdev);
  760. u64 addend, ppb;
  761. u32 input_clk, phc_clk;
  762. /* Initialize hardware timer */
  763. input_clk = get_sclk();
  764. phc_clk = bfin_select_phc_clock(input_clk, &lp->shift);
  765. addend = phc_clk * (1ULL << 32);
  766. do_div(addend, input_clk);
  767. bfin_write_EMAC_PTP_ADDEND((u32)addend);
  768. lp->addend = addend;
  769. ppb = 1000000000ULL * input_clk;
  770. do_div(ppb, phc_clk);
  771. lp->max_ppb = ppb - 1000000000ULL - 1ULL;
  772. /* Initialize hwstamp config */
  773. lp->stamp_cfg.rx_filter = HWTSTAMP_FILTER_NONE;
  774. lp->stamp_cfg.tx_type = HWTSTAMP_TX_OFF;
  775. }
  776. static u64 bfin_ptp_time_read(struct bfin_mac_local *lp)
  777. {
  778. u64 ns;
  779. u32 lo, hi;
  780. lo = bfin_read_EMAC_PTP_TIMELO();
  781. hi = bfin_read_EMAC_PTP_TIMEHI();
  782. ns = ((u64) hi) << 32;
  783. ns |= lo;
  784. ns <<= lp->shift;
  785. return ns;
  786. }
  787. static void bfin_ptp_time_write(struct bfin_mac_local *lp, u64 ns)
  788. {
  789. u32 hi, lo;
  790. ns >>= lp->shift;
  791. hi = ns >> 32;
  792. lo = ns & 0xffffffff;
  793. bfin_write_EMAC_PTP_TIMELO(lo);
  794. bfin_write_EMAC_PTP_TIMEHI(hi);
  795. }
  796. /* PTP Hardware Clock operations */
  797. static int bfin_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  798. {
  799. u64 adj;
  800. u32 diff, addend;
  801. int neg_adj = 0;
  802. struct bfin_mac_local *lp =
  803. container_of(ptp, struct bfin_mac_local, caps);
  804. if (ppb < 0) {
  805. neg_adj = 1;
  806. ppb = -ppb;
  807. }
  808. addend = lp->addend;
  809. adj = addend;
  810. adj *= ppb;
  811. diff = div_u64(adj, 1000000000ULL);
  812. addend = neg_adj ? addend - diff : addend + diff;
  813. bfin_write_EMAC_PTP_ADDEND(addend);
  814. return 0;
  815. }
  816. static int bfin_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  817. {
  818. s64 now;
  819. unsigned long flags;
  820. struct bfin_mac_local *lp =
  821. container_of(ptp, struct bfin_mac_local, caps);
  822. spin_lock_irqsave(&lp->phc_lock, flags);
  823. now = bfin_ptp_time_read(lp);
  824. now += delta;
  825. bfin_ptp_time_write(lp, now);
  826. spin_unlock_irqrestore(&lp->phc_lock, flags);
  827. return 0;
  828. }
  829. static int bfin_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  830. {
  831. u64 ns;
  832. u32 remainder;
  833. unsigned long flags;
  834. struct bfin_mac_local *lp =
  835. container_of(ptp, struct bfin_mac_local, caps);
  836. spin_lock_irqsave(&lp->phc_lock, flags);
  837. ns = bfin_ptp_time_read(lp);
  838. spin_unlock_irqrestore(&lp->phc_lock, flags);
  839. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  840. ts->tv_nsec = remainder;
  841. return 0;
  842. }
  843. static int bfin_ptp_settime(struct ptp_clock_info *ptp,
  844. const struct timespec *ts)
  845. {
  846. u64 ns;
  847. unsigned long flags;
  848. struct bfin_mac_local *lp =
  849. container_of(ptp, struct bfin_mac_local, caps);
  850. ns = ts->tv_sec * 1000000000ULL;
  851. ns += ts->tv_nsec;
  852. spin_lock_irqsave(&lp->phc_lock, flags);
  853. bfin_ptp_time_write(lp, ns);
  854. spin_unlock_irqrestore(&lp->phc_lock, flags);
  855. return 0;
  856. }
  857. static int bfin_ptp_enable(struct ptp_clock_info *ptp,
  858. struct ptp_clock_request *rq, int on)
  859. {
  860. return -EOPNOTSUPP;
  861. }
  862. static struct ptp_clock_info bfin_ptp_caps = {
  863. .owner = THIS_MODULE,
  864. .name = "BF518 clock",
  865. .max_adj = 0,
  866. .n_alarm = 0,
  867. .n_ext_ts = 0,
  868. .n_per_out = 0,
  869. .n_pins = 0,
  870. .pps = 0,
  871. .adjfreq = bfin_ptp_adjfreq,
  872. .adjtime = bfin_ptp_adjtime,
  873. .gettime = bfin_ptp_gettime,
  874. .settime = bfin_ptp_settime,
  875. .enable = bfin_ptp_enable,
  876. };
  877. static int bfin_phc_init(struct net_device *netdev, struct device *dev)
  878. {
  879. struct bfin_mac_local *lp = netdev_priv(netdev);
  880. lp->caps = bfin_ptp_caps;
  881. lp->caps.max_adj = lp->max_ppb;
  882. lp->clock = ptp_clock_register(&lp->caps, dev);
  883. if (IS_ERR(lp->clock))
  884. return PTR_ERR(lp->clock);
  885. lp->phc_index = ptp_clock_index(lp->clock);
  886. spin_lock_init(&lp->phc_lock);
  887. return 0;
  888. }
  889. static void bfin_phc_release(struct bfin_mac_local *lp)
  890. {
  891. ptp_clock_unregister(lp->clock);
  892. }
  893. #else
  894. # define bfin_mac_hwtstamp_is_none(cfg) 0
  895. # define bfin_mac_hwtstamp_init(dev)
  896. # define bfin_mac_hwtstamp_set(dev, ifr) (-EOPNOTSUPP)
  897. # define bfin_mac_hwtstamp_get(dev, ifr) (-EOPNOTSUPP)
  898. # define bfin_rx_hwtstamp(dev, skb)
  899. # define bfin_tx_hwtstamp(dev, skb)
  900. # define bfin_phc_init(netdev, dev) 0
  901. # define bfin_phc_release(lp)
  902. #endif
  903. static inline void _tx_reclaim_skb(void)
  904. {
  905. do {
  906. tx_list_head->desc_a.config &= ~DMAEN;
  907. tx_list_head->status.status_word = 0;
  908. if (tx_list_head->skb) {
  909. dev_consume_skb_any(tx_list_head->skb);
  910. tx_list_head->skb = NULL;
  911. }
  912. tx_list_head = tx_list_head->next;
  913. } while (tx_list_head->status.status_word != 0);
  914. }
  915. static void tx_reclaim_skb(struct bfin_mac_local *lp)
  916. {
  917. int timeout_cnt = MAX_TIMEOUT_CNT;
  918. if (tx_list_head->status.status_word != 0)
  919. _tx_reclaim_skb();
  920. if (current_tx_ptr->next == tx_list_head) {
  921. while (tx_list_head->status.status_word == 0) {
  922. /* slow down polling to avoid too many queue stop. */
  923. udelay(10);
  924. /* reclaim skb if DMA is not running. */
  925. if (!(bfin_read_DMA2_IRQ_STATUS() & DMA_RUN))
  926. break;
  927. if (timeout_cnt-- < 0)
  928. break;
  929. }
  930. if (timeout_cnt >= 0)
  931. _tx_reclaim_skb();
  932. else
  933. netif_stop_queue(lp->ndev);
  934. }
  935. if (current_tx_ptr->next != tx_list_head &&
  936. netif_queue_stopped(lp->ndev))
  937. netif_wake_queue(lp->ndev);
  938. if (tx_list_head != current_tx_ptr) {
  939. /* shorten the timer interval if tx queue is stopped */
  940. if (netif_queue_stopped(lp->ndev))
  941. lp->tx_reclaim_timer.expires =
  942. jiffies + (TX_RECLAIM_JIFFIES >> 4);
  943. else
  944. lp->tx_reclaim_timer.expires =
  945. jiffies + TX_RECLAIM_JIFFIES;
  946. mod_timer(&lp->tx_reclaim_timer,
  947. lp->tx_reclaim_timer.expires);
  948. }
  949. return;
  950. }
  951. static void tx_reclaim_skb_timeout(unsigned long lp)
  952. {
  953. tx_reclaim_skb((struct bfin_mac_local *)lp);
  954. }
  955. static int bfin_mac_hard_start_xmit(struct sk_buff *skb,
  956. struct net_device *dev)
  957. {
  958. struct bfin_mac_local *lp = netdev_priv(dev);
  959. u16 *data;
  960. u32 data_align = (unsigned long)(skb->data) & 0x3;
  961. current_tx_ptr->skb = skb;
  962. if (data_align == 0x2) {
  963. /* move skb->data to current_tx_ptr payload */
  964. data = (u16 *)(skb->data) - 1;
  965. *data = (u16)(skb->len);
  966. /*
  967. * When transmitting an Ethernet packet, the PTP_TSYNC module requires
  968. * a DMA_Length_Word field associated with the packet. The lower 12 bits
  969. * of this field are the length of the packet payload in bytes and the higher
  970. * 4 bits are the timestamping enable field.
  971. */
  972. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
  973. *data |= 0x1000;
  974. current_tx_ptr->desc_a.start_addr = (u32)data;
  975. /* this is important! */
  976. blackfin_dcache_flush_range((u32)data,
  977. (u32)((u8 *)data + skb->len + 4));
  978. } else {
  979. *((u16 *)(current_tx_ptr->packet)) = (u16)(skb->len);
  980. /* enable timestamping for the sent packet */
  981. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
  982. *((u16 *)(current_tx_ptr->packet)) |= 0x1000;
  983. memcpy((u8 *)(current_tx_ptr->packet + 2), skb->data,
  984. skb->len);
  985. current_tx_ptr->desc_a.start_addr =
  986. (u32)current_tx_ptr->packet;
  987. blackfin_dcache_flush_range(
  988. (u32)current_tx_ptr->packet,
  989. (u32)(current_tx_ptr->packet + skb->len + 2));
  990. }
  991. /* make sure the internal data buffers in the core are drained
  992. * so that the DMA descriptors are completely written when the
  993. * DMA engine goes to fetch them below
  994. */
  995. SSYNC();
  996. /* always clear status buffer before start tx dma */
  997. current_tx_ptr->status.status_word = 0;
  998. /* enable this packet's dma */
  999. current_tx_ptr->desc_a.config |= DMAEN;
  1000. /* tx dma is running, just return */
  1001. if (bfin_read_DMA2_IRQ_STATUS() & DMA_RUN)
  1002. goto out;
  1003. /* tx dma is not running */
  1004. bfin_write_DMA2_NEXT_DESC_PTR(&(current_tx_ptr->desc_a));
  1005. /* dma enabled, read from memory, size is 6 */
  1006. bfin_write_DMA2_CONFIG(current_tx_ptr->desc_a.config);
  1007. /* Turn on the EMAC tx */
  1008. bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE);
  1009. out:
  1010. bfin_tx_hwtstamp(dev, skb);
  1011. current_tx_ptr = current_tx_ptr->next;
  1012. dev->stats.tx_packets++;
  1013. dev->stats.tx_bytes += (skb->len);
  1014. tx_reclaim_skb(lp);
  1015. return NETDEV_TX_OK;
  1016. }
  1017. #define IP_HEADER_OFF 0
  1018. #define RX_ERROR_MASK (RX_LONG | RX_ALIGN | RX_CRC | RX_LEN | \
  1019. RX_FRAG | RX_ADDR | RX_DMAO | RX_PHY | RX_LATE | RX_RANGE)
  1020. static void bfin_mac_rx(struct net_device *dev)
  1021. {
  1022. struct sk_buff *skb, *new_skb;
  1023. unsigned short len;
  1024. struct bfin_mac_local *lp __maybe_unused = netdev_priv(dev);
  1025. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  1026. unsigned int i;
  1027. unsigned char fcs[ETH_FCS_LEN + 1];
  1028. #endif
  1029. /* check if frame status word reports an error condition
  1030. * we which case we simply drop the packet
  1031. */
  1032. if (current_rx_ptr->status.status_word & RX_ERROR_MASK) {
  1033. netdev_notice(dev, "rx: receive error - packet dropped\n");
  1034. dev->stats.rx_dropped++;
  1035. goto out;
  1036. }
  1037. /* allocate a new skb for next time receive */
  1038. skb = current_rx_ptr->skb;
  1039. new_skb = netdev_alloc_skb(dev, PKT_BUF_SZ + NET_IP_ALIGN);
  1040. if (!new_skb) {
  1041. dev->stats.rx_dropped++;
  1042. goto out;
  1043. }
  1044. /* reserve 2 bytes for RXDWA padding */
  1045. skb_reserve(new_skb, NET_IP_ALIGN);
  1046. /* Invidate the data cache of skb->data range when it is write back
  1047. * cache. It will prevent overwritting the new data from DMA
  1048. */
  1049. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  1050. (unsigned long)new_skb->end);
  1051. current_rx_ptr->skb = new_skb;
  1052. current_rx_ptr->desc_a.start_addr = (unsigned long)new_skb->data - 2;
  1053. len = (unsigned short)((current_rx_ptr->status.status_word) & RX_FRLEN);
  1054. /* Deduce Ethernet FCS length from Ethernet payload length */
  1055. len -= ETH_FCS_LEN;
  1056. skb_put(skb, len);
  1057. skb->protocol = eth_type_trans(skb, dev);
  1058. bfin_rx_hwtstamp(dev, skb);
  1059. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  1060. /* Checksum offloading only works for IPv4 packets with the standard IP header
  1061. * length of 20 bytes, because the blackfin MAC checksum calculation is
  1062. * based on that assumption. We must NOT use the calculated checksum if our
  1063. * IP version or header break that assumption.
  1064. */
  1065. if (skb->data[IP_HEADER_OFF] == 0x45) {
  1066. skb->csum = current_rx_ptr->status.ip_payload_csum;
  1067. /*
  1068. * Deduce Ethernet FCS from hardware generated IP payload checksum.
  1069. * IP checksum is based on 16-bit one's complement algorithm.
  1070. * To deduce a value from checksum is equal to add its inversion.
  1071. * If the IP payload len is odd, the inversed FCS should also
  1072. * begin from odd address and leave first byte zero.
  1073. */
  1074. if (skb->len % 2) {
  1075. fcs[0] = 0;
  1076. for (i = 0; i < ETH_FCS_LEN; i++)
  1077. fcs[i + 1] = ~skb->data[skb->len + i];
  1078. skb->csum = csum_partial(fcs, ETH_FCS_LEN + 1, skb->csum);
  1079. } else {
  1080. for (i = 0; i < ETH_FCS_LEN; i++)
  1081. fcs[i] = ~skb->data[skb->len + i];
  1082. skb->csum = csum_partial(fcs, ETH_FCS_LEN, skb->csum);
  1083. }
  1084. skb->ip_summed = CHECKSUM_COMPLETE;
  1085. }
  1086. #endif
  1087. netif_rx(skb);
  1088. dev->stats.rx_packets++;
  1089. dev->stats.rx_bytes += len;
  1090. out:
  1091. current_rx_ptr->status.status_word = 0x00000000;
  1092. current_rx_ptr = current_rx_ptr->next;
  1093. }
  1094. /* interrupt routine to handle rx and error signal */
  1095. static irqreturn_t bfin_mac_interrupt(int irq, void *dev_id)
  1096. {
  1097. struct net_device *dev = dev_id;
  1098. int number = 0;
  1099. get_one_packet:
  1100. if (current_rx_ptr->status.status_word == 0) {
  1101. /* no more new packet received */
  1102. if (number == 0) {
  1103. if (current_rx_ptr->next->status.status_word != 0) {
  1104. current_rx_ptr = current_rx_ptr->next;
  1105. goto real_rx;
  1106. }
  1107. }
  1108. bfin_write_DMA1_IRQ_STATUS(bfin_read_DMA1_IRQ_STATUS() |
  1109. DMA_DONE | DMA_ERR);
  1110. return IRQ_HANDLED;
  1111. }
  1112. real_rx:
  1113. bfin_mac_rx(dev);
  1114. number++;
  1115. goto get_one_packet;
  1116. }
  1117. #ifdef CONFIG_NET_POLL_CONTROLLER
  1118. static void bfin_mac_poll(struct net_device *dev)
  1119. {
  1120. struct bfin_mac_local *lp = netdev_priv(dev);
  1121. disable_irq(IRQ_MAC_RX);
  1122. bfin_mac_interrupt(IRQ_MAC_RX, dev);
  1123. tx_reclaim_skb(lp);
  1124. enable_irq(IRQ_MAC_RX);
  1125. }
  1126. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1127. static void bfin_mac_disable(void)
  1128. {
  1129. unsigned int opmode;
  1130. opmode = bfin_read_EMAC_OPMODE();
  1131. opmode &= (~RE);
  1132. opmode &= (~TE);
  1133. /* Turn off the EMAC */
  1134. bfin_write_EMAC_OPMODE(opmode);
  1135. }
  1136. /*
  1137. * Enable Interrupts, Receive, and Transmit
  1138. */
  1139. static int bfin_mac_enable(struct phy_device *phydev)
  1140. {
  1141. int ret;
  1142. u32 opmode;
  1143. pr_debug("%s\n", __func__);
  1144. /* Set RX DMA */
  1145. bfin_write_DMA1_NEXT_DESC_PTR(&(rx_list_head->desc_a));
  1146. bfin_write_DMA1_CONFIG(rx_list_head->desc_a.config);
  1147. /* Wait MII done */
  1148. ret = bfin_mdio_poll();
  1149. if (ret)
  1150. return ret;
  1151. /* We enable only RX here */
  1152. /* ASTP : Enable Automatic Pad Stripping
  1153. PR : Promiscuous Mode for test
  1154. PSF : Receive frames with total length less than 64 bytes.
  1155. FDMODE : Full Duplex Mode
  1156. LB : Internal Loopback for test
  1157. RE : Receiver Enable */
  1158. opmode = bfin_read_EMAC_OPMODE();
  1159. if (opmode & FDMODE)
  1160. opmode |= PSF;
  1161. else
  1162. opmode |= DRO | DC | PSF;
  1163. opmode |= RE;
  1164. if (phydev->interface == PHY_INTERFACE_MODE_RMII) {
  1165. opmode |= RMII; /* For Now only 100MBit are supported */
  1166. #if defined(CONFIG_BF537) || defined(CONFIG_BF536)
  1167. if (__SILICON_REVISION__ < 3) {
  1168. /*
  1169. * This isn't publicly documented (fun times!), but in
  1170. * silicon <=0.2, the RX and TX pins are clocked together.
  1171. * So in order to recv, we must enable the transmit side
  1172. * as well. This will cause a spurious TX interrupt too,
  1173. * but we can easily consume that.
  1174. */
  1175. opmode |= TE;
  1176. }
  1177. #endif
  1178. }
  1179. /* Turn on the EMAC rx */
  1180. bfin_write_EMAC_OPMODE(opmode);
  1181. return 0;
  1182. }
  1183. /* Our watchdog timed out. Called by the networking layer */
  1184. static void bfin_mac_timeout(struct net_device *dev)
  1185. {
  1186. struct bfin_mac_local *lp = netdev_priv(dev);
  1187. pr_debug("%s: %s\n", dev->name, __func__);
  1188. bfin_mac_disable();
  1189. del_timer(&lp->tx_reclaim_timer);
  1190. /* reset tx queue and free skb */
  1191. while (tx_list_head != current_tx_ptr) {
  1192. tx_list_head->desc_a.config &= ~DMAEN;
  1193. tx_list_head->status.status_word = 0;
  1194. if (tx_list_head->skb) {
  1195. dev_kfree_skb(tx_list_head->skb);
  1196. tx_list_head->skb = NULL;
  1197. }
  1198. tx_list_head = tx_list_head->next;
  1199. }
  1200. if (netif_queue_stopped(lp->ndev))
  1201. netif_wake_queue(lp->ndev);
  1202. bfin_mac_enable(lp->phydev);
  1203. /* We can accept TX packets again */
  1204. dev->trans_start = jiffies; /* prevent tx timeout */
  1205. netif_wake_queue(dev);
  1206. }
  1207. static void bfin_mac_multicast_hash(struct net_device *dev)
  1208. {
  1209. u32 emac_hashhi, emac_hashlo;
  1210. struct netdev_hw_addr *ha;
  1211. u32 crc;
  1212. emac_hashhi = emac_hashlo = 0;
  1213. netdev_for_each_mc_addr(ha, dev) {
  1214. crc = ether_crc(ETH_ALEN, ha->addr);
  1215. crc >>= 26;
  1216. if (crc & 0x20)
  1217. emac_hashhi |= 1 << (crc & 0x1f);
  1218. else
  1219. emac_hashlo |= 1 << (crc & 0x1f);
  1220. }
  1221. bfin_write_EMAC_HASHHI(emac_hashhi);
  1222. bfin_write_EMAC_HASHLO(emac_hashlo);
  1223. }
  1224. /*
  1225. * This routine will, depending on the values passed to it,
  1226. * either make it accept multicast packets, go into
  1227. * promiscuous mode (for TCPDUMP and cousins) or accept
  1228. * a select set of multicast packets
  1229. */
  1230. static void bfin_mac_set_multicast_list(struct net_device *dev)
  1231. {
  1232. u32 sysctl;
  1233. if (dev->flags & IFF_PROMISC) {
  1234. netdev_info(dev, "set promisc mode\n");
  1235. sysctl = bfin_read_EMAC_OPMODE();
  1236. sysctl |= PR;
  1237. bfin_write_EMAC_OPMODE(sysctl);
  1238. } else if (dev->flags & IFF_ALLMULTI) {
  1239. /* accept all multicast */
  1240. sysctl = bfin_read_EMAC_OPMODE();
  1241. sysctl |= PAM;
  1242. bfin_write_EMAC_OPMODE(sysctl);
  1243. } else if (!netdev_mc_empty(dev)) {
  1244. /* set up multicast hash table */
  1245. sysctl = bfin_read_EMAC_OPMODE();
  1246. sysctl |= HM;
  1247. bfin_write_EMAC_OPMODE(sysctl);
  1248. bfin_mac_multicast_hash(dev);
  1249. } else {
  1250. /* clear promisc or multicast mode */
  1251. sysctl = bfin_read_EMAC_OPMODE();
  1252. sysctl &= ~(RAF | PAM);
  1253. bfin_write_EMAC_OPMODE(sysctl);
  1254. }
  1255. }
  1256. static int bfin_mac_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1257. {
  1258. struct bfin_mac_local *lp = netdev_priv(netdev);
  1259. if (!netif_running(netdev))
  1260. return -EINVAL;
  1261. switch (cmd) {
  1262. case SIOCSHWTSTAMP:
  1263. return bfin_mac_hwtstamp_set(netdev, ifr);
  1264. case SIOCGHWTSTAMP:
  1265. return bfin_mac_hwtstamp_get(netdev, ifr);
  1266. default:
  1267. if (lp->phydev)
  1268. return phy_mii_ioctl(lp->phydev, ifr, cmd);
  1269. else
  1270. return -EOPNOTSUPP;
  1271. }
  1272. }
  1273. /*
  1274. * this puts the device in an inactive state
  1275. */
  1276. static void bfin_mac_shutdown(struct net_device *dev)
  1277. {
  1278. /* Turn off the EMAC */
  1279. bfin_write_EMAC_OPMODE(0x00000000);
  1280. /* Turn off the EMAC RX DMA */
  1281. bfin_write_DMA1_CONFIG(0x0000);
  1282. bfin_write_DMA2_CONFIG(0x0000);
  1283. }
  1284. /*
  1285. * Open and Initialize the interface
  1286. *
  1287. * Set up everything, reset the card, etc..
  1288. */
  1289. static int bfin_mac_open(struct net_device *dev)
  1290. {
  1291. struct bfin_mac_local *lp = netdev_priv(dev);
  1292. int ret;
  1293. pr_debug("%s: %s\n", dev->name, __func__);
  1294. /*
  1295. * Check that the address is valid. If its not, refuse
  1296. * to bring the device up. The user must specify an
  1297. * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
  1298. */
  1299. if (!is_valid_ether_addr(dev->dev_addr)) {
  1300. netdev_warn(dev, "no valid ethernet hw addr\n");
  1301. return -EINVAL;
  1302. }
  1303. /* initial rx and tx list */
  1304. ret = desc_list_init(dev);
  1305. if (ret)
  1306. return ret;
  1307. phy_start(lp->phydev);
  1308. setup_system_regs(dev);
  1309. setup_mac_addr(dev->dev_addr);
  1310. bfin_mac_disable();
  1311. ret = bfin_mac_enable(lp->phydev);
  1312. if (ret)
  1313. return ret;
  1314. pr_debug("hardware init finished\n");
  1315. netif_start_queue(dev);
  1316. netif_carrier_on(dev);
  1317. return 0;
  1318. }
  1319. /*
  1320. * this makes the board clean up everything that it can
  1321. * and not talk to the outside world. Caused by
  1322. * an 'ifconfig ethX down'
  1323. */
  1324. static int bfin_mac_close(struct net_device *dev)
  1325. {
  1326. struct bfin_mac_local *lp = netdev_priv(dev);
  1327. pr_debug("%s: %s\n", dev->name, __func__);
  1328. netif_stop_queue(dev);
  1329. netif_carrier_off(dev);
  1330. phy_stop(lp->phydev);
  1331. phy_write(lp->phydev, MII_BMCR, BMCR_PDOWN);
  1332. /* clear everything */
  1333. bfin_mac_shutdown(dev);
  1334. /* free the rx/tx buffers */
  1335. desc_list_free();
  1336. return 0;
  1337. }
  1338. static const struct net_device_ops bfin_mac_netdev_ops = {
  1339. .ndo_open = bfin_mac_open,
  1340. .ndo_stop = bfin_mac_close,
  1341. .ndo_start_xmit = bfin_mac_hard_start_xmit,
  1342. .ndo_set_mac_address = bfin_mac_set_mac_address,
  1343. .ndo_tx_timeout = bfin_mac_timeout,
  1344. .ndo_set_rx_mode = bfin_mac_set_multicast_list,
  1345. .ndo_do_ioctl = bfin_mac_ioctl,
  1346. .ndo_validate_addr = eth_validate_addr,
  1347. .ndo_change_mtu = eth_change_mtu,
  1348. #ifdef CONFIG_NET_POLL_CONTROLLER
  1349. .ndo_poll_controller = bfin_mac_poll,
  1350. #endif
  1351. };
  1352. static int bfin_mac_probe(struct platform_device *pdev)
  1353. {
  1354. struct net_device *ndev;
  1355. struct bfin_mac_local *lp;
  1356. struct platform_device *pd;
  1357. struct bfin_mii_bus_platform_data *mii_bus_data;
  1358. int rc;
  1359. ndev = alloc_etherdev(sizeof(struct bfin_mac_local));
  1360. if (!ndev)
  1361. return -ENOMEM;
  1362. SET_NETDEV_DEV(ndev, &pdev->dev);
  1363. platform_set_drvdata(pdev, ndev);
  1364. lp = netdev_priv(ndev);
  1365. lp->ndev = ndev;
  1366. /* Grab the MAC address in the MAC */
  1367. *(__le32 *) (&(ndev->dev_addr[0])) = cpu_to_le32(bfin_read_EMAC_ADDRLO());
  1368. *(__le16 *) (&(ndev->dev_addr[4])) = cpu_to_le16((u16) bfin_read_EMAC_ADDRHI());
  1369. /* probe mac */
  1370. /*todo: how to proble? which is revision_register */
  1371. bfin_write_EMAC_ADDRLO(0x12345678);
  1372. if (bfin_read_EMAC_ADDRLO() != 0x12345678) {
  1373. dev_err(&pdev->dev, "Cannot detect Blackfin on-chip ethernet MAC controller!\n");
  1374. rc = -ENODEV;
  1375. goto out_err_probe_mac;
  1376. }
  1377. /*
  1378. * Is it valid? (Did bootloader initialize it?)
  1379. * Grab the MAC from the board somehow
  1380. * this is done in the arch/blackfin/mach-bfxxx/boards/eth_mac.c
  1381. */
  1382. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1383. if (bfin_get_ether_addr(ndev->dev_addr) ||
  1384. !is_valid_ether_addr(ndev->dev_addr)) {
  1385. /* Still not valid, get a random one */
  1386. netdev_warn(ndev, "Setting Ethernet MAC to a random one\n");
  1387. eth_hw_addr_random(ndev);
  1388. }
  1389. }
  1390. setup_mac_addr(ndev->dev_addr);
  1391. if (!dev_get_platdata(&pdev->dev)) {
  1392. dev_err(&pdev->dev, "Cannot get platform device bfin_mii_bus!\n");
  1393. rc = -ENODEV;
  1394. goto out_err_probe_mac;
  1395. }
  1396. pd = dev_get_platdata(&pdev->dev);
  1397. lp->mii_bus = platform_get_drvdata(pd);
  1398. if (!lp->mii_bus) {
  1399. dev_err(&pdev->dev, "Cannot get mii_bus!\n");
  1400. rc = -ENODEV;
  1401. goto out_err_probe_mac;
  1402. }
  1403. lp->mii_bus->priv = ndev;
  1404. mii_bus_data = dev_get_platdata(&pd->dev);
  1405. rc = mii_probe(ndev, mii_bus_data->phy_mode);
  1406. if (rc) {
  1407. dev_err(&pdev->dev, "MII Probe failed!\n");
  1408. goto out_err_mii_probe;
  1409. }
  1410. lp->vlan1_mask = ETH_P_8021Q | mii_bus_data->vlan1_mask;
  1411. lp->vlan2_mask = ETH_P_8021Q | mii_bus_data->vlan2_mask;
  1412. /* Fill in the fields of the device structure with ethernet values. */
  1413. ether_setup(ndev);
  1414. ndev->netdev_ops = &bfin_mac_netdev_ops;
  1415. ndev->ethtool_ops = &bfin_mac_ethtool_ops;
  1416. init_timer(&lp->tx_reclaim_timer);
  1417. lp->tx_reclaim_timer.data = (unsigned long)lp;
  1418. lp->tx_reclaim_timer.function = tx_reclaim_skb_timeout;
  1419. spin_lock_init(&lp->lock);
  1420. /* now, enable interrupts */
  1421. /* register irq handler */
  1422. rc = request_irq(IRQ_MAC_RX, bfin_mac_interrupt,
  1423. 0, "EMAC_RX", ndev);
  1424. if (rc) {
  1425. dev_err(&pdev->dev, "Cannot request Blackfin MAC RX IRQ!\n");
  1426. rc = -EBUSY;
  1427. goto out_err_request_irq;
  1428. }
  1429. rc = register_netdev(ndev);
  1430. if (rc) {
  1431. dev_err(&pdev->dev, "Cannot register net device!\n");
  1432. goto out_err_reg_ndev;
  1433. }
  1434. bfin_mac_hwtstamp_init(ndev);
  1435. rc = bfin_phc_init(ndev, &pdev->dev);
  1436. if (rc) {
  1437. dev_err(&pdev->dev, "Cannot register PHC device!\n");
  1438. goto out_err_phc;
  1439. }
  1440. /* now, print out the card info, in a short format.. */
  1441. netdev_info(ndev, "%s, Version %s\n", DRV_DESC, DRV_VERSION);
  1442. return 0;
  1443. out_err_phc:
  1444. out_err_reg_ndev:
  1445. free_irq(IRQ_MAC_RX, ndev);
  1446. out_err_request_irq:
  1447. out_err_mii_probe:
  1448. mdiobus_unregister(lp->mii_bus);
  1449. mdiobus_free(lp->mii_bus);
  1450. out_err_probe_mac:
  1451. free_netdev(ndev);
  1452. return rc;
  1453. }
  1454. static int bfin_mac_remove(struct platform_device *pdev)
  1455. {
  1456. struct net_device *ndev = platform_get_drvdata(pdev);
  1457. struct bfin_mac_local *lp = netdev_priv(ndev);
  1458. bfin_phc_release(lp);
  1459. lp->mii_bus->priv = NULL;
  1460. unregister_netdev(ndev);
  1461. free_irq(IRQ_MAC_RX, ndev);
  1462. free_netdev(ndev);
  1463. return 0;
  1464. }
  1465. #ifdef CONFIG_PM
  1466. static int bfin_mac_suspend(struct platform_device *pdev, pm_message_t mesg)
  1467. {
  1468. struct net_device *net_dev = platform_get_drvdata(pdev);
  1469. struct bfin_mac_local *lp = netdev_priv(net_dev);
  1470. if (lp->wol) {
  1471. bfin_write_EMAC_OPMODE((bfin_read_EMAC_OPMODE() & ~TE) | RE);
  1472. bfin_write_EMAC_WKUP_CTL(MPKE);
  1473. enable_irq_wake(IRQ_MAC_WAKEDET);
  1474. } else {
  1475. if (netif_running(net_dev))
  1476. bfin_mac_close(net_dev);
  1477. }
  1478. return 0;
  1479. }
  1480. static int bfin_mac_resume(struct platform_device *pdev)
  1481. {
  1482. struct net_device *net_dev = platform_get_drvdata(pdev);
  1483. struct bfin_mac_local *lp = netdev_priv(net_dev);
  1484. if (lp->wol) {
  1485. bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE);
  1486. bfin_write_EMAC_WKUP_CTL(0);
  1487. disable_irq_wake(IRQ_MAC_WAKEDET);
  1488. } else {
  1489. if (netif_running(net_dev))
  1490. bfin_mac_open(net_dev);
  1491. }
  1492. return 0;
  1493. }
  1494. #else
  1495. #define bfin_mac_suspend NULL
  1496. #define bfin_mac_resume NULL
  1497. #endif /* CONFIG_PM */
  1498. static int bfin_mii_bus_probe(struct platform_device *pdev)
  1499. {
  1500. struct mii_bus *miibus;
  1501. struct bfin_mii_bus_platform_data *mii_bus_pd;
  1502. const unsigned short *pin_req;
  1503. int rc, i;
  1504. mii_bus_pd = dev_get_platdata(&pdev->dev);
  1505. if (!mii_bus_pd) {
  1506. dev_err(&pdev->dev, "No peripherals in platform data!\n");
  1507. return -EINVAL;
  1508. }
  1509. /*
  1510. * We are setting up a network card,
  1511. * so set the GPIO pins to Ethernet mode
  1512. */
  1513. pin_req = mii_bus_pd->mac_peripherals;
  1514. rc = peripheral_request_list(pin_req, KBUILD_MODNAME);
  1515. if (rc) {
  1516. dev_err(&pdev->dev, "Requesting peripherals failed!\n");
  1517. return rc;
  1518. }
  1519. rc = -ENOMEM;
  1520. miibus = mdiobus_alloc();
  1521. if (miibus == NULL)
  1522. goto out_err_alloc;
  1523. miibus->read = bfin_mdiobus_read;
  1524. miibus->write = bfin_mdiobus_write;
  1525. miibus->parent = &pdev->dev;
  1526. miibus->name = "bfin_mii_bus";
  1527. miibus->phy_mask = mii_bus_pd->phy_mask;
  1528. snprintf(miibus->id, MII_BUS_ID_SIZE, "%s-%x",
  1529. pdev->name, pdev->id);
  1530. miibus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  1531. if (!miibus->irq)
  1532. goto out_err_irq_alloc;
  1533. for (i = rc; i < PHY_MAX_ADDR; ++i)
  1534. miibus->irq[i] = PHY_POLL;
  1535. rc = clamp(mii_bus_pd->phydev_number, 0, PHY_MAX_ADDR);
  1536. if (rc != mii_bus_pd->phydev_number)
  1537. dev_err(&pdev->dev, "Invalid number (%i) of phydevs\n",
  1538. mii_bus_pd->phydev_number);
  1539. for (i = 0; i < rc; ++i) {
  1540. unsigned short phyaddr = mii_bus_pd->phydev_data[i].addr;
  1541. if (phyaddr < PHY_MAX_ADDR)
  1542. miibus->irq[phyaddr] = mii_bus_pd->phydev_data[i].irq;
  1543. else
  1544. dev_err(&pdev->dev,
  1545. "Invalid PHY address %i for phydev %i\n",
  1546. phyaddr, i);
  1547. }
  1548. rc = mdiobus_register(miibus);
  1549. if (rc) {
  1550. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1551. goto out_err_mdiobus_register;
  1552. }
  1553. platform_set_drvdata(pdev, miibus);
  1554. return 0;
  1555. out_err_mdiobus_register:
  1556. kfree(miibus->irq);
  1557. out_err_irq_alloc:
  1558. mdiobus_free(miibus);
  1559. out_err_alloc:
  1560. peripheral_free_list(pin_req);
  1561. return rc;
  1562. }
  1563. static int bfin_mii_bus_remove(struct platform_device *pdev)
  1564. {
  1565. struct mii_bus *miibus = platform_get_drvdata(pdev);
  1566. struct bfin_mii_bus_platform_data *mii_bus_pd =
  1567. dev_get_platdata(&pdev->dev);
  1568. mdiobus_unregister(miibus);
  1569. kfree(miibus->irq);
  1570. mdiobus_free(miibus);
  1571. peripheral_free_list(mii_bus_pd->mac_peripherals);
  1572. return 0;
  1573. }
  1574. static struct platform_driver bfin_mii_bus_driver = {
  1575. .probe = bfin_mii_bus_probe,
  1576. .remove = bfin_mii_bus_remove,
  1577. .driver = {
  1578. .name = "bfin_mii_bus",
  1579. .owner = THIS_MODULE,
  1580. },
  1581. };
  1582. static struct platform_driver bfin_mac_driver = {
  1583. .probe = bfin_mac_probe,
  1584. .remove = bfin_mac_remove,
  1585. .resume = bfin_mac_resume,
  1586. .suspend = bfin_mac_suspend,
  1587. .driver = {
  1588. .name = KBUILD_MODNAME,
  1589. .owner = THIS_MODULE,
  1590. },
  1591. };
  1592. static int __init bfin_mac_init(void)
  1593. {
  1594. int ret;
  1595. ret = platform_driver_register(&bfin_mii_bus_driver);
  1596. if (!ret)
  1597. return platform_driver_register(&bfin_mac_driver);
  1598. return -ENODEV;
  1599. }
  1600. module_init(bfin_mac_init);
  1601. static void __exit bfin_mac_cleanup(void)
  1602. {
  1603. platform_driver_unregister(&bfin_mac_driver);
  1604. platform_driver_unregister(&bfin_mii_bus_driver);
  1605. }
  1606. module_exit(bfin_mac_cleanup);