xilinx_can.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /* Xilinx CAN device driver
  2. *
  3. * Copyright (C) 2012 - 2014 Xilinx, Inc.
  4. * Copyright (C) 2009 PetaLogix. All rights reserved.
  5. *
  6. * Description:
  7. * This driver is developed for Axi CAN IP and for Zynq CANPS Controller.
  8. * This program is free software: you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation, either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/errno.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/of.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/skbuff.h>
  29. #include <linux/string.h>
  30. #include <linux/types.h>
  31. #include <linux/can/dev.h>
  32. #include <linux/can/error.h>
  33. #include <linux/can/led.h>
  34. #define DRIVER_NAME "xilinx_can"
  35. /* CAN registers set */
  36. enum xcan_reg {
  37. XCAN_SRR_OFFSET = 0x00, /* Software reset */
  38. XCAN_MSR_OFFSET = 0x04, /* Mode select */
  39. XCAN_BRPR_OFFSET = 0x08, /* Baud rate prescaler */
  40. XCAN_BTR_OFFSET = 0x0C, /* Bit timing */
  41. XCAN_ECR_OFFSET = 0x10, /* Error counter */
  42. XCAN_ESR_OFFSET = 0x14, /* Error status */
  43. XCAN_SR_OFFSET = 0x18, /* Status */
  44. XCAN_ISR_OFFSET = 0x1C, /* Interrupt status */
  45. XCAN_IER_OFFSET = 0x20, /* Interrupt enable */
  46. XCAN_ICR_OFFSET = 0x24, /* Interrupt clear */
  47. XCAN_TXFIFO_ID_OFFSET = 0x30,/* TX FIFO ID */
  48. XCAN_TXFIFO_DLC_OFFSET = 0x34, /* TX FIFO DLC */
  49. XCAN_TXFIFO_DW1_OFFSET = 0x38, /* TX FIFO Data Word 1 */
  50. XCAN_TXFIFO_DW2_OFFSET = 0x3C, /* TX FIFO Data Word 2 */
  51. XCAN_RXFIFO_ID_OFFSET = 0x50, /* RX FIFO ID */
  52. XCAN_RXFIFO_DLC_OFFSET = 0x54, /* RX FIFO DLC */
  53. XCAN_RXFIFO_DW1_OFFSET = 0x58, /* RX FIFO Data Word 1 */
  54. XCAN_RXFIFO_DW2_OFFSET = 0x5C, /* RX FIFO Data Word 2 */
  55. };
  56. /* CAN register bit masks - XCAN_<REG>_<BIT>_MASK */
  57. #define XCAN_SRR_CEN_MASK 0x00000002 /* CAN enable */
  58. #define XCAN_SRR_RESET_MASK 0x00000001 /* Soft Reset the CAN core */
  59. #define XCAN_MSR_LBACK_MASK 0x00000002 /* Loop back mode select */
  60. #define XCAN_MSR_SLEEP_MASK 0x00000001 /* Sleep mode select */
  61. #define XCAN_BRPR_BRP_MASK 0x000000FF /* Baud rate prescaler */
  62. #define XCAN_BTR_SJW_MASK 0x00000180 /* Synchronous jump width */
  63. #define XCAN_BTR_TS2_MASK 0x00000070 /* Time segment 2 */
  64. #define XCAN_BTR_TS1_MASK 0x0000000F /* Time segment 1 */
  65. #define XCAN_ECR_REC_MASK 0x0000FF00 /* Receive error counter */
  66. #define XCAN_ECR_TEC_MASK 0x000000FF /* Transmit error counter */
  67. #define XCAN_ESR_ACKER_MASK 0x00000010 /* ACK error */
  68. #define XCAN_ESR_BERR_MASK 0x00000008 /* Bit error */
  69. #define XCAN_ESR_STER_MASK 0x00000004 /* Stuff error */
  70. #define XCAN_ESR_FMER_MASK 0x00000002 /* Form error */
  71. #define XCAN_ESR_CRCER_MASK 0x00000001 /* CRC error */
  72. #define XCAN_SR_TXFLL_MASK 0x00000400 /* TX FIFO is full */
  73. #define XCAN_SR_ESTAT_MASK 0x00000180 /* Error status */
  74. #define XCAN_SR_ERRWRN_MASK 0x00000040 /* Error warning */
  75. #define XCAN_SR_NORMAL_MASK 0x00000008 /* Normal mode */
  76. #define XCAN_SR_LBACK_MASK 0x00000002 /* Loop back mode */
  77. #define XCAN_SR_CONFIG_MASK 0x00000001 /* Configuration mode */
  78. #define XCAN_IXR_TXFEMP_MASK 0x00004000 /* TX FIFO Empty */
  79. #define XCAN_IXR_WKUP_MASK 0x00000800 /* Wake up interrupt */
  80. #define XCAN_IXR_SLP_MASK 0x00000400 /* Sleep interrupt */
  81. #define XCAN_IXR_BSOFF_MASK 0x00000200 /* Bus off interrupt */
  82. #define XCAN_IXR_ERROR_MASK 0x00000100 /* Error interrupt */
  83. #define XCAN_IXR_RXNEMP_MASK 0x00000080 /* RX FIFO NotEmpty intr */
  84. #define XCAN_IXR_RXOFLW_MASK 0x00000040 /* RX FIFO Overflow intr */
  85. #define XCAN_IXR_RXOK_MASK 0x00000010 /* Message received intr */
  86. #define XCAN_IXR_TXFLL_MASK 0x00000004 /* Tx FIFO Full intr */
  87. #define XCAN_IXR_TXOK_MASK 0x00000002 /* TX successful intr */
  88. #define XCAN_IXR_ARBLST_MASK 0x00000001 /* Arbitration lost intr */
  89. #define XCAN_IDR_ID1_MASK 0xFFE00000 /* Standard msg identifier */
  90. #define XCAN_IDR_SRR_MASK 0x00100000 /* Substitute remote TXreq */
  91. #define XCAN_IDR_IDE_MASK 0x00080000 /* Identifier extension */
  92. #define XCAN_IDR_ID2_MASK 0x0007FFFE /* Extended message ident */
  93. #define XCAN_IDR_RTR_MASK 0x00000001 /* Remote TX request */
  94. #define XCAN_DLCR_DLC_MASK 0xF0000000 /* Data length code */
  95. #define XCAN_INTR_ALL (XCAN_IXR_TXOK_MASK | XCAN_IXR_BSOFF_MASK |\
  96. XCAN_IXR_WKUP_MASK | XCAN_IXR_SLP_MASK | \
  97. XCAN_IXR_RXNEMP_MASK | XCAN_IXR_ERROR_MASK | \
  98. XCAN_IXR_ARBLST_MASK | XCAN_IXR_RXOK_MASK)
  99. /* CAN register bit shift - XCAN_<REG>_<BIT>_SHIFT */
  100. #define XCAN_BTR_SJW_SHIFT 7 /* Synchronous jump width */
  101. #define XCAN_BTR_TS2_SHIFT 4 /* Time segment 2 */
  102. #define XCAN_IDR_ID1_SHIFT 21 /* Standard Messg Identifier */
  103. #define XCAN_IDR_ID2_SHIFT 1 /* Extended Message Identifier */
  104. #define XCAN_DLCR_DLC_SHIFT 28 /* Data length code */
  105. #define XCAN_ESR_REC_SHIFT 8 /* Rx Error Count */
  106. /* CAN frame length constants */
  107. #define XCAN_FRAME_MAX_DATA_LEN 8
  108. #define XCAN_TIMEOUT (1 * HZ)
  109. /**
  110. * struct xcan_priv - This definition define CAN driver instance
  111. * @can: CAN private data structure.
  112. * @tx_head: Tx CAN packets ready to send on the queue
  113. * @tx_tail: Tx CAN packets successfully sended on the queue
  114. * @tx_max: Maximum number packets the driver can send
  115. * @napi: NAPI structure
  116. * @read_reg: For reading data from CAN registers
  117. * @write_reg: For writing data to CAN registers
  118. * @dev: Network device data structure
  119. * @reg_base: Ioremapped address to registers
  120. * @irq_flags: For request_irq()
  121. * @bus_clk: Pointer to struct clk
  122. * @can_clk: Pointer to struct clk
  123. */
  124. struct xcan_priv {
  125. struct can_priv can;
  126. unsigned int tx_head;
  127. unsigned int tx_tail;
  128. unsigned int tx_max;
  129. struct napi_struct napi;
  130. u32 (*read_reg)(const struct xcan_priv *priv, enum xcan_reg reg);
  131. void (*write_reg)(const struct xcan_priv *priv, enum xcan_reg reg,
  132. u32 val);
  133. struct net_device *dev;
  134. void __iomem *reg_base;
  135. unsigned long irq_flags;
  136. struct clk *bus_clk;
  137. struct clk *can_clk;
  138. };
  139. /* CAN Bittiming constants as per Xilinx CAN specs */
  140. static const struct can_bittiming_const xcan_bittiming_const = {
  141. .name = DRIVER_NAME,
  142. .tseg1_min = 1,
  143. .tseg1_max = 16,
  144. .tseg2_min = 1,
  145. .tseg2_max = 8,
  146. .sjw_max = 4,
  147. .brp_min = 1,
  148. .brp_max = 256,
  149. .brp_inc = 1,
  150. };
  151. /**
  152. * xcan_write_reg_le - Write a value to the device register little endian
  153. * @priv: Driver private data structure
  154. * @reg: Register offset
  155. * @val: Value to write at the Register offset
  156. *
  157. * Write data to the paricular CAN register
  158. */
  159. static void xcan_write_reg_le(const struct xcan_priv *priv, enum xcan_reg reg,
  160. u32 val)
  161. {
  162. iowrite32(val, priv->reg_base + reg);
  163. }
  164. /**
  165. * xcan_read_reg_le - Read a value from the device register little endian
  166. * @priv: Driver private data structure
  167. * @reg: Register offset
  168. *
  169. * Read data from the particular CAN register
  170. * Return: value read from the CAN register
  171. */
  172. static u32 xcan_read_reg_le(const struct xcan_priv *priv, enum xcan_reg reg)
  173. {
  174. return ioread32(priv->reg_base + reg);
  175. }
  176. /**
  177. * xcan_write_reg_be - Write a value to the device register big endian
  178. * @priv: Driver private data structure
  179. * @reg: Register offset
  180. * @val: Value to write at the Register offset
  181. *
  182. * Write data to the paricular CAN register
  183. */
  184. static void xcan_write_reg_be(const struct xcan_priv *priv, enum xcan_reg reg,
  185. u32 val)
  186. {
  187. iowrite32be(val, priv->reg_base + reg);
  188. }
  189. /**
  190. * xcan_read_reg_be - Read a value from the device register big endian
  191. * @priv: Driver private data structure
  192. * @reg: Register offset
  193. *
  194. * Read data from the particular CAN register
  195. * Return: value read from the CAN register
  196. */
  197. static u32 xcan_read_reg_be(const struct xcan_priv *priv, enum xcan_reg reg)
  198. {
  199. return ioread32be(priv->reg_base + reg);
  200. }
  201. /**
  202. * set_reset_mode - Resets the CAN device mode
  203. * @ndev: Pointer to net_device structure
  204. *
  205. * This is the driver reset mode routine.The driver
  206. * enters into configuration mode.
  207. *
  208. * Return: 0 on success and failure value on error
  209. */
  210. static int set_reset_mode(struct net_device *ndev)
  211. {
  212. struct xcan_priv *priv = netdev_priv(ndev);
  213. unsigned long timeout;
  214. priv->write_reg(priv, XCAN_SRR_OFFSET, XCAN_SRR_RESET_MASK);
  215. timeout = jiffies + XCAN_TIMEOUT;
  216. while (!(priv->read_reg(priv, XCAN_SR_OFFSET) & XCAN_SR_CONFIG_MASK)) {
  217. if (time_after(jiffies, timeout)) {
  218. netdev_warn(ndev, "timed out for config mode\n");
  219. return -ETIMEDOUT;
  220. }
  221. usleep_range(500, 10000);
  222. }
  223. return 0;
  224. }
  225. /**
  226. * xcan_set_bittiming - CAN set bit timing routine
  227. * @ndev: Pointer to net_device structure
  228. *
  229. * This is the driver set bittiming routine.
  230. * Return: 0 on success and failure value on error
  231. */
  232. static int xcan_set_bittiming(struct net_device *ndev)
  233. {
  234. struct xcan_priv *priv = netdev_priv(ndev);
  235. struct can_bittiming *bt = &priv->can.bittiming;
  236. u32 btr0, btr1;
  237. u32 is_config_mode;
  238. /* Check whether Xilinx CAN is in configuration mode.
  239. * It cannot set bit timing if Xilinx CAN is not in configuration mode.
  240. */
  241. is_config_mode = priv->read_reg(priv, XCAN_SR_OFFSET) &
  242. XCAN_SR_CONFIG_MASK;
  243. if (!is_config_mode) {
  244. netdev_alert(ndev,
  245. "BUG! Cannot set bittiming - CAN is not in config mode\n");
  246. return -EPERM;
  247. }
  248. /* Setting Baud Rate prescalar value in BRPR Register */
  249. btr0 = (bt->brp - 1);
  250. /* Setting Time Segment 1 in BTR Register */
  251. btr1 = (bt->prop_seg + bt->phase_seg1 - 1);
  252. /* Setting Time Segment 2 in BTR Register */
  253. btr1 |= (bt->phase_seg2 - 1) << XCAN_BTR_TS2_SHIFT;
  254. /* Setting Synchronous jump width in BTR Register */
  255. btr1 |= (bt->sjw - 1) << XCAN_BTR_SJW_SHIFT;
  256. priv->write_reg(priv, XCAN_BRPR_OFFSET, btr0);
  257. priv->write_reg(priv, XCAN_BTR_OFFSET, btr1);
  258. netdev_dbg(ndev, "BRPR=0x%08x, BTR=0x%08x\n",
  259. priv->read_reg(priv, XCAN_BRPR_OFFSET),
  260. priv->read_reg(priv, XCAN_BTR_OFFSET));
  261. return 0;
  262. }
  263. /**
  264. * xcan_chip_start - This the drivers start routine
  265. * @ndev: Pointer to net_device structure
  266. *
  267. * This is the drivers start routine.
  268. * Based on the State of the CAN device it puts
  269. * the CAN device into a proper mode.
  270. *
  271. * Return: 0 on success and failure value on error
  272. */
  273. static int xcan_chip_start(struct net_device *ndev)
  274. {
  275. struct xcan_priv *priv = netdev_priv(ndev);
  276. u32 err, reg_msr, reg_sr_mask;
  277. unsigned long timeout;
  278. /* Check if it is in reset mode */
  279. err = set_reset_mode(ndev);
  280. if (err < 0)
  281. return err;
  282. err = xcan_set_bittiming(ndev);
  283. if (err < 0)
  284. return err;
  285. /* Enable interrupts */
  286. priv->write_reg(priv, XCAN_IER_OFFSET, XCAN_INTR_ALL);
  287. /* Check whether it is loopback mode or normal mode */
  288. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
  289. reg_msr = XCAN_MSR_LBACK_MASK;
  290. reg_sr_mask = XCAN_SR_LBACK_MASK;
  291. } else {
  292. reg_msr = 0x0;
  293. reg_sr_mask = XCAN_SR_NORMAL_MASK;
  294. }
  295. priv->write_reg(priv, XCAN_MSR_OFFSET, reg_msr);
  296. priv->write_reg(priv, XCAN_SRR_OFFSET, XCAN_SRR_CEN_MASK);
  297. timeout = jiffies + XCAN_TIMEOUT;
  298. while (!(priv->read_reg(priv, XCAN_SR_OFFSET) & reg_sr_mask)) {
  299. if (time_after(jiffies, timeout)) {
  300. netdev_warn(ndev,
  301. "timed out for correct mode\n");
  302. return -ETIMEDOUT;
  303. }
  304. }
  305. netdev_dbg(ndev, "status:#x%08x\n",
  306. priv->read_reg(priv, XCAN_SR_OFFSET));
  307. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  308. return 0;
  309. }
  310. /**
  311. * xcan_do_set_mode - This sets the mode of the driver
  312. * @ndev: Pointer to net_device structure
  313. * @mode: Tells the mode of the driver
  314. *
  315. * This check the drivers state and calls the
  316. * the corresponding modes to set.
  317. *
  318. * Return: 0 on success and failure value on error
  319. */
  320. static int xcan_do_set_mode(struct net_device *ndev, enum can_mode mode)
  321. {
  322. int ret;
  323. switch (mode) {
  324. case CAN_MODE_START:
  325. ret = xcan_chip_start(ndev);
  326. if (ret < 0) {
  327. netdev_err(ndev, "xcan_chip_start failed!\n");
  328. return ret;
  329. }
  330. netif_wake_queue(ndev);
  331. break;
  332. default:
  333. ret = -EOPNOTSUPP;
  334. break;
  335. }
  336. return ret;
  337. }
  338. /**
  339. * xcan_start_xmit - Starts the transmission
  340. * @skb: sk_buff pointer that contains data to be Txed
  341. * @ndev: Pointer to net_device structure
  342. *
  343. * This function is invoked from upper layers to initiate transmission. This
  344. * function uses the next available free txbuff and populates their fields to
  345. * start the transmission.
  346. *
  347. * Return: 0 on success and failure value on error
  348. */
  349. static int xcan_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  350. {
  351. struct xcan_priv *priv = netdev_priv(ndev);
  352. struct net_device_stats *stats = &ndev->stats;
  353. struct can_frame *cf = (struct can_frame *)skb->data;
  354. u32 id, dlc, data[2] = {0, 0};
  355. if (can_dropped_invalid_skb(ndev, skb))
  356. return NETDEV_TX_OK;
  357. /* Check if the TX buffer is full */
  358. if (unlikely(priv->read_reg(priv, XCAN_SR_OFFSET) &
  359. XCAN_SR_TXFLL_MASK)) {
  360. netif_stop_queue(ndev);
  361. netdev_err(ndev, "BUG!, TX FIFO full when queue awake!\n");
  362. return NETDEV_TX_BUSY;
  363. }
  364. /* Watch carefully on the bit sequence */
  365. if (cf->can_id & CAN_EFF_FLAG) {
  366. /* Extended CAN ID format */
  367. id = ((cf->can_id & CAN_EFF_MASK) << XCAN_IDR_ID2_SHIFT) &
  368. XCAN_IDR_ID2_MASK;
  369. id |= (((cf->can_id & CAN_EFF_MASK) >>
  370. (CAN_EFF_ID_BITS-CAN_SFF_ID_BITS)) <<
  371. XCAN_IDR_ID1_SHIFT) & XCAN_IDR_ID1_MASK;
  372. /* The substibute remote TX request bit should be "1"
  373. * for extended frames as in the Xilinx CAN datasheet
  374. */
  375. id |= XCAN_IDR_IDE_MASK | XCAN_IDR_SRR_MASK;
  376. if (cf->can_id & CAN_RTR_FLAG)
  377. /* Extended frames remote TX request */
  378. id |= XCAN_IDR_RTR_MASK;
  379. } else {
  380. /* Standard CAN ID format */
  381. id = ((cf->can_id & CAN_SFF_MASK) << XCAN_IDR_ID1_SHIFT) &
  382. XCAN_IDR_ID1_MASK;
  383. if (cf->can_id & CAN_RTR_FLAG)
  384. /* Standard frames remote TX request */
  385. id |= XCAN_IDR_SRR_MASK;
  386. }
  387. dlc = cf->can_dlc << XCAN_DLCR_DLC_SHIFT;
  388. if (cf->can_dlc > 0)
  389. data[0] = be32_to_cpup((__be32 *)(cf->data + 0));
  390. if (cf->can_dlc > 4)
  391. data[1] = be32_to_cpup((__be32 *)(cf->data + 4));
  392. can_put_echo_skb(skb, ndev, priv->tx_head % priv->tx_max);
  393. priv->tx_head++;
  394. /* Write the Frame to Xilinx CAN TX FIFO */
  395. priv->write_reg(priv, XCAN_TXFIFO_ID_OFFSET, id);
  396. /* If the CAN frame is RTR frame this write triggers tranmission */
  397. priv->write_reg(priv, XCAN_TXFIFO_DLC_OFFSET, dlc);
  398. if (!(cf->can_id & CAN_RTR_FLAG)) {
  399. priv->write_reg(priv, XCAN_TXFIFO_DW1_OFFSET, data[0]);
  400. /* If the CAN frame is Standard/Extended frame this
  401. * write triggers tranmission
  402. */
  403. priv->write_reg(priv, XCAN_TXFIFO_DW2_OFFSET, data[1]);
  404. stats->tx_bytes += cf->can_dlc;
  405. }
  406. /* Check if the TX buffer is full */
  407. if ((priv->tx_head - priv->tx_tail) == priv->tx_max)
  408. netif_stop_queue(ndev);
  409. return NETDEV_TX_OK;
  410. }
  411. /**
  412. * xcan_rx - Is called from CAN isr to complete the received
  413. * frame processing
  414. * @ndev: Pointer to net_device structure
  415. *
  416. * This function is invoked from the CAN isr(poll) to process the Rx frames. It
  417. * does minimal processing and invokes "netif_receive_skb" to complete further
  418. * processing.
  419. * Return: 1 on success and 0 on failure.
  420. */
  421. static int xcan_rx(struct net_device *ndev)
  422. {
  423. struct xcan_priv *priv = netdev_priv(ndev);
  424. struct net_device_stats *stats = &ndev->stats;
  425. struct can_frame *cf;
  426. struct sk_buff *skb;
  427. u32 id_xcan, dlc, data[2] = {0, 0};
  428. skb = alloc_can_skb(ndev, &cf);
  429. if (unlikely(!skb)) {
  430. stats->rx_dropped++;
  431. return 0;
  432. }
  433. /* Read a frame from Xilinx zynq CANPS */
  434. id_xcan = priv->read_reg(priv, XCAN_RXFIFO_ID_OFFSET);
  435. dlc = priv->read_reg(priv, XCAN_RXFIFO_DLC_OFFSET) >>
  436. XCAN_DLCR_DLC_SHIFT;
  437. /* Change Xilinx CAN data length format to socketCAN data format */
  438. cf->can_dlc = get_can_dlc(dlc);
  439. /* Change Xilinx CAN ID format to socketCAN ID format */
  440. if (id_xcan & XCAN_IDR_IDE_MASK) {
  441. /* The received frame is an Extended format frame */
  442. cf->can_id = (id_xcan & XCAN_IDR_ID1_MASK) >> 3;
  443. cf->can_id |= (id_xcan & XCAN_IDR_ID2_MASK) >>
  444. XCAN_IDR_ID2_SHIFT;
  445. cf->can_id |= CAN_EFF_FLAG;
  446. if (id_xcan & XCAN_IDR_RTR_MASK)
  447. cf->can_id |= CAN_RTR_FLAG;
  448. } else {
  449. /* The received frame is a standard format frame */
  450. cf->can_id = (id_xcan & XCAN_IDR_ID1_MASK) >>
  451. XCAN_IDR_ID1_SHIFT;
  452. if (id_xcan & XCAN_IDR_SRR_MASK)
  453. cf->can_id |= CAN_RTR_FLAG;
  454. }
  455. if (!(id_xcan & XCAN_IDR_SRR_MASK)) {
  456. data[0] = priv->read_reg(priv, XCAN_RXFIFO_DW1_OFFSET);
  457. data[1] = priv->read_reg(priv, XCAN_RXFIFO_DW2_OFFSET);
  458. /* Change Xilinx CAN data format to socketCAN data format */
  459. if (cf->can_dlc > 0)
  460. *(__be32 *)(cf->data) = cpu_to_be32(data[0]);
  461. if (cf->can_dlc > 4)
  462. *(__be32 *)(cf->data + 4) = cpu_to_be32(data[1]);
  463. }
  464. stats->rx_bytes += cf->can_dlc;
  465. stats->rx_packets++;
  466. netif_receive_skb(skb);
  467. return 1;
  468. }
  469. /**
  470. * xcan_err_interrupt - error frame Isr
  471. * @ndev: net_device pointer
  472. * @isr: interrupt status register value
  473. *
  474. * This is the CAN error interrupt and it will
  475. * check the the type of error and forward the error
  476. * frame to upper layers.
  477. */
  478. static void xcan_err_interrupt(struct net_device *ndev, u32 isr)
  479. {
  480. struct xcan_priv *priv = netdev_priv(ndev);
  481. struct net_device_stats *stats = &ndev->stats;
  482. struct can_frame *cf;
  483. struct sk_buff *skb;
  484. u32 err_status, status, txerr = 0, rxerr = 0;
  485. skb = alloc_can_err_skb(ndev, &cf);
  486. err_status = priv->read_reg(priv, XCAN_ESR_OFFSET);
  487. priv->write_reg(priv, XCAN_ESR_OFFSET, err_status);
  488. txerr = priv->read_reg(priv, XCAN_ECR_OFFSET) & XCAN_ECR_TEC_MASK;
  489. rxerr = ((priv->read_reg(priv, XCAN_ECR_OFFSET) &
  490. XCAN_ECR_REC_MASK) >> XCAN_ESR_REC_SHIFT);
  491. status = priv->read_reg(priv, XCAN_SR_OFFSET);
  492. if (isr & XCAN_IXR_BSOFF_MASK) {
  493. priv->can.state = CAN_STATE_BUS_OFF;
  494. priv->can.can_stats.bus_off++;
  495. /* Leave device in Config Mode in bus-off state */
  496. priv->write_reg(priv, XCAN_SRR_OFFSET, XCAN_SRR_RESET_MASK);
  497. can_bus_off(ndev);
  498. if (skb)
  499. cf->can_id |= CAN_ERR_BUSOFF;
  500. } else if ((status & XCAN_SR_ESTAT_MASK) == XCAN_SR_ESTAT_MASK) {
  501. priv->can.state = CAN_STATE_ERROR_PASSIVE;
  502. priv->can.can_stats.error_passive++;
  503. if (skb) {
  504. cf->can_id |= CAN_ERR_CRTL;
  505. cf->data[1] = (rxerr > 127) ?
  506. CAN_ERR_CRTL_RX_PASSIVE :
  507. CAN_ERR_CRTL_TX_PASSIVE;
  508. cf->data[6] = txerr;
  509. cf->data[7] = rxerr;
  510. }
  511. } else if (status & XCAN_SR_ERRWRN_MASK) {
  512. priv->can.state = CAN_STATE_ERROR_WARNING;
  513. priv->can.can_stats.error_warning++;
  514. if (skb) {
  515. cf->can_id |= CAN_ERR_CRTL;
  516. cf->data[1] |= (txerr > rxerr) ?
  517. CAN_ERR_CRTL_TX_WARNING :
  518. CAN_ERR_CRTL_RX_WARNING;
  519. cf->data[6] = txerr;
  520. cf->data[7] = rxerr;
  521. }
  522. }
  523. /* Check for Arbitration lost interrupt */
  524. if (isr & XCAN_IXR_ARBLST_MASK) {
  525. priv->can.can_stats.arbitration_lost++;
  526. if (skb) {
  527. cf->can_id |= CAN_ERR_LOSTARB;
  528. cf->data[0] = CAN_ERR_LOSTARB_UNSPEC;
  529. }
  530. }
  531. /* Check for RX FIFO Overflow interrupt */
  532. if (isr & XCAN_IXR_RXOFLW_MASK) {
  533. stats->rx_over_errors++;
  534. stats->rx_errors++;
  535. priv->write_reg(priv, XCAN_SRR_OFFSET, XCAN_SRR_RESET_MASK);
  536. if (skb) {
  537. cf->can_id |= CAN_ERR_CRTL;
  538. cf->data[1] |= CAN_ERR_CRTL_RX_OVERFLOW;
  539. }
  540. }
  541. /* Check for error interrupt */
  542. if (isr & XCAN_IXR_ERROR_MASK) {
  543. if (skb) {
  544. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  545. cf->data[2] |= CAN_ERR_PROT_UNSPEC;
  546. }
  547. /* Check for Ack error interrupt */
  548. if (err_status & XCAN_ESR_ACKER_MASK) {
  549. stats->tx_errors++;
  550. if (skb) {
  551. cf->can_id |= CAN_ERR_ACK;
  552. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  553. }
  554. }
  555. /* Check for Bit error interrupt */
  556. if (err_status & XCAN_ESR_BERR_MASK) {
  557. stats->tx_errors++;
  558. if (skb) {
  559. cf->can_id |= CAN_ERR_PROT;
  560. cf->data[2] = CAN_ERR_PROT_BIT;
  561. }
  562. }
  563. /* Check for Stuff error interrupt */
  564. if (err_status & XCAN_ESR_STER_MASK) {
  565. stats->rx_errors++;
  566. if (skb) {
  567. cf->can_id |= CAN_ERR_PROT;
  568. cf->data[2] = CAN_ERR_PROT_STUFF;
  569. }
  570. }
  571. /* Check for Form error interrupt */
  572. if (err_status & XCAN_ESR_FMER_MASK) {
  573. stats->rx_errors++;
  574. if (skb) {
  575. cf->can_id |= CAN_ERR_PROT;
  576. cf->data[2] = CAN_ERR_PROT_FORM;
  577. }
  578. }
  579. /* Check for CRC error interrupt */
  580. if (err_status & XCAN_ESR_CRCER_MASK) {
  581. stats->rx_errors++;
  582. if (skb) {
  583. cf->can_id |= CAN_ERR_PROT;
  584. cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ |
  585. CAN_ERR_PROT_LOC_CRC_DEL;
  586. }
  587. }
  588. priv->can.can_stats.bus_error++;
  589. }
  590. if (skb) {
  591. stats->rx_packets++;
  592. stats->rx_bytes += cf->can_dlc;
  593. netif_rx(skb);
  594. }
  595. netdev_dbg(ndev, "%s: error status register:0x%x\n",
  596. __func__, priv->read_reg(priv, XCAN_ESR_OFFSET));
  597. }
  598. /**
  599. * xcan_state_interrupt - It will check the state of the CAN device
  600. * @ndev: net_device pointer
  601. * @isr: interrupt status register value
  602. *
  603. * This will checks the state of the CAN device
  604. * and puts the device into appropriate state.
  605. */
  606. static void xcan_state_interrupt(struct net_device *ndev, u32 isr)
  607. {
  608. struct xcan_priv *priv = netdev_priv(ndev);
  609. /* Check for Sleep interrupt if set put CAN device in sleep state */
  610. if (isr & XCAN_IXR_SLP_MASK)
  611. priv->can.state = CAN_STATE_SLEEPING;
  612. /* Check for Wake up interrupt if set put CAN device in Active state */
  613. if (isr & XCAN_IXR_WKUP_MASK)
  614. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  615. }
  616. /**
  617. * xcan_rx_poll - Poll routine for rx packets (NAPI)
  618. * @napi: napi structure pointer
  619. * @quota: Max number of rx packets to be processed.
  620. *
  621. * This is the poll routine for rx part.
  622. * It will process the packets maximux quota value.
  623. *
  624. * Return: number of packets received
  625. */
  626. static int xcan_rx_poll(struct napi_struct *napi, int quota)
  627. {
  628. struct net_device *ndev = napi->dev;
  629. struct xcan_priv *priv = netdev_priv(ndev);
  630. u32 isr, ier;
  631. int work_done = 0;
  632. isr = priv->read_reg(priv, XCAN_ISR_OFFSET);
  633. while ((isr & XCAN_IXR_RXNEMP_MASK) && (work_done < quota)) {
  634. if (isr & XCAN_IXR_RXOK_MASK) {
  635. priv->write_reg(priv, XCAN_ICR_OFFSET,
  636. XCAN_IXR_RXOK_MASK);
  637. work_done += xcan_rx(ndev);
  638. } else {
  639. priv->write_reg(priv, XCAN_ICR_OFFSET,
  640. XCAN_IXR_RXNEMP_MASK);
  641. break;
  642. }
  643. priv->write_reg(priv, XCAN_ICR_OFFSET, XCAN_IXR_RXNEMP_MASK);
  644. isr = priv->read_reg(priv, XCAN_ISR_OFFSET);
  645. }
  646. if (work_done)
  647. can_led_event(ndev, CAN_LED_EVENT_RX);
  648. if (work_done < quota) {
  649. napi_complete(napi);
  650. ier = priv->read_reg(priv, XCAN_IER_OFFSET);
  651. ier |= (XCAN_IXR_RXOK_MASK | XCAN_IXR_RXNEMP_MASK);
  652. priv->write_reg(priv, XCAN_IER_OFFSET, ier);
  653. }
  654. return work_done;
  655. }
  656. /**
  657. * xcan_tx_interrupt - Tx Done Isr
  658. * @ndev: net_device pointer
  659. * @isr: Interrupt status register value
  660. */
  661. static void xcan_tx_interrupt(struct net_device *ndev, u32 isr)
  662. {
  663. struct xcan_priv *priv = netdev_priv(ndev);
  664. struct net_device_stats *stats = &ndev->stats;
  665. while ((priv->tx_head - priv->tx_tail > 0) &&
  666. (isr & XCAN_IXR_TXOK_MASK)) {
  667. priv->write_reg(priv, XCAN_ICR_OFFSET, XCAN_IXR_TXOK_MASK);
  668. can_get_echo_skb(ndev, priv->tx_tail %
  669. priv->tx_max);
  670. priv->tx_tail++;
  671. stats->tx_packets++;
  672. isr = priv->read_reg(priv, XCAN_ISR_OFFSET);
  673. }
  674. can_led_event(ndev, CAN_LED_EVENT_TX);
  675. netif_wake_queue(ndev);
  676. }
  677. /**
  678. * xcan_interrupt - CAN Isr
  679. * @irq: irq number
  680. * @dev_id: device id poniter
  681. *
  682. * This is the xilinx CAN Isr. It checks for the type of interrupt
  683. * and invokes the corresponding ISR.
  684. *
  685. * Return:
  686. * IRQ_NONE - If CAN device is in sleep mode, IRQ_HANDLED otherwise
  687. */
  688. static irqreturn_t xcan_interrupt(int irq, void *dev_id)
  689. {
  690. struct net_device *ndev = (struct net_device *)dev_id;
  691. struct xcan_priv *priv = netdev_priv(ndev);
  692. u32 isr, ier;
  693. /* Get the interrupt status from Xilinx CAN */
  694. isr = priv->read_reg(priv, XCAN_ISR_OFFSET);
  695. if (!isr)
  696. return IRQ_NONE;
  697. /* Check for the type of interrupt and Processing it */
  698. if (isr & (XCAN_IXR_SLP_MASK | XCAN_IXR_WKUP_MASK)) {
  699. priv->write_reg(priv, XCAN_ICR_OFFSET, (XCAN_IXR_SLP_MASK |
  700. XCAN_IXR_WKUP_MASK));
  701. xcan_state_interrupt(ndev, isr);
  702. }
  703. /* Check for Tx interrupt and Processing it */
  704. if (isr & XCAN_IXR_TXOK_MASK)
  705. xcan_tx_interrupt(ndev, isr);
  706. /* Check for the type of error interrupt and Processing it */
  707. if (isr & (XCAN_IXR_ERROR_MASK | XCAN_IXR_RXOFLW_MASK |
  708. XCAN_IXR_BSOFF_MASK | XCAN_IXR_ARBLST_MASK)) {
  709. priv->write_reg(priv, XCAN_ICR_OFFSET, (XCAN_IXR_ERROR_MASK |
  710. XCAN_IXR_RXOFLW_MASK | XCAN_IXR_BSOFF_MASK |
  711. XCAN_IXR_ARBLST_MASK));
  712. xcan_err_interrupt(ndev, isr);
  713. }
  714. /* Check for the type of receive interrupt and Processing it */
  715. if (isr & (XCAN_IXR_RXNEMP_MASK | XCAN_IXR_RXOK_MASK)) {
  716. ier = priv->read_reg(priv, XCAN_IER_OFFSET);
  717. ier &= ~(XCAN_IXR_RXNEMP_MASK | XCAN_IXR_RXOK_MASK);
  718. priv->write_reg(priv, XCAN_IER_OFFSET, ier);
  719. napi_schedule(&priv->napi);
  720. }
  721. return IRQ_HANDLED;
  722. }
  723. /**
  724. * xcan_chip_stop - Driver stop routine
  725. * @ndev: Pointer to net_device structure
  726. *
  727. * This is the drivers stop routine. It will disable the
  728. * interrupts and put the device into configuration mode.
  729. */
  730. static void xcan_chip_stop(struct net_device *ndev)
  731. {
  732. struct xcan_priv *priv = netdev_priv(ndev);
  733. u32 ier;
  734. /* Disable interrupts and leave the can in configuration mode */
  735. ier = priv->read_reg(priv, XCAN_IER_OFFSET);
  736. ier &= ~XCAN_INTR_ALL;
  737. priv->write_reg(priv, XCAN_IER_OFFSET, ier);
  738. priv->write_reg(priv, XCAN_SRR_OFFSET, XCAN_SRR_RESET_MASK);
  739. priv->can.state = CAN_STATE_STOPPED;
  740. }
  741. /**
  742. * xcan_open - Driver open routine
  743. * @ndev: Pointer to net_device structure
  744. *
  745. * This is the driver open routine.
  746. * Return: 0 on success and failure value on error
  747. */
  748. static int xcan_open(struct net_device *ndev)
  749. {
  750. struct xcan_priv *priv = netdev_priv(ndev);
  751. int ret;
  752. ret = request_irq(ndev->irq, xcan_interrupt, priv->irq_flags,
  753. ndev->name, ndev);
  754. if (ret < 0) {
  755. netdev_err(ndev, "irq allocation for CAN failed\n");
  756. goto err;
  757. }
  758. ret = clk_prepare_enable(priv->can_clk);
  759. if (ret) {
  760. netdev_err(ndev, "unable to enable device clock\n");
  761. goto err_irq;
  762. }
  763. ret = clk_prepare_enable(priv->bus_clk);
  764. if (ret) {
  765. netdev_err(ndev, "unable to enable bus clock\n");
  766. goto err_can_clk;
  767. }
  768. /* Set chip into reset mode */
  769. ret = set_reset_mode(ndev);
  770. if (ret < 0) {
  771. netdev_err(ndev, "mode resetting failed!\n");
  772. goto err_bus_clk;
  773. }
  774. /* Common open */
  775. ret = open_candev(ndev);
  776. if (ret)
  777. goto err_bus_clk;
  778. ret = xcan_chip_start(ndev);
  779. if (ret < 0) {
  780. netdev_err(ndev, "xcan_chip_start failed!\n");
  781. goto err_candev;
  782. }
  783. can_led_event(ndev, CAN_LED_EVENT_OPEN);
  784. napi_enable(&priv->napi);
  785. netif_start_queue(ndev);
  786. return 0;
  787. err_candev:
  788. close_candev(ndev);
  789. err_bus_clk:
  790. clk_disable_unprepare(priv->bus_clk);
  791. err_can_clk:
  792. clk_disable_unprepare(priv->can_clk);
  793. err_irq:
  794. free_irq(ndev->irq, ndev);
  795. err:
  796. return ret;
  797. }
  798. /**
  799. * xcan_close - Driver close routine
  800. * @ndev: Pointer to net_device structure
  801. *
  802. * Return: 0 always
  803. */
  804. static int xcan_close(struct net_device *ndev)
  805. {
  806. struct xcan_priv *priv = netdev_priv(ndev);
  807. netif_stop_queue(ndev);
  808. napi_disable(&priv->napi);
  809. xcan_chip_stop(ndev);
  810. clk_disable_unprepare(priv->bus_clk);
  811. clk_disable_unprepare(priv->can_clk);
  812. free_irq(ndev->irq, ndev);
  813. close_candev(ndev);
  814. can_led_event(ndev, CAN_LED_EVENT_STOP);
  815. return 0;
  816. }
  817. /**
  818. * xcan_get_berr_counter - error counter routine
  819. * @ndev: Pointer to net_device structure
  820. * @bec: Pointer to can_berr_counter structure
  821. *
  822. * This is the driver error counter routine.
  823. * Return: 0 on success and failure value on error
  824. */
  825. static int xcan_get_berr_counter(const struct net_device *ndev,
  826. struct can_berr_counter *bec)
  827. {
  828. struct xcan_priv *priv = netdev_priv(ndev);
  829. int ret;
  830. ret = clk_prepare_enable(priv->can_clk);
  831. if (ret)
  832. goto err;
  833. ret = clk_prepare_enable(priv->bus_clk);
  834. if (ret)
  835. goto err_clk;
  836. bec->txerr = priv->read_reg(priv, XCAN_ECR_OFFSET) & XCAN_ECR_TEC_MASK;
  837. bec->rxerr = ((priv->read_reg(priv, XCAN_ECR_OFFSET) &
  838. XCAN_ECR_REC_MASK) >> XCAN_ESR_REC_SHIFT);
  839. clk_disable_unprepare(priv->bus_clk);
  840. clk_disable_unprepare(priv->can_clk);
  841. return 0;
  842. err_clk:
  843. clk_disable_unprepare(priv->can_clk);
  844. err:
  845. return ret;
  846. }
  847. static const struct net_device_ops xcan_netdev_ops = {
  848. .ndo_open = xcan_open,
  849. .ndo_stop = xcan_close,
  850. .ndo_start_xmit = xcan_start_xmit,
  851. };
  852. /**
  853. * xcan_suspend - Suspend method for the driver
  854. * @dev: Address of the platform_device structure
  855. *
  856. * Put the driver into low power mode.
  857. * Return: 0 always
  858. */
  859. static int __maybe_unused xcan_suspend(struct device *dev)
  860. {
  861. struct platform_device *pdev = dev_get_drvdata(dev);
  862. struct net_device *ndev = platform_get_drvdata(pdev);
  863. struct xcan_priv *priv = netdev_priv(ndev);
  864. if (netif_running(ndev)) {
  865. netif_stop_queue(ndev);
  866. netif_device_detach(ndev);
  867. }
  868. priv->write_reg(priv, XCAN_MSR_OFFSET, XCAN_MSR_SLEEP_MASK);
  869. priv->can.state = CAN_STATE_SLEEPING;
  870. clk_disable(priv->bus_clk);
  871. clk_disable(priv->can_clk);
  872. return 0;
  873. }
  874. /**
  875. * xcan_resume - Resume from suspend
  876. * @dev: Address of the platformdevice structure
  877. *
  878. * Resume operation after suspend.
  879. * Return: 0 on success and failure value on error
  880. */
  881. static int __maybe_unused xcan_resume(struct device *dev)
  882. {
  883. struct platform_device *pdev = dev_get_drvdata(dev);
  884. struct net_device *ndev = platform_get_drvdata(pdev);
  885. struct xcan_priv *priv = netdev_priv(ndev);
  886. int ret;
  887. ret = clk_enable(priv->bus_clk);
  888. if (ret) {
  889. dev_err(dev, "Cannot enable clock.\n");
  890. return ret;
  891. }
  892. ret = clk_enable(priv->can_clk);
  893. if (ret) {
  894. dev_err(dev, "Cannot enable clock.\n");
  895. clk_disable_unprepare(priv->bus_clk);
  896. return ret;
  897. }
  898. priv->write_reg(priv, XCAN_MSR_OFFSET, 0);
  899. priv->write_reg(priv, XCAN_SRR_OFFSET, XCAN_SRR_CEN_MASK);
  900. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  901. if (netif_running(ndev)) {
  902. netif_device_attach(ndev);
  903. netif_start_queue(ndev);
  904. }
  905. return 0;
  906. }
  907. static SIMPLE_DEV_PM_OPS(xcan_dev_pm_ops, xcan_suspend, xcan_resume);
  908. /**
  909. * xcan_probe - Platform registration call
  910. * @pdev: Handle to the platform device structure
  911. *
  912. * This function does all the memory allocation and registration for the CAN
  913. * device.
  914. *
  915. * Return: 0 on success and failure value on error
  916. */
  917. static int xcan_probe(struct platform_device *pdev)
  918. {
  919. struct resource *res; /* IO mem resources */
  920. struct net_device *ndev;
  921. struct xcan_priv *priv;
  922. void __iomem *addr;
  923. int ret, rx_max, tx_max;
  924. /* Get the virtual base address for the device */
  925. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  926. addr = devm_ioremap_resource(&pdev->dev, res);
  927. if (IS_ERR(addr)) {
  928. ret = PTR_ERR(addr);
  929. goto err;
  930. }
  931. ret = of_property_read_u32(pdev->dev.of_node, "tx-fifo-depth", &tx_max);
  932. if (ret < 0)
  933. goto err;
  934. ret = of_property_read_u32(pdev->dev.of_node, "rx-fifo-depth", &rx_max);
  935. if (ret < 0)
  936. goto err;
  937. /* Create a CAN device instance */
  938. ndev = alloc_candev(sizeof(struct xcan_priv), tx_max);
  939. if (!ndev)
  940. return -ENOMEM;
  941. priv = netdev_priv(ndev);
  942. priv->dev = ndev;
  943. priv->can.bittiming_const = &xcan_bittiming_const;
  944. priv->can.do_set_mode = xcan_do_set_mode;
  945. priv->can.do_get_berr_counter = xcan_get_berr_counter;
  946. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  947. CAN_CTRLMODE_BERR_REPORTING;
  948. priv->reg_base = addr;
  949. priv->tx_max = tx_max;
  950. /* Get IRQ for the device */
  951. ndev->irq = platform_get_irq(pdev, 0);
  952. ndev->flags |= IFF_ECHO; /* We support local echo */
  953. platform_set_drvdata(pdev, ndev);
  954. SET_NETDEV_DEV(ndev, &pdev->dev);
  955. ndev->netdev_ops = &xcan_netdev_ops;
  956. /* Getting the CAN can_clk info */
  957. priv->can_clk = devm_clk_get(&pdev->dev, "can_clk");
  958. if (IS_ERR(priv->can_clk)) {
  959. dev_err(&pdev->dev, "Device clock not found.\n");
  960. ret = PTR_ERR(priv->can_clk);
  961. goto err_free;
  962. }
  963. /* Check for type of CAN device */
  964. if (of_device_is_compatible(pdev->dev.of_node,
  965. "xlnx,zynq-can-1.0")) {
  966. priv->bus_clk = devm_clk_get(&pdev->dev, "pclk");
  967. if (IS_ERR(priv->bus_clk)) {
  968. dev_err(&pdev->dev, "bus clock not found\n");
  969. ret = PTR_ERR(priv->bus_clk);
  970. goto err_free;
  971. }
  972. } else {
  973. priv->bus_clk = devm_clk_get(&pdev->dev, "s_axi_aclk");
  974. if (IS_ERR(priv->bus_clk)) {
  975. dev_err(&pdev->dev, "bus clock not found\n");
  976. ret = PTR_ERR(priv->bus_clk);
  977. goto err_free;
  978. }
  979. }
  980. ret = clk_prepare_enable(priv->can_clk);
  981. if (ret) {
  982. dev_err(&pdev->dev, "unable to enable device clock\n");
  983. goto err_free;
  984. }
  985. ret = clk_prepare_enable(priv->bus_clk);
  986. if (ret) {
  987. dev_err(&pdev->dev, "unable to enable bus clock\n");
  988. goto err_unprepare_disable_dev;
  989. }
  990. priv->write_reg = xcan_write_reg_le;
  991. priv->read_reg = xcan_read_reg_le;
  992. if (priv->read_reg(priv, XCAN_SR_OFFSET) != XCAN_SR_CONFIG_MASK) {
  993. priv->write_reg = xcan_write_reg_be;
  994. priv->read_reg = xcan_read_reg_be;
  995. }
  996. priv->can.clock.freq = clk_get_rate(priv->can_clk);
  997. netif_napi_add(ndev, &priv->napi, xcan_rx_poll, rx_max);
  998. ret = register_candev(ndev);
  999. if (ret) {
  1000. dev_err(&pdev->dev, "fail to register failed (err=%d)\n", ret);
  1001. goto err_unprepare_disable_busclk;
  1002. }
  1003. devm_can_led_init(ndev);
  1004. clk_disable_unprepare(priv->bus_clk);
  1005. clk_disable_unprepare(priv->can_clk);
  1006. netdev_dbg(ndev, "reg_base=0x%p irq=%d clock=%d, tx fifo depth:%d\n",
  1007. priv->reg_base, ndev->irq, priv->can.clock.freq,
  1008. priv->tx_max);
  1009. return 0;
  1010. err_unprepare_disable_busclk:
  1011. clk_disable_unprepare(priv->bus_clk);
  1012. err_unprepare_disable_dev:
  1013. clk_disable_unprepare(priv->can_clk);
  1014. err_free:
  1015. free_candev(ndev);
  1016. err:
  1017. return ret;
  1018. }
  1019. /**
  1020. * xcan_remove - Unregister the device after releasing the resources
  1021. * @pdev: Handle to the platform device structure
  1022. *
  1023. * This function frees all the resources allocated to the device.
  1024. * Return: 0 always
  1025. */
  1026. static int xcan_remove(struct platform_device *pdev)
  1027. {
  1028. struct net_device *ndev = platform_get_drvdata(pdev);
  1029. struct xcan_priv *priv = netdev_priv(ndev);
  1030. if (set_reset_mode(ndev) < 0)
  1031. netdev_err(ndev, "mode resetting failed!\n");
  1032. unregister_candev(ndev);
  1033. netif_napi_del(&priv->napi);
  1034. free_candev(ndev);
  1035. return 0;
  1036. }
  1037. /* Match table for OF platform binding */
  1038. static struct of_device_id xcan_of_match[] = {
  1039. { .compatible = "xlnx,zynq-can-1.0", },
  1040. { .compatible = "xlnx,axi-can-1.00.a", },
  1041. { /* end of list */ },
  1042. };
  1043. MODULE_DEVICE_TABLE(of, xcan_of_match);
  1044. static struct platform_driver xcan_driver = {
  1045. .probe = xcan_probe,
  1046. .remove = xcan_remove,
  1047. .driver = {
  1048. .owner = THIS_MODULE,
  1049. .name = DRIVER_NAME,
  1050. .pm = &xcan_dev_pm_ops,
  1051. .of_match_table = xcan_of_match,
  1052. },
  1053. };
  1054. module_platform_driver(xcan_driver);
  1055. MODULE_LICENSE("GPL");
  1056. MODULE_AUTHOR("Xilinx Inc");
  1057. MODULE_DESCRIPTION("Xilinx CAN interface");