mscan.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * CAN bus driver for the alone generic (as possible as) MSCAN controller.
  3. *
  4. * Copyright (C) 2005-2006 Andrey Volkov <avolkov@varma-el.com>,
  5. * Varma Electronics Oy
  6. * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
  7. * Copyright (C) 2008-2009 Pengutronix <kernel@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the version 2 of the GNU General Public License
  11. * as published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/list.h>
  29. #include <linux/can/dev.h>
  30. #include <linux/can/error.h>
  31. #include <linux/io.h>
  32. #include "mscan.h"
  33. static const struct can_bittiming_const mscan_bittiming_const = {
  34. .name = "mscan",
  35. .tseg1_min = 4,
  36. .tseg1_max = 16,
  37. .tseg2_min = 2,
  38. .tseg2_max = 8,
  39. .sjw_max = 4,
  40. .brp_min = 1,
  41. .brp_max = 64,
  42. .brp_inc = 1,
  43. };
  44. struct mscan_state {
  45. u8 mode;
  46. u8 canrier;
  47. u8 cantier;
  48. };
  49. static enum can_state state_map[] = {
  50. CAN_STATE_ERROR_ACTIVE,
  51. CAN_STATE_ERROR_WARNING,
  52. CAN_STATE_ERROR_PASSIVE,
  53. CAN_STATE_BUS_OFF
  54. };
  55. static int mscan_set_mode(struct net_device *dev, u8 mode)
  56. {
  57. struct mscan_priv *priv = netdev_priv(dev);
  58. struct mscan_regs __iomem *regs = priv->reg_base;
  59. int ret = 0;
  60. int i;
  61. u8 canctl1;
  62. if (mode != MSCAN_NORMAL_MODE) {
  63. if (priv->tx_active) {
  64. /* Abort transfers before going to sleep */#
  65. out_8(&regs->cantarq, priv->tx_active);
  66. /* Suppress TX done interrupts */
  67. out_8(&regs->cantier, 0);
  68. }
  69. canctl1 = in_8(&regs->canctl1);
  70. if ((mode & MSCAN_SLPRQ) && !(canctl1 & MSCAN_SLPAK)) {
  71. setbits8(&regs->canctl0, MSCAN_SLPRQ);
  72. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  73. if (in_8(&regs->canctl1) & MSCAN_SLPAK)
  74. break;
  75. udelay(100);
  76. }
  77. /*
  78. * The mscan controller will fail to enter sleep mode,
  79. * while there are irregular activities on bus, like
  80. * somebody keeps retransmitting. This behavior is
  81. * undocumented and seems to differ between mscan built
  82. * in mpc5200b and mpc5200. We proceed in that case,
  83. * since otherwise the slprq will be kept set and the
  84. * controller will get stuck. NOTE: INITRQ or CSWAI
  85. * will abort all active transmit actions, if still
  86. * any, at once.
  87. */
  88. if (i >= MSCAN_SET_MODE_RETRIES)
  89. netdev_dbg(dev,
  90. "device failed to enter sleep mode. "
  91. "We proceed anyhow.\n");
  92. else
  93. priv->can.state = CAN_STATE_SLEEPING;
  94. }
  95. if ((mode & MSCAN_INITRQ) && !(canctl1 & MSCAN_INITAK)) {
  96. setbits8(&regs->canctl0, MSCAN_INITRQ);
  97. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  98. if (in_8(&regs->canctl1) & MSCAN_INITAK)
  99. break;
  100. }
  101. if (i >= MSCAN_SET_MODE_RETRIES)
  102. ret = -ENODEV;
  103. }
  104. if (!ret)
  105. priv->can.state = CAN_STATE_STOPPED;
  106. if (mode & MSCAN_CSWAI)
  107. setbits8(&regs->canctl0, MSCAN_CSWAI);
  108. } else {
  109. canctl1 = in_8(&regs->canctl1);
  110. if (canctl1 & (MSCAN_SLPAK | MSCAN_INITAK)) {
  111. clrbits8(&regs->canctl0, MSCAN_SLPRQ | MSCAN_INITRQ);
  112. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  113. canctl1 = in_8(&regs->canctl1);
  114. if (!(canctl1 & (MSCAN_INITAK | MSCAN_SLPAK)))
  115. break;
  116. }
  117. if (i >= MSCAN_SET_MODE_RETRIES)
  118. ret = -ENODEV;
  119. else
  120. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  121. }
  122. }
  123. return ret;
  124. }
  125. static int mscan_start(struct net_device *dev)
  126. {
  127. struct mscan_priv *priv = netdev_priv(dev);
  128. struct mscan_regs __iomem *regs = priv->reg_base;
  129. u8 canrflg;
  130. int err;
  131. out_8(&regs->canrier, 0);
  132. INIT_LIST_HEAD(&priv->tx_head);
  133. priv->prev_buf_id = 0;
  134. priv->cur_pri = 0;
  135. priv->tx_active = 0;
  136. priv->shadow_canrier = 0;
  137. priv->flags = 0;
  138. if (priv->type == MSCAN_TYPE_MPC5121) {
  139. /* Clear pending bus-off condition */
  140. if (in_8(&regs->canmisc) & MSCAN_BOHOLD)
  141. out_8(&regs->canmisc, MSCAN_BOHOLD);
  142. }
  143. err = mscan_set_mode(dev, MSCAN_NORMAL_MODE);
  144. if (err)
  145. return err;
  146. canrflg = in_8(&regs->canrflg);
  147. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  148. priv->can.state = state_map[max(MSCAN_STATE_RX(canrflg),
  149. MSCAN_STATE_TX(canrflg))];
  150. out_8(&regs->cantier, 0);
  151. /* Enable receive interrupts. */
  152. out_8(&regs->canrier, MSCAN_RX_INTS_ENABLE);
  153. return 0;
  154. }
  155. static int mscan_restart(struct net_device *dev)
  156. {
  157. struct mscan_priv *priv = netdev_priv(dev);
  158. if (priv->type == MSCAN_TYPE_MPC5121) {
  159. struct mscan_regs __iomem *regs = priv->reg_base;
  160. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  161. WARN(!(in_8(&regs->canmisc) & MSCAN_BOHOLD),
  162. "bus-off state expected\n");
  163. out_8(&regs->canmisc, MSCAN_BOHOLD);
  164. /* Re-enable receive interrupts. */
  165. out_8(&regs->canrier, MSCAN_RX_INTS_ENABLE);
  166. } else {
  167. if (priv->can.state <= CAN_STATE_BUS_OFF)
  168. mscan_set_mode(dev, MSCAN_INIT_MODE);
  169. return mscan_start(dev);
  170. }
  171. return 0;
  172. }
  173. static netdev_tx_t mscan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  174. {
  175. struct can_frame *frame = (struct can_frame *)skb->data;
  176. struct mscan_priv *priv = netdev_priv(dev);
  177. struct mscan_regs __iomem *regs = priv->reg_base;
  178. int i, rtr, buf_id;
  179. u32 can_id;
  180. if (can_dropped_invalid_skb(dev, skb))
  181. return NETDEV_TX_OK;
  182. out_8(&regs->cantier, 0);
  183. i = ~priv->tx_active & MSCAN_TXE;
  184. buf_id = ffs(i) - 1;
  185. switch (hweight8(i)) {
  186. case 0:
  187. netif_stop_queue(dev);
  188. netdev_err(dev, "Tx Ring full when queue awake!\n");
  189. return NETDEV_TX_BUSY;
  190. case 1:
  191. /*
  192. * if buf_id < 3, then current frame will be send out of order,
  193. * since buffer with lower id have higher priority (hell..)
  194. */
  195. netif_stop_queue(dev);
  196. case 2:
  197. if (buf_id < priv->prev_buf_id) {
  198. priv->cur_pri++;
  199. if (priv->cur_pri == 0xff) {
  200. set_bit(F_TX_WAIT_ALL, &priv->flags);
  201. netif_stop_queue(dev);
  202. }
  203. }
  204. set_bit(F_TX_PROGRESS, &priv->flags);
  205. break;
  206. }
  207. priv->prev_buf_id = buf_id;
  208. out_8(&regs->cantbsel, i);
  209. rtr = frame->can_id & CAN_RTR_FLAG;
  210. /* RTR is always the lowest bit of interest, then IDs follow */
  211. if (frame->can_id & CAN_EFF_FLAG) {
  212. can_id = (frame->can_id & CAN_EFF_MASK)
  213. << (MSCAN_EFF_RTR_SHIFT + 1);
  214. if (rtr)
  215. can_id |= 1 << MSCAN_EFF_RTR_SHIFT;
  216. out_be16(&regs->tx.idr3_2, can_id);
  217. can_id >>= 16;
  218. /* EFF_FLAGS are between the IDs :( */
  219. can_id = (can_id & 0x7) | ((can_id << 2) & 0xffe0)
  220. | MSCAN_EFF_FLAGS;
  221. } else {
  222. can_id = (frame->can_id & CAN_SFF_MASK)
  223. << (MSCAN_SFF_RTR_SHIFT + 1);
  224. if (rtr)
  225. can_id |= 1 << MSCAN_SFF_RTR_SHIFT;
  226. }
  227. out_be16(&regs->tx.idr1_0, can_id);
  228. if (!rtr) {
  229. void __iomem *data = &regs->tx.dsr1_0;
  230. u16 *payload = (u16 *)frame->data;
  231. for (i = 0; i < frame->can_dlc / 2; i++) {
  232. out_be16(data, *payload++);
  233. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  234. }
  235. /* write remaining byte if necessary */
  236. if (frame->can_dlc & 1)
  237. out_8(data, frame->data[frame->can_dlc - 1]);
  238. }
  239. out_8(&regs->tx.dlr, frame->can_dlc);
  240. out_8(&regs->tx.tbpr, priv->cur_pri);
  241. /* Start transmission. */
  242. out_8(&regs->cantflg, 1 << buf_id);
  243. if (!test_bit(F_TX_PROGRESS, &priv->flags))
  244. dev->trans_start = jiffies;
  245. list_add_tail(&priv->tx_queue[buf_id].list, &priv->tx_head);
  246. can_put_echo_skb(skb, dev, buf_id);
  247. /* Enable interrupt. */
  248. priv->tx_active |= 1 << buf_id;
  249. out_8(&regs->cantier, priv->tx_active);
  250. return NETDEV_TX_OK;
  251. }
  252. /* This function returns the old state to see where we came from */
  253. static enum can_state check_set_state(struct net_device *dev, u8 canrflg)
  254. {
  255. struct mscan_priv *priv = netdev_priv(dev);
  256. enum can_state state, old_state = priv->can.state;
  257. if (canrflg & MSCAN_CSCIF && old_state <= CAN_STATE_BUS_OFF) {
  258. state = state_map[max(MSCAN_STATE_RX(canrflg),
  259. MSCAN_STATE_TX(canrflg))];
  260. priv->can.state = state;
  261. }
  262. return old_state;
  263. }
  264. static void mscan_get_rx_frame(struct net_device *dev, struct can_frame *frame)
  265. {
  266. struct mscan_priv *priv = netdev_priv(dev);
  267. struct mscan_regs __iomem *regs = priv->reg_base;
  268. u32 can_id;
  269. int i;
  270. can_id = in_be16(&regs->rx.idr1_0);
  271. if (can_id & (1 << 3)) {
  272. frame->can_id = CAN_EFF_FLAG;
  273. can_id = ((can_id << 16) | in_be16(&regs->rx.idr3_2));
  274. can_id = ((can_id & 0xffe00000) |
  275. ((can_id & 0x7ffff) << 2)) >> 2;
  276. } else {
  277. can_id >>= 4;
  278. frame->can_id = 0;
  279. }
  280. frame->can_id |= can_id >> 1;
  281. if (can_id & 1)
  282. frame->can_id |= CAN_RTR_FLAG;
  283. frame->can_dlc = get_can_dlc(in_8(&regs->rx.dlr) & 0xf);
  284. if (!(frame->can_id & CAN_RTR_FLAG)) {
  285. void __iomem *data = &regs->rx.dsr1_0;
  286. u16 *payload = (u16 *)frame->data;
  287. for (i = 0; i < frame->can_dlc / 2; i++) {
  288. *payload++ = in_be16(data);
  289. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  290. }
  291. /* read remaining byte if necessary */
  292. if (frame->can_dlc & 1)
  293. frame->data[frame->can_dlc - 1] = in_8(data);
  294. }
  295. out_8(&regs->canrflg, MSCAN_RXF);
  296. }
  297. static void mscan_get_err_frame(struct net_device *dev, struct can_frame *frame,
  298. u8 canrflg)
  299. {
  300. struct mscan_priv *priv = netdev_priv(dev);
  301. struct mscan_regs __iomem *regs = priv->reg_base;
  302. struct net_device_stats *stats = &dev->stats;
  303. enum can_state old_state;
  304. netdev_dbg(dev, "error interrupt (canrflg=%#x)\n", canrflg);
  305. frame->can_id = CAN_ERR_FLAG;
  306. if (canrflg & MSCAN_OVRIF) {
  307. frame->can_id |= CAN_ERR_CRTL;
  308. frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  309. stats->rx_over_errors++;
  310. stats->rx_errors++;
  311. } else {
  312. frame->data[1] = 0;
  313. }
  314. old_state = check_set_state(dev, canrflg);
  315. /* State changed */
  316. if (old_state != priv->can.state) {
  317. switch (priv->can.state) {
  318. case CAN_STATE_ERROR_WARNING:
  319. frame->can_id |= CAN_ERR_CRTL;
  320. priv->can.can_stats.error_warning++;
  321. if ((priv->shadow_statflg & MSCAN_RSTAT_MSK) <
  322. (canrflg & MSCAN_RSTAT_MSK))
  323. frame->data[1] |= CAN_ERR_CRTL_RX_WARNING;
  324. if ((priv->shadow_statflg & MSCAN_TSTAT_MSK) <
  325. (canrflg & MSCAN_TSTAT_MSK))
  326. frame->data[1] |= CAN_ERR_CRTL_TX_WARNING;
  327. break;
  328. case CAN_STATE_ERROR_PASSIVE:
  329. frame->can_id |= CAN_ERR_CRTL;
  330. priv->can.can_stats.error_passive++;
  331. frame->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
  332. break;
  333. case CAN_STATE_BUS_OFF:
  334. frame->can_id |= CAN_ERR_BUSOFF;
  335. /*
  336. * The MSCAN on the MPC5200 does recover from bus-off
  337. * automatically. To avoid that we stop the chip doing
  338. * a light-weight stop (we are in irq-context).
  339. */
  340. if (priv->type != MSCAN_TYPE_MPC5121) {
  341. out_8(&regs->cantier, 0);
  342. out_8(&regs->canrier, 0);
  343. setbits8(&regs->canctl0,
  344. MSCAN_SLPRQ | MSCAN_INITRQ);
  345. }
  346. can_bus_off(dev);
  347. break;
  348. default:
  349. break;
  350. }
  351. }
  352. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  353. frame->can_dlc = CAN_ERR_DLC;
  354. out_8(&regs->canrflg, MSCAN_ERR_IF);
  355. }
  356. static int mscan_rx_poll(struct napi_struct *napi, int quota)
  357. {
  358. struct mscan_priv *priv = container_of(napi, struct mscan_priv, napi);
  359. struct net_device *dev = napi->dev;
  360. struct mscan_regs __iomem *regs = priv->reg_base;
  361. struct net_device_stats *stats = &dev->stats;
  362. int npackets = 0;
  363. int ret = 1;
  364. struct sk_buff *skb;
  365. struct can_frame *frame;
  366. u8 canrflg;
  367. while (npackets < quota) {
  368. canrflg = in_8(&regs->canrflg);
  369. if (!(canrflg & (MSCAN_RXF | MSCAN_ERR_IF)))
  370. break;
  371. skb = alloc_can_skb(dev, &frame);
  372. if (!skb) {
  373. if (printk_ratelimit())
  374. netdev_notice(dev, "packet dropped\n");
  375. stats->rx_dropped++;
  376. out_8(&regs->canrflg, canrflg);
  377. continue;
  378. }
  379. if (canrflg & MSCAN_RXF)
  380. mscan_get_rx_frame(dev, frame);
  381. else if (canrflg & MSCAN_ERR_IF)
  382. mscan_get_err_frame(dev, frame, canrflg);
  383. stats->rx_packets++;
  384. stats->rx_bytes += frame->can_dlc;
  385. npackets++;
  386. netif_receive_skb(skb);
  387. }
  388. if (!(in_8(&regs->canrflg) & (MSCAN_RXF | MSCAN_ERR_IF))) {
  389. napi_complete(&priv->napi);
  390. clear_bit(F_RX_PROGRESS, &priv->flags);
  391. if (priv->can.state < CAN_STATE_BUS_OFF)
  392. out_8(&regs->canrier, priv->shadow_canrier);
  393. ret = 0;
  394. }
  395. return ret;
  396. }
  397. static irqreturn_t mscan_isr(int irq, void *dev_id)
  398. {
  399. struct net_device *dev = (struct net_device *)dev_id;
  400. struct mscan_priv *priv = netdev_priv(dev);
  401. struct mscan_regs __iomem *regs = priv->reg_base;
  402. struct net_device_stats *stats = &dev->stats;
  403. u8 cantier, cantflg, canrflg;
  404. irqreturn_t ret = IRQ_NONE;
  405. cantier = in_8(&regs->cantier) & MSCAN_TXE;
  406. cantflg = in_8(&regs->cantflg) & cantier;
  407. if (cantier && cantflg) {
  408. struct list_head *tmp, *pos;
  409. list_for_each_safe(pos, tmp, &priv->tx_head) {
  410. struct tx_queue_entry *entry =
  411. list_entry(pos, struct tx_queue_entry, list);
  412. u8 mask = entry->mask;
  413. if (!(cantflg & mask))
  414. continue;
  415. out_8(&regs->cantbsel, mask);
  416. stats->tx_bytes += in_8(&regs->tx.dlr);
  417. stats->tx_packets++;
  418. can_get_echo_skb(dev, entry->id);
  419. priv->tx_active &= ~mask;
  420. list_del(pos);
  421. }
  422. if (list_empty(&priv->tx_head)) {
  423. clear_bit(F_TX_WAIT_ALL, &priv->flags);
  424. clear_bit(F_TX_PROGRESS, &priv->flags);
  425. priv->cur_pri = 0;
  426. } else {
  427. dev->trans_start = jiffies;
  428. }
  429. if (!test_bit(F_TX_WAIT_ALL, &priv->flags))
  430. netif_wake_queue(dev);
  431. out_8(&regs->cantier, priv->tx_active);
  432. ret = IRQ_HANDLED;
  433. }
  434. canrflg = in_8(&regs->canrflg);
  435. if ((canrflg & ~MSCAN_STAT_MSK) &&
  436. !test_and_set_bit(F_RX_PROGRESS, &priv->flags)) {
  437. if (canrflg & ~MSCAN_STAT_MSK) {
  438. priv->shadow_canrier = in_8(&regs->canrier);
  439. out_8(&regs->canrier, 0);
  440. napi_schedule(&priv->napi);
  441. ret = IRQ_HANDLED;
  442. } else {
  443. clear_bit(F_RX_PROGRESS, &priv->flags);
  444. }
  445. }
  446. return ret;
  447. }
  448. static int mscan_do_set_mode(struct net_device *dev, enum can_mode mode)
  449. {
  450. int ret = 0;
  451. switch (mode) {
  452. case CAN_MODE_START:
  453. ret = mscan_restart(dev);
  454. if (ret)
  455. break;
  456. if (netif_queue_stopped(dev))
  457. netif_wake_queue(dev);
  458. break;
  459. default:
  460. ret = -EOPNOTSUPP;
  461. break;
  462. }
  463. return ret;
  464. }
  465. static int mscan_do_set_bittiming(struct net_device *dev)
  466. {
  467. struct mscan_priv *priv = netdev_priv(dev);
  468. struct mscan_regs __iomem *regs = priv->reg_base;
  469. struct can_bittiming *bt = &priv->can.bittiming;
  470. u8 btr0, btr1;
  471. btr0 = BTR0_SET_BRP(bt->brp) | BTR0_SET_SJW(bt->sjw);
  472. btr1 = (BTR1_SET_TSEG1(bt->prop_seg + bt->phase_seg1) |
  473. BTR1_SET_TSEG2(bt->phase_seg2) |
  474. BTR1_SET_SAM(priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES));
  475. netdev_info(dev, "setting BTR0=0x%02x BTR1=0x%02x\n", btr0, btr1);
  476. out_8(&regs->canbtr0, btr0);
  477. out_8(&regs->canbtr1, btr1);
  478. return 0;
  479. }
  480. static int mscan_get_berr_counter(const struct net_device *dev,
  481. struct can_berr_counter *bec)
  482. {
  483. struct mscan_priv *priv = netdev_priv(dev);
  484. struct mscan_regs __iomem *regs = priv->reg_base;
  485. bec->txerr = in_8(&regs->cantxerr);
  486. bec->rxerr = in_8(&regs->canrxerr);
  487. return 0;
  488. }
  489. static int mscan_open(struct net_device *dev)
  490. {
  491. int ret;
  492. struct mscan_priv *priv = netdev_priv(dev);
  493. struct mscan_regs __iomem *regs = priv->reg_base;
  494. if (priv->clk_ipg) {
  495. ret = clk_prepare_enable(priv->clk_ipg);
  496. if (ret)
  497. goto exit_retcode;
  498. }
  499. if (priv->clk_can) {
  500. ret = clk_prepare_enable(priv->clk_can);
  501. if (ret)
  502. goto exit_dis_ipg_clock;
  503. }
  504. /* common open */
  505. ret = open_candev(dev);
  506. if (ret)
  507. goto exit_dis_can_clock;
  508. napi_enable(&priv->napi);
  509. ret = request_irq(dev->irq, mscan_isr, 0, dev->name, dev);
  510. if (ret < 0) {
  511. netdev_err(dev, "failed to attach interrupt\n");
  512. goto exit_napi_disable;
  513. }
  514. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  515. setbits8(&regs->canctl1, MSCAN_LISTEN);
  516. else
  517. clrbits8(&regs->canctl1, MSCAN_LISTEN);
  518. ret = mscan_start(dev);
  519. if (ret)
  520. goto exit_free_irq;
  521. netif_start_queue(dev);
  522. return 0;
  523. exit_free_irq:
  524. free_irq(dev->irq, dev);
  525. exit_napi_disable:
  526. napi_disable(&priv->napi);
  527. close_candev(dev);
  528. exit_dis_can_clock:
  529. if (priv->clk_can)
  530. clk_disable_unprepare(priv->clk_can);
  531. exit_dis_ipg_clock:
  532. if (priv->clk_ipg)
  533. clk_disable_unprepare(priv->clk_ipg);
  534. exit_retcode:
  535. return ret;
  536. }
  537. static int mscan_close(struct net_device *dev)
  538. {
  539. struct mscan_priv *priv = netdev_priv(dev);
  540. struct mscan_regs __iomem *regs = priv->reg_base;
  541. netif_stop_queue(dev);
  542. napi_disable(&priv->napi);
  543. out_8(&regs->cantier, 0);
  544. out_8(&regs->canrier, 0);
  545. mscan_set_mode(dev, MSCAN_INIT_MODE);
  546. close_candev(dev);
  547. free_irq(dev->irq, dev);
  548. if (priv->clk_can)
  549. clk_disable_unprepare(priv->clk_can);
  550. if (priv->clk_ipg)
  551. clk_disable_unprepare(priv->clk_ipg);
  552. return 0;
  553. }
  554. static const struct net_device_ops mscan_netdev_ops = {
  555. .ndo_open = mscan_open,
  556. .ndo_stop = mscan_close,
  557. .ndo_start_xmit = mscan_start_xmit,
  558. .ndo_change_mtu = can_change_mtu,
  559. };
  560. int register_mscandev(struct net_device *dev, int mscan_clksrc)
  561. {
  562. struct mscan_priv *priv = netdev_priv(dev);
  563. struct mscan_regs __iomem *regs = priv->reg_base;
  564. u8 ctl1;
  565. ctl1 = in_8(&regs->canctl1);
  566. if (mscan_clksrc)
  567. ctl1 |= MSCAN_CLKSRC;
  568. else
  569. ctl1 &= ~MSCAN_CLKSRC;
  570. if (priv->type == MSCAN_TYPE_MPC5121) {
  571. priv->can.do_get_berr_counter = mscan_get_berr_counter;
  572. ctl1 |= MSCAN_BORM; /* bus-off recovery upon request */
  573. }
  574. ctl1 |= MSCAN_CANE;
  575. out_8(&regs->canctl1, ctl1);
  576. udelay(100);
  577. /* acceptance mask/acceptance code (accept everything) */
  578. out_be16(&regs->canidar1_0, 0);
  579. out_be16(&regs->canidar3_2, 0);
  580. out_be16(&regs->canidar5_4, 0);
  581. out_be16(&regs->canidar7_6, 0);
  582. out_be16(&regs->canidmr1_0, 0xffff);
  583. out_be16(&regs->canidmr3_2, 0xffff);
  584. out_be16(&regs->canidmr5_4, 0xffff);
  585. out_be16(&regs->canidmr7_6, 0xffff);
  586. /* Two 32 bit Acceptance Filters */
  587. out_8(&regs->canidac, MSCAN_AF_32BIT);
  588. mscan_set_mode(dev, MSCAN_INIT_MODE);
  589. return register_candev(dev);
  590. }
  591. void unregister_mscandev(struct net_device *dev)
  592. {
  593. struct mscan_priv *priv = netdev_priv(dev);
  594. struct mscan_regs __iomem *regs = priv->reg_base;
  595. mscan_set_mode(dev, MSCAN_INIT_MODE);
  596. clrbits8(&regs->canctl1, MSCAN_CANE);
  597. unregister_candev(dev);
  598. }
  599. struct net_device *alloc_mscandev(void)
  600. {
  601. struct net_device *dev;
  602. struct mscan_priv *priv;
  603. int i;
  604. dev = alloc_candev(sizeof(struct mscan_priv), MSCAN_ECHO_SKB_MAX);
  605. if (!dev)
  606. return NULL;
  607. priv = netdev_priv(dev);
  608. dev->netdev_ops = &mscan_netdev_ops;
  609. dev->flags |= IFF_ECHO; /* we support local echo */
  610. netif_napi_add(dev, &priv->napi, mscan_rx_poll, 8);
  611. priv->can.bittiming_const = &mscan_bittiming_const;
  612. priv->can.do_set_bittiming = mscan_do_set_bittiming;
  613. priv->can.do_set_mode = mscan_do_set_mode;
  614. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES |
  615. CAN_CTRLMODE_LISTENONLY;
  616. for (i = 0; i < TX_QUEUE_SIZE; i++) {
  617. priv->tx_queue[i].id = i;
  618. priv->tx_queue[i].mask = 1 << i;
  619. }
  620. return dev;
  621. }
  622. MODULE_AUTHOR("Andrey Volkov <avolkov@varma-el.com>");
  623. MODULE_LICENSE("GPL v2");
  624. MODULE_DESCRIPTION("CAN port driver for a MSCAN based chips");