fsl-quadspi.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Freescale QuadSPI driver.
  3. *
  4. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/errno.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/sched.h>
  17. #include <linux/delay.h>
  18. #include <linux/io.h>
  19. #include <linux/clk.h>
  20. #include <linux/err.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/timer.h>
  24. #include <linux/jiffies.h>
  25. #include <linux/completion.h>
  26. #include <linux/mtd/mtd.h>
  27. #include <linux/mtd/partitions.h>
  28. #include <linux/mtd/spi-nor.h>
  29. /* The registers */
  30. #define QUADSPI_MCR 0x00
  31. #define QUADSPI_MCR_RESERVED_SHIFT 16
  32. #define QUADSPI_MCR_RESERVED_MASK (0xF << QUADSPI_MCR_RESERVED_SHIFT)
  33. #define QUADSPI_MCR_MDIS_SHIFT 14
  34. #define QUADSPI_MCR_MDIS_MASK (1 << QUADSPI_MCR_MDIS_SHIFT)
  35. #define QUADSPI_MCR_CLR_TXF_SHIFT 11
  36. #define QUADSPI_MCR_CLR_TXF_MASK (1 << QUADSPI_MCR_CLR_TXF_SHIFT)
  37. #define QUADSPI_MCR_CLR_RXF_SHIFT 10
  38. #define QUADSPI_MCR_CLR_RXF_MASK (1 << QUADSPI_MCR_CLR_RXF_SHIFT)
  39. #define QUADSPI_MCR_DDR_EN_SHIFT 7
  40. #define QUADSPI_MCR_DDR_EN_MASK (1 << QUADSPI_MCR_DDR_EN_SHIFT)
  41. #define QUADSPI_MCR_END_CFG_SHIFT 2
  42. #define QUADSPI_MCR_END_CFG_MASK (3 << QUADSPI_MCR_END_CFG_SHIFT)
  43. #define QUADSPI_MCR_SWRSTHD_SHIFT 1
  44. #define QUADSPI_MCR_SWRSTHD_MASK (1 << QUADSPI_MCR_SWRSTHD_SHIFT)
  45. #define QUADSPI_MCR_SWRSTSD_SHIFT 0
  46. #define QUADSPI_MCR_SWRSTSD_MASK (1 << QUADSPI_MCR_SWRSTSD_SHIFT)
  47. #define QUADSPI_IPCR 0x08
  48. #define QUADSPI_IPCR_SEQID_SHIFT 24
  49. #define QUADSPI_IPCR_SEQID_MASK (0xF << QUADSPI_IPCR_SEQID_SHIFT)
  50. #define QUADSPI_BUF0CR 0x10
  51. #define QUADSPI_BUF1CR 0x14
  52. #define QUADSPI_BUF2CR 0x18
  53. #define QUADSPI_BUFXCR_INVALID_MSTRID 0xe
  54. #define QUADSPI_BUF3CR 0x1c
  55. #define QUADSPI_BUF3CR_ALLMST_SHIFT 31
  56. #define QUADSPI_BUF3CR_ALLMST (1 << QUADSPI_BUF3CR_ALLMST_SHIFT)
  57. #define QUADSPI_BFGENCR 0x20
  58. #define QUADSPI_BFGENCR_PAR_EN_SHIFT 16
  59. #define QUADSPI_BFGENCR_PAR_EN_MASK (1 << (QUADSPI_BFGENCR_PAR_EN_SHIFT))
  60. #define QUADSPI_BFGENCR_SEQID_SHIFT 12
  61. #define QUADSPI_BFGENCR_SEQID_MASK (0xF << QUADSPI_BFGENCR_SEQID_SHIFT)
  62. #define QUADSPI_BUF0IND 0x30
  63. #define QUADSPI_BUF1IND 0x34
  64. #define QUADSPI_BUF2IND 0x38
  65. #define QUADSPI_SFAR 0x100
  66. #define QUADSPI_SMPR 0x108
  67. #define QUADSPI_SMPR_DDRSMP_SHIFT 16
  68. #define QUADSPI_SMPR_DDRSMP_MASK (7 << QUADSPI_SMPR_DDRSMP_SHIFT)
  69. #define QUADSPI_SMPR_FSDLY_SHIFT 6
  70. #define QUADSPI_SMPR_FSDLY_MASK (1 << QUADSPI_SMPR_FSDLY_SHIFT)
  71. #define QUADSPI_SMPR_FSPHS_SHIFT 5
  72. #define QUADSPI_SMPR_FSPHS_MASK (1 << QUADSPI_SMPR_FSPHS_SHIFT)
  73. #define QUADSPI_SMPR_HSENA_SHIFT 0
  74. #define QUADSPI_SMPR_HSENA_MASK (1 << QUADSPI_SMPR_HSENA_SHIFT)
  75. #define QUADSPI_RBSR 0x10c
  76. #define QUADSPI_RBSR_RDBFL_SHIFT 8
  77. #define QUADSPI_RBSR_RDBFL_MASK (0x3F << QUADSPI_RBSR_RDBFL_SHIFT)
  78. #define QUADSPI_RBCT 0x110
  79. #define QUADSPI_RBCT_WMRK_MASK 0x1F
  80. #define QUADSPI_RBCT_RXBRD_SHIFT 8
  81. #define QUADSPI_RBCT_RXBRD_USEIPS (0x1 << QUADSPI_RBCT_RXBRD_SHIFT)
  82. #define QUADSPI_TBSR 0x150
  83. #define QUADSPI_TBDR 0x154
  84. #define QUADSPI_SR 0x15c
  85. #define QUADSPI_SR_IP_ACC_SHIFT 1
  86. #define QUADSPI_SR_IP_ACC_MASK (0x1 << QUADSPI_SR_IP_ACC_SHIFT)
  87. #define QUADSPI_SR_AHB_ACC_SHIFT 2
  88. #define QUADSPI_SR_AHB_ACC_MASK (0x1 << QUADSPI_SR_AHB_ACC_SHIFT)
  89. #define QUADSPI_FR 0x160
  90. #define QUADSPI_FR_TFF_MASK 0x1
  91. #define QUADSPI_SFA1AD 0x180
  92. #define QUADSPI_SFA2AD 0x184
  93. #define QUADSPI_SFB1AD 0x188
  94. #define QUADSPI_SFB2AD 0x18c
  95. #define QUADSPI_RBDR 0x200
  96. #define QUADSPI_LUTKEY 0x300
  97. #define QUADSPI_LUTKEY_VALUE 0x5AF05AF0
  98. #define QUADSPI_LCKCR 0x304
  99. #define QUADSPI_LCKER_LOCK 0x1
  100. #define QUADSPI_LCKER_UNLOCK 0x2
  101. #define QUADSPI_RSER 0x164
  102. #define QUADSPI_RSER_TFIE (0x1 << 0)
  103. #define QUADSPI_LUT_BASE 0x310
  104. /*
  105. * The definition of the LUT register shows below:
  106. *
  107. * ---------------------------------------------------
  108. * | INSTR1 | PAD1 | OPRND1 | INSTR0 | PAD0 | OPRND0 |
  109. * ---------------------------------------------------
  110. */
  111. #define OPRND0_SHIFT 0
  112. #define PAD0_SHIFT 8
  113. #define INSTR0_SHIFT 10
  114. #define OPRND1_SHIFT 16
  115. /* Instruction set for the LUT register. */
  116. #define LUT_STOP 0
  117. #define LUT_CMD 1
  118. #define LUT_ADDR 2
  119. #define LUT_DUMMY 3
  120. #define LUT_MODE 4
  121. #define LUT_MODE2 5
  122. #define LUT_MODE4 6
  123. #define LUT_READ 7
  124. #define LUT_WRITE 8
  125. #define LUT_JMP_ON_CS 9
  126. #define LUT_ADDR_DDR 10
  127. #define LUT_MODE_DDR 11
  128. #define LUT_MODE2_DDR 12
  129. #define LUT_MODE4_DDR 13
  130. #define LUT_READ_DDR 14
  131. #define LUT_WRITE_DDR 15
  132. #define LUT_DATA_LEARN 16
  133. /*
  134. * The PAD definitions for LUT register.
  135. *
  136. * The pad stands for the lines number of IO[0:3].
  137. * For example, the Quad read need four IO lines, so you should
  138. * set LUT_PAD4 which means we use four IO lines.
  139. */
  140. #define LUT_PAD1 0
  141. #define LUT_PAD2 1
  142. #define LUT_PAD4 2
  143. /* Oprands for the LUT register. */
  144. #define ADDR24BIT 0x18
  145. #define ADDR32BIT 0x20
  146. /* Macros for constructing the LUT register. */
  147. #define LUT0(ins, pad, opr) \
  148. (((opr) << OPRND0_SHIFT) | ((LUT_##pad) << PAD0_SHIFT) | \
  149. ((LUT_##ins) << INSTR0_SHIFT))
  150. #define LUT1(ins, pad, opr) (LUT0(ins, pad, opr) << OPRND1_SHIFT)
  151. /* other macros for LUT register. */
  152. #define QUADSPI_LUT(x) (QUADSPI_LUT_BASE + (x) * 4)
  153. #define QUADSPI_LUT_NUM 64
  154. /* SEQID -- we can have 16 seqids at most. */
  155. #define SEQID_QUAD_READ 0
  156. #define SEQID_WREN 1
  157. #define SEQID_WRDI 2
  158. #define SEQID_RDSR 3
  159. #define SEQID_SE 4
  160. #define SEQID_CHIP_ERASE 5
  161. #define SEQID_PP 6
  162. #define SEQID_RDID 7
  163. #define SEQID_WRSR 8
  164. #define SEQID_RDCR 9
  165. #define SEQID_EN4B 10
  166. #define SEQID_BRWR 11
  167. enum fsl_qspi_devtype {
  168. FSL_QUADSPI_VYBRID,
  169. FSL_QUADSPI_IMX6SX,
  170. };
  171. struct fsl_qspi_devtype_data {
  172. enum fsl_qspi_devtype devtype;
  173. int rxfifo;
  174. int txfifo;
  175. };
  176. static struct fsl_qspi_devtype_data vybrid_data = {
  177. .devtype = FSL_QUADSPI_VYBRID,
  178. .rxfifo = 128,
  179. .txfifo = 64
  180. };
  181. static struct fsl_qspi_devtype_data imx6sx_data = {
  182. .devtype = FSL_QUADSPI_IMX6SX,
  183. .rxfifo = 128,
  184. .txfifo = 512
  185. };
  186. #define FSL_QSPI_MAX_CHIP 4
  187. struct fsl_qspi {
  188. struct mtd_info mtd[FSL_QSPI_MAX_CHIP];
  189. struct spi_nor nor[FSL_QSPI_MAX_CHIP];
  190. void __iomem *iobase;
  191. void __iomem *ahb_base; /* Used when read from AHB bus */
  192. u32 memmap_phy;
  193. struct clk *clk, *clk_en;
  194. struct device *dev;
  195. struct completion c;
  196. struct fsl_qspi_devtype_data *devtype_data;
  197. u32 nor_size;
  198. u32 nor_num;
  199. u32 clk_rate;
  200. unsigned int chip_base_addr; /* We may support two chips. */
  201. };
  202. static inline int is_vybrid_qspi(struct fsl_qspi *q)
  203. {
  204. return q->devtype_data->devtype == FSL_QUADSPI_VYBRID;
  205. }
  206. static inline int is_imx6sx_qspi(struct fsl_qspi *q)
  207. {
  208. return q->devtype_data->devtype == FSL_QUADSPI_IMX6SX;
  209. }
  210. /*
  211. * An IC bug makes us to re-arrange the 32-bit data.
  212. * The following chips, such as IMX6SLX, have fixed this bug.
  213. */
  214. static inline u32 fsl_qspi_endian_xchg(struct fsl_qspi *q, u32 a)
  215. {
  216. return is_vybrid_qspi(q) ? __swab32(a) : a;
  217. }
  218. static inline void fsl_qspi_unlock_lut(struct fsl_qspi *q)
  219. {
  220. writel(QUADSPI_LUTKEY_VALUE, q->iobase + QUADSPI_LUTKEY);
  221. writel(QUADSPI_LCKER_UNLOCK, q->iobase + QUADSPI_LCKCR);
  222. }
  223. static inline void fsl_qspi_lock_lut(struct fsl_qspi *q)
  224. {
  225. writel(QUADSPI_LUTKEY_VALUE, q->iobase + QUADSPI_LUTKEY);
  226. writel(QUADSPI_LCKER_LOCK, q->iobase + QUADSPI_LCKCR);
  227. }
  228. static irqreturn_t fsl_qspi_irq_handler(int irq, void *dev_id)
  229. {
  230. struct fsl_qspi *q = dev_id;
  231. u32 reg;
  232. /* clear interrupt */
  233. reg = readl(q->iobase + QUADSPI_FR);
  234. writel(reg, q->iobase + QUADSPI_FR);
  235. if (reg & QUADSPI_FR_TFF_MASK)
  236. complete(&q->c);
  237. dev_dbg(q->dev, "QUADSPI_FR : 0x%.8x:0x%.8x\n", q->chip_base_addr, reg);
  238. return IRQ_HANDLED;
  239. }
  240. static void fsl_qspi_init_lut(struct fsl_qspi *q)
  241. {
  242. void __iomem *base = q->iobase;
  243. int rxfifo = q->devtype_data->rxfifo;
  244. u32 lut_base;
  245. u8 cmd, addrlen, dummy;
  246. int i;
  247. fsl_qspi_unlock_lut(q);
  248. /* Clear all the LUT table */
  249. for (i = 0; i < QUADSPI_LUT_NUM; i++)
  250. writel(0, base + QUADSPI_LUT_BASE + i * 4);
  251. /* Quad Read */
  252. lut_base = SEQID_QUAD_READ * 4;
  253. if (q->nor_size <= SZ_16M) {
  254. cmd = SPINOR_OP_READ_1_1_4;
  255. addrlen = ADDR24BIT;
  256. dummy = 8;
  257. } else {
  258. /* use the 4-byte address */
  259. cmd = SPINOR_OP_READ_1_1_4;
  260. addrlen = ADDR32BIT;
  261. dummy = 8;
  262. }
  263. writel(LUT0(CMD, PAD1, cmd) | LUT1(ADDR, PAD1, addrlen),
  264. base + QUADSPI_LUT(lut_base));
  265. writel(LUT0(DUMMY, PAD1, dummy) | LUT1(READ, PAD4, rxfifo),
  266. base + QUADSPI_LUT(lut_base + 1));
  267. /* Write enable */
  268. lut_base = SEQID_WREN * 4;
  269. writel(LUT0(CMD, PAD1, SPINOR_OP_WREN), base + QUADSPI_LUT(lut_base));
  270. /* Page Program */
  271. lut_base = SEQID_PP * 4;
  272. if (q->nor_size <= SZ_16M) {
  273. cmd = SPINOR_OP_PP;
  274. addrlen = ADDR24BIT;
  275. } else {
  276. /* use the 4-byte address */
  277. cmd = SPINOR_OP_PP;
  278. addrlen = ADDR32BIT;
  279. }
  280. writel(LUT0(CMD, PAD1, cmd) | LUT1(ADDR, PAD1, addrlen),
  281. base + QUADSPI_LUT(lut_base));
  282. writel(LUT0(WRITE, PAD1, 0), base + QUADSPI_LUT(lut_base + 1));
  283. /* Read Status */
  284. lut_base = SEQID_RDSR * 4;
  285. writel(LUT0(CMD, PAD1, SPINOR_OP_RDSR) | LUT1(READ, PAD1, 0x1),
  286. base + QUADSPI_LUT(lut_base));
  287. /* Erase a sector */
  288. lut_base = SEQID_SE * 4;
  289. if (q->nor_size <= SZ_16M) {
  290. cmd = SPINOR_OP_SE;
  291. addrlen = ADDR24BIT;
  292. } else {
  293. /* use the 4-byte address */
  294. cmd = SPINOR_OP_SE;
  295. addrlen = ADDR32BIT;
  296. }
  297. writel(LUT0(CMD, PAD1, cmd) | LUT1(ADDR, PAD1, addrlen),
  298. base + QUADSPI_LUT(lut_base));
  299. /* Erase the whole chip */
  300. lut_base = SEQID_CHIP_ERASE * 4;
  301. writel(LUT0(CMD, PAD1, SPINOR_OP_CHIP_ERASE),
  302. base + QUADSPI_LUT(lut_base));
  303. /* READ ID */
  304. lut_base = SEQID_RDID * 4;
  305. writel(LUT0(CMD, PAD1, SPINOR_OP_RDID) | LUT1(READ, PAD1, 0x8),
  306. base + QUADSPI_LUT(lut_base));
  307. /* Write Register */
  308. lut_base = SEQID_WRSR * 4;
  309. writel(LUT0(CMD, PAD1, SPINOR_OP_WRSR) | LUT1(WRITE, PAD1, 0x2),
  310. base + QUADSPI_LUT(lut_base));
  311. /* Read Configuration Register */
  312. lut_base = SEQID_RDCR * 4;
  313. writel(LUT0(CMD, PAD1, SPINOR_OP_RDCR) | LUT1(READ, PAD1, 0x1),
  314. base + QUADSPI_LUT(lut_base));
  315. /* Write disable */
  316. lut_base = SEQID_WRDI * 4;
  317. writel(LUT0(CMD, PAD1, SPINOR_OP_WRDI), base + QUADSPI_LUT(lut_base));
  318. /* Enter 4 Byte Mode (Micron) */
  319. lut_base = SEQID_EN4B * 4;
  320. writel(LUT0(CMD, PAD1, SPINOR_OP_EN4B), base + QUADSPI_LUT(lut_base));
  321. /* Enter 4 Byte Mode (Spansion) */
  322. lut_base = SEQID_BRWR * 4;
  323. writel(LUT0(CMD, PAD1, SPINOR_OP_BRWR), base + QUADSPI_LUT(lut_base));
  324. fsl_qspi_lock_lut(q);
  325. }
  326. /* Get the SEQID for the command */
  327. static int fsl_qspi_get_seqid(struct fsl_qspi *q, u8 cmd)
  328. {
  329. switch (cmd) {
  330. case SPINOR_OP_READ_1_1_4:
  331. return SEQID_QUAD_READ;
  332. case SPINOR_OP_WREN:
  333. return SEQID_WREN;
  334. case SPINOR_OP_WRDI:
  335. return SEQID_WRDI;
  336. case SPINOR_OP_RDSR:
  337. return SEQID_RDSR;
  338. case SPINOR_OP_SE:
  339. return SEQID_SE;
  340. case SPINOR_OP_CHIP_ERASE:
  341. return SEQID_CHIP_ERASE;
  342. case SPINOR_OP_PP:
  343. return SEQID_PP;
  344. case SPINOR_OP_RDID:
  345. return SEQID_RDID;
  346. case SPINOR_OP_WRSR:
  347. return SEQID_WRSR;
  348. case SPINOR_OP_RDCR:
  349. return SEQID_RDCR;
  350. case SPINOR_OP_EN4B:
  351. return SEQID_EN4B;
  352. case SPINOR_OP_BRWR:
  353. return SEQID_BRWR;
  354. default:
  355. dev_err(q->dev, "Unsupported cmd 0x%.2x\n", cmd);
  356. break;
  357. }
  358. return -EINVAL;
  359. }
  360. static int
  361. fsl_qspi_runcmd(struct fsl_qspi *q, u8 cmd, unsigned int addr, int len)
  362. {
  363. void __iomem *base = q->iobase;
  364. int seqid;
  365. u32 reg, reg2;
  366. int err;
  367. init_completion(&q->c);
  368. dev_dbg(q->dev, "to 0x%.8x:0x%.8x, len:%d, cmd:%.2x\n",
  369. q->chip_base_addr, addr, len, cmd);
  370. /* save the reg */
  371. reg = readl(base + QUADSPI_MCR);
  372. writel(q->memmap_phy + q->chip_base_addr + addr, base + QUADSPI_SFAR);
  373. writel(QUADSPI_RBCT_WMRK_MASK | QUADSPI_RBCT_RXBRD_USEIPS,
  374. base + QUADSPI_RBCT);
  375. writel(reg | QUADSPI_MCR_CLR_RXF_MASK, base + QUADSPI_MCR);
  376. do {
  377. reg2 = readl(base + QUADSPI_SR);
  378. if (reg2 & (QUADSPI_SR_IP_ACC_MASK | QUADSPI_SR_AHB_ACC_MASK)) {
  379. udelay(1);
  380. dev_dbg(q->dev, "The controller is busy, 0x%x\n", reg2);
  381. continue;
  382. }
  383. break;
  384. } while (1);
  385. /* trigger the LUT now */
  386. seqid = fsl_qspi_get_seqid(q, cmd);
  387. writel((seqid << QUADSPI_IPCR_SEQID_SHIFT) | len, base + QUADSPI_IPCR);
  388. /* Wait for the interrupt. */
  389. err = wait_for_completion_timeout(&q->c, msecs_to_jiffies(1000));
  390. if (!err) {
  391. dev_err(q->dev,
  392. "cmd 0x%.2x timeout, addr@%.8x, FR:0x%.8x, SR:0x%.8x\n",
  393. cmd, addr, readl(base + QUADSPI_FR),
  394. readl(base + QUADSPI_SR));
  395. err = -ETIMEDOUT;
  396. } else {
  397. err = 0;
  398. }
  399. /* restore the MCR */
  400. writel(reg, base + QUADSPI_MCR);
  401. return err;
  402. }
  403. /* Read out the data from the QUADSPI_RBDR buffer registers. */
  404. static void fsl_qspi_read_data(struct fsl_qspi *q, int len, u8 *rxbuf)
  405. {
  406. u32 tmp;
  407. int i = 0;
  408. while (len > 0) {
  409. tmp = readl(q->iobase + QUADSPI_RBDR + i * 4);
  410. tmp = fsl_qspi_endian_xchg(q, tmp);
  411. dev_dbg(q->dev, "chip addr:0x%.8x, rcv:0x%.8x\n",
  412. q->chip_base_addr, tmp);
  413. if (len >= 4) {
  414. *((u32 *)rxbuf) = tmp;
  415. rxbuf += 4;
  416. } else {
  417. memcpy(rxbuf, &tmp, len);
  418. break;
  419. }
  420. len -= 4;
  421. i++;
  422. }
  423. }
  424. /*
  425. * If we have changed the content of the flash by writing or erasing,
  426. * we need to invalidate the AHB buffer. If we do not do so, we may read out
  427. * the wrong data. The spec tells us reset the AHB domain and Serial Flash
  428. * domain at the same time.
  429. */
  430. static inline void fsl_qspi_invalid(struct fsl_qspi *q)
  431. {
  432. u32 reg;
  433. reg = readl(q->iobase + QUADSPI_MCR);
  434. reg |= QUADSPI_MCR_SWRSTHD_MASK | QUADSPI_MCR_SWRSTSD_MASK;
  435. writel(reg, q->iobase + QUADSPI_MCR);
  436. /*
  437. * The minimum delay : 1 AHB + 2 SFCK clocks.
  438. * Delay 1 us is enough.
  439. */
  440. udelay(1);
  441. reg &= ~(QUADSPI_MCR_SWRSTHD_MASK | QUADSPI_MCR_SWRSTSD_MASK);
  442. writel(reg, q->iobase + QUADSPI_MCR);
  443. }
  444. static int fsl_qspi_nor_write(struct fsl_qspi *q, struct spi_nor *nor,
  445. u8 opcode, unsigned int to, u32 *txbuf,
  446. unsigned count, size_t *retlen)
  447. {
  448. int ret, i, j;
  449. u32 tmp;
  450. dev_dbg(q->dev, "to 0x%.8x:0x%.8x, len : %d\n",
  451. q->chip_base_addr, to, count);
  452. /* clear the TX FIFO. */
  453. tmp = readl(q->iobase + QUADSPI_MCR);
  454. writel(tmp | QUADSPI_MCR_CLR_RXF_MASK, q->iobase + QUADSPI_MCR);
  455. /* fill the TX data to the FIFO */
  456. for (j = 0, i = ((count + 3) / 4); j < i; j++) {
  457. tmp = fsl_qspi_endian_xchg(q, *txbuf);
  458. writel(tmp, q->iobase + QUADSPI_TBDR);
  459. txbuf++;
  460. }
  461. /* Trigger it */
  462. ret = fsl_qspi_runcmd(q, opcode, to, count);
  463. if (ret == 0 && retlen)
  464. *retlen += count;
  465. return ret;
  466. }
  467. static void fsl_qspi_set_map_addr(struct fsl_qspi *q)
  468. {
  469. int nor_size = q->nor_size;
  470. void __iomem *base = q->iobase;
  471. writel(nor_size + q->memmap_phy, base + QUADSPI_SFA1AD);
  472. writel(nor_size * 2 + q->memmap_phy, base + QUADSPI_SFA2AD);
  473. writel(nor_size * 3 + q->memmap_phy, base + QUADSPI_SFB1AD);
  474. writel(nor_size * 4 + q->memmap_phy, base + QUADSPI_SFB2AD);
  475. }
  476. /*
  477. * There are two different ways to read out the data from the flash:
  478. * the "IP Command Read" and the "AHB Command Read".
  479. *
  480. * The IC guy suggests we use the "AHB Command Read" which is faster
  481. * then the "IP Command Read". (What's more is that there is a bug in
  482. * the "IP Command Read" in the Vybrid.)
  483. *
  484. * After we set up the registers for the "AHB Command Read", we can use
  485. * the memcpy to read the data directly. A "missed" access to the buffer
  486. * causes the controller to clear the buffer, and use the sequence pointed
  487. * by the QUADSPI_BFGENCR[SEQID] to initiate a read from the flash.
  488. */
  489. static void fsl_qspi_init_abh_read(struct fsl_qspi *q)
  490. {
  491. void __iomem *base = q->iobase;
  492. int seqid;
  493. /* AHB configuration for access buffer 0/1/2 .*/
  494. writel(QUADSPI_BUFXCR_INVALID_MSTRID, base + QUADSPI_BUF0CR);
  495. writel(QUADSPI_BUFXCR_INVALID_MSTRID, base + QUADSPI_BUF1CR);
  496. writel(QUADSPI_BUFXCR_INVALID_MSTRID, base + QUADSPI_BUF2CR);
  497. writel(QUADSPI_BUF3CR_ALLMST, base + QUADSPI_BUF3CR);
  498. /* We only use the buffer3 */
  499. writel(0, base + QUADSPI_BUF0IND);
  500. writel(0, base + QUADSPI_BUF1IND);
  501. writel(0, base + QUADSPI_BUF2IND);
  502. /* Set the default lut sequence for AHB Read. */
  503. seqid = fsl_qspi_get_seqid(q, q->nor[0].read_opcode);
  504. writel(seqid << QUADSPI_BFGENCR_SEQID_SHIFT,
  505. q->iobase + QUADSPI_BFGENCR);
  506. }
  507. /* We use this function to do some basic init for spi_nor_scan(). */
  508. static int fsl_qspi_nor_setup(struct fsl_qspi *q)
  509. {
  510. void __iomem *base = q->iobase;
  511. u32 reg;
  512. int ret;
  513. /* the default frequency, we will change it in the future.*/
  514. ret = clk_set_rate(q->clk, 66000000);
  515. if (ret)
  516. return ret;
  517. /* Init the LUT table. */
  518. fsl_qspi_init_lut(q);
  519. /* Disable the module */
  520. writel(QUADSPI_MCR_MDIS_MASK | QUADSPI_MCR_RESERVED_MASK,
  521. base + QUADSPI_MCR);
  522. reg = readl(base + QUADSPI_SMPR);
  523. writel(reg & ~(QUADSPI_SMPR_FSDLY_MASK
  524. | QUADSPI_SMPR_FSPHS_MASK
  525. | QUADSPI_SMPR_HSENA_MASK
  526. | QUADSPI_SMPR_DDRSMP_MASK), base + QUADSPI_SMPR);
  527. /* Enable the module */
  528. writel(QUADSPI_MCR_RESERVED_MASK | QUADSPI_MCR_END_CFG_MASK,
  529. base + QUADSPI_MCR);
  530. /* enable the interrupt */
  531. writel(QUADSPI_RSER_TFIE, q->iobase + QUADSPI_RSER);
  532. return 0;
  533. }
  534. static int fsl_qspi_nor_setup_last(struct fsl_qspi *q)
  535. {
  536. unsigned long rate = q->clk_rate;
  537. int ret;
  538. if (is_imx6sx_qspi(q))
  539. rate *= 4;
  540. ret = clk_set_rate(q->clk, rate);
  541. if (ret)
  542. return ret;
  543. /* Init the LUT table again. */
  544. fsl_qspi_init_lut(q);
  545. /* Init for AHB read */
  546. fsl_qspi_init_abh_read(q);
  547. return 0;
  548. }
  549. static struct of_device_id fsl_qspi_dt_ids[] = {
  550. { .compatible = "fsl,vf610-qspi", .data = (void *)&vybrid_data, },
  551. { .compatible = "fsl,imx6sx-qspi", .data = (void *)&imx6sx_data, },
  552. { /* sentinel */ }
  553. };
  554. MODULE_DEVICE_TABLE(of, fsl_qspi_dt_ids);
  555. static void fsl_qspi_set_base_addr(struct fsl_qspi *q, struct spi_nor *nor)
  556. {
  557. q->chip_base_addr = q->nor_size * (nor - q->nor);
  558. }
  559. static int fsl_qspi_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len)
  560. {
  561. int ret;
  562. struct fsl_qspi *q = nor->priv;
  563. ret = fsl_qspi_runcmd(q, opcode, 0, len);
  564. if (ret)
  565. return ret;
  566. fsl_qspi_read_data(q, len, buf);
  567. return 0;
  568. }
  569. static int fsl_qspi_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
  570. int write_enable)
  571. {
  572. struct fsl_qspi *q = nor->priv;
  573. int ret;
  574. if (!buf) {
  575. ret = fsl_qspi_runcmd(q, opcode, 0, 1);
  576. if (ret)
  577. return ret;
  578. if (opcode == SPINOR_OP_CHIP_ERASE)
  579. fsl_qspi_invalid(q);
  580. } else if (len > 0) {
  581. ret = fsl_qspi_nor_write(q, nor, opcode, 0,
  582. (u32 *)buf, len, NULL);
  583. } else {
  584. dev_err(q->dev, "invalid cmd %d\n", opcode);
  585. ret = -EINVAL;
  586. }
  587. return ret;
  588. }
  589. static void fsl_qspi_write(struct spi_nor *nor, loff_t to,
  590. size_t len, size_t *retlen, const u_char *buf)
  591. {
  592. struct fsl_qspi *q = nor->priv;
  593. fsl_qspi_nor_write(q, nor, nor->program_opcode, to,
  594. (u32 *)buf, len, retlen);
  595. /* invalid the data in the AHB buffer. */
  596. fsl_qspi_invalid(q);
  597. }
  598. static int fsl_qspi_read(struct spi_nor *nor, loff_t from,
  599. size_t len, size_t *retlen, u_char *buf)
  600. {
  601. struct fsl_qspi *q = nor->priv;
  602. u8 cmd = nor->read_opcode;
  603. int ret;
  604. dev_dbg(q->dev, "cmd [%x],read from (0x%p, 0x%.8x, 0x%.8x),len:%d\n",
  605. cmd, q->ahb_base, q->chip_base_addr, (unsigned int)from, len);
  606. /* Wait until the previous command is finished. */
  607. ret = nor->wait_till_ready(nor);
  608. if (ret)
  609. return ret;
  610. /* Read out the data directly from the AHB buffer.*/
  611. memcpy(buf, q->ahb_base + q->chip_base_addr + from, len);
  612. *retlen += len;
  613. return 0;
  614. }
  615. static int fsl_qspi_erase(struct spi_nor *nor, loff_t offs)
  616. {
  617. struct fsl_qspi *q = nor->priv;
  618. int ret;
  619. dev_dbg(nor->dev, "%dKiB at 0x%08x:0x%08x\n",
  620. nor->mtd->erasesize / 1024, q->chip_base_addr, (u32)offs);
  621. /* Wait until finished previous write command. */
  622. ret = nor->wait_till_ready(nor);
  623. if (ret)
  624. return ret;
  625. /* Send write enable, then erase commands. */
  626. ret = nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0, 0);
  627. if (ret)
  628. return ret;
  629. ret = fsl_qspi_runcmd(q, nor->erase_opcode, offs, 0);
  630. if (ret)
  631. return ret;
  632. fsl_qspi_invalid(q);
  633. return 0;
  634. }
  635. static int fsl_qspi_prep(struct spi_nor *nor, enum spi_nor_ops ops)
  636. {
  637. struct fsl_qspi *q = nor->priv;
  638. int ret;
  639. ret = clk_enable(q->clk_en);
  640. if (ret)
  641. return ret;
  642. ret = clk_enable(q->clk);
  643. if (ret) {
  644. clk_disable(q->clk_en);
  645. return ret;
  646. }
  647. fsl_qspi_set_base_addr(q, nor);
  648. return 0;
  649. }
  650. static void fsl_qspi_unprep(struct spi_nor *nor, enum spi_nor_ops ops)
  651. {
  652. struct fsl_qspi *q = nor->priv;
  653. clk_disable(q->clk);
  654. clk_disable(q->clk_en);
  655. }
  656. static int fsl_qspi_probe(struct platform_device *pdev)
  657. {
  658. struct device_node *np = pdev->dev.of_node;
  659. struct mtd_part_parser_data ppdata;
  660. struct device *dev = &pdev->dev;
  661. struct fsl_qspi *q;
  662. struct resource *res;
  663. struct spi_nor *nor;
  664. struct mtd_info *mtd;
  665. int ret, i = 0;
  666. bool has_second_chip = false;
  667. const struct of_device_id *of_id =
  668. of_match_device(fsl_qspi_dt_ids, &pdev->dev);
  669. q = devm_kzalloc(dev, sizeof(*q), GFP_KERNEL);
  670. if (!q)
  671. return -ENOMEM;
  672. q->nor_num = of_get_child_count(dev->of_node);
  673. if (!q->nor_num || q->nor_num > FSL_QSPI_MAX_CHIP)
  674. return -ENODEV;
  675. /* find the resources */
  676. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "QuadSPI");
  677. q->iobase = devm_ioremap_resource(dev, res);
  678. if (IS_ERR(q->iobase)) {
  679. ret = PTR_ERR(q->iobase);
  680. goto map_failed;
  681. }
  682. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  683. "QuadSPI-memory");
  684. q->ahb_base = devm_ioremap_resource(dev, res);
  685. if (IS_ERR(q->ahb_base)) {
  686. ret = PTR_ERR(q->ahb_base);
  687. goto map_failed;
  688. }
  689. q->memmap_phy = res->start;
  690. /* find the clocks */
  691. q->clk_en = devm_clk_get(dev, "qspi_en");
  692. if (IS_ERR(q->clk_en)) {
  693. ret = PTR_ERR(q->clk_en);
  694. goto map_failed;
  695. }
  696. q->clk = devm_clk_get(dev, "qspi");
  697. if (IS_ERR(q->clk)) {
  698. ret = PTR_ERR(q->clk);
  699. goto map_failed;
  700. }
  701. ret = clk_prepare_enable(q->clk_en);
  702. if (ret) {
  703. dev_err(dev, "can not enable the qspi_en clock\n");
  704. goto map_failed;
  705. }
  706. ret = clk_prepare_enable(q->clk);
  707. if (ret) {
  708. clk_disable_unprepare(q->clk_en);
  709. dev_err(dev, "can not enable the qspi clock\n");
  710. goto map_failed;
  711. }
  712. /* find the irq */
  713. ret = platform_get_irq(pdev, 0);
  714. if (ret < 0) {
  715. dev_err(dev, "failed to get the irq\n");
  716. goto irq_failed;
  717. }
  718. ret = devm_request_irq(dev, ret,
  719. fsl_qspi_irq_handler, 0, pdev->name, q);
  720. if (ret) {
  721. dev_err(dev, "failed to request irq.\n");
  722. goto irq_failed;
  723. }
  724. q->dev = dev;
  725. q->devtype_data = (struct fsl_qspi_devtype_data *)of_id->data;
  726. platform_set_drvdata(pdev, q);
  727. ret = fsl_qspi_nor_setup(q);
  728. if (ret)
  729. goto irq_failed;
  730. if (of_get_property(np, "fsl,qspi-has-second-chip", NULL))
  731. has_second_chip = true;
  732. /* iterate the subnodes. */
  733. for_each_available_child_of_node(dev->of_node, np) {
  734. const struct spi_device_id *id;
  735. char modalias[40];
  736. /* skip the holes */
  737. if (!has_second_chip)
  738. i *= 2;
  739. nor = &q->nor[i];
  740. mtd = &q->mtd[i];
  741. nor->mtd = mtd;
  742. nor->dev = dev;
  743. nor->priv = q;
  744. mtd->priv = nor;
  745. /* fill the hooks */
  746. nor->read_reg = fsl_qspi_read_reg;
  747. nor->write_reg = fsl_qspi_write_reg;
  748. nor->read = fsl_qspi_read;
  749. nor->write = fsl_qspi_write;
  750. nor->erase = fsl_qspi_erase;
  751. nor->prepare = fsl_qspi_prep;
  752. nor->unprepare = fsl_qspi_unprep;
  753. if (of_modalias_node(np, modalias, sizeof(modalias)) < 0)
  754. goto map_failed;
  755. id = spi_nor_match_id(modalias);
  756. if (!id)
  757. goto map_failed;
  758. ret = of_property_read_u32(np, "spi-max-frequency",
  759. &q->clk_rate);
  760. if (ret < 0)
  761. goto map_failed;
  762. /* set the chip address for READID */
  763. fsl_qspi_set_base_addr(q, nor);
  764. ret = spi_nor_scan(nor, id, SPI_NOR_QUAD);
  765. if (ret)
  766. goto map_failed;
  767. ppdata.of_node = np;
  768. ret = mtd_device_parse_register(mtd, NULL, &ppdata, NULL, 0);
  769. if (ret)
  770. goto map_failed;
  771. /* Set the correct NOR size now. */
  772. if (q->nor_size == 0) {
  773. q->nor_size = mtd->size;
  774. /* Map the SPI NOR to accessiable address */
  775. fsl_qspi_set_map_addr(q);
  776. }
  777. /*
  778. * The TX FIFO is 64 bytes in the Vybrid, but the Page Program
  779. * may writes 265 bytes per time. The write is working in the
  780. * unit of the TX FIFO, not in the unit of the SPI NOR's page
  781. * size.
  782. *
  783. * So shrink the spi_nor->page_size if it is larger then the
  784. * TX FIFO.
  785. */
  786. if (nor->page_size > q->devtype_data->txfifo)
  787. nor->page_size = q->devtype_data->txfifo;
  788. i++;
  789. }
  790. /* finish the rest init. */
  791. ret = fsl_qspi_nor_setup_last(q);
  792. if (ret)
  793. goto last_init_failed;
  794. clk_disable(q->clk);
  795. clk_disable(q->clk_en);
  796. dev_info(dev, "QuadSPI SPI NOR flash driver\n");
  797. return 0;
  798. last_init_failed:
  799. for (i = 0; i < q->nor_num; i++)
  800. mtd_device_unregister(&q->mtd[i]);
  801. irq_failed:
  802. clk_disable_unprepare(q->clk);
  803. clk_disable_unprepare(q->clk_en);
  804. map_failed:
  805. dev_err(dev, "Freescale QuadSPI probe failed\n");
  806. return ret;
  807. }
  808. static int fsl_qspi_remove(struct platform_device *pdev)
  809. {
  810. struct fsl_qspi *q = platform_get_drvdata(pdev);
  811. int i;
  812. for (i = 0; i < q->nor_num; i++)
  813. mtd_device_unregister(&q->mtd[i]);
  814. /* disable the hardware */
  815. writel(QUADSPI_MCR_MDIS_MASK, q->iobase + QUADSPI_MCR);
  816. writel(0x0, q->iobase + QUADSPI_RSER);
  817. clk_unprepare(q->clk);
  818. clk_unprepare(q->clk_en);
  819. return 0;
  820. }
  821. static struct platform_driver fsl_qspi_driver = {
  822. .driver = {
  823. .name = "fsl-quadspi",
  824. .bus = &platform_bus_type,
  825. .owner = THIS_MODULE,
  826. .of_match_table = fsl_qspi_dt_ids,
  827. },
  828. .probe = fsl_qspi_probe,
  829. .remove = fsl_qspi_remove,
  830. };
  831. module_platform_driver(fsl_qspi_driver);
  832. MODULE_DESCRIPTION("Freescale QuadSPI Controller Driver");
  833. MODULE_AUTHOR("Freescale Semiconductor Inc.");
  834. MODULE_LICENSE("GPL v2");