m25p80.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
  3. *
  4. * Author: Mike Lavender, mike@steroidmicros.com
  5. *
  6. * Copyright (c) 2005, Intec Automation Inc.
  7. *
  8. * Some parts are based on lart.c by Abraham Van Der Merwe
  9. *
  10. * Cleaned up and generalized based on mtd_dataflash.c
  11. *
  12. * This code is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. */
  17. #include <linux/err.h>
  18. #include <linux/errno.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/partitions.h>
  23. #include <linux/spi/spi.h>
  24. #include <linux/spi/flash.h>
  25. #include <linux/mtd/spi-nor.h>
  26. #define MAX_CMD_SIZE 6
  27. struct m25p {
  28. struct spi_device *spi;
  29. struct spi_nor spi_nor;
  30. struct mtd_info mtd;
  31. u8 command[MAX_CMD_SIZE];
  32. };
  33. static int m25p80_read_reg(struct spi_nor *nor, u8 code, u8 *val, int len)
  34. {
  35. struct m25p *flash = nor->priv;
  36. struct spi_device *spi = flash->spi;
  37. int ret;
  38. ret = spi_write_then_read(spi, &code, 1, val, len);
  39. if (ret < 0)
  40. dev_err(&spi->dev, "error %d reading %x\n", ret, code);
  41. return ret;
  42. }
  43. static void m25p_addr2cmd(struct spi_nor *nor, unsigned int addr, u8 *cmd)
  44. {
  45. /* opcode is in cmd[0] */
  46. cmd[1] = addr >> (nor->addr_width * 8 - 8);
  47. cmd[2] = addr >> (nor->addr_width * 8 - 16);
  48. cmd[3] = addr >> (nor->addr_width * 8 - 24);
  49. cmd[4] = addr >> (nor->addr_width * 8 - 32);
  50. }
  51. static int m25p_cmdsz(struct spi_nor *nor)
  52. {
  53. return 1 + nor->addr_width;
  54. }
  55. static int m25p80_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
  56. int wr_en)
  57. {
  58. struct m25p *flash = nor->priv;
  59. struct spi_device *spi = flash->spi;
  60. flash->command[0] = opcode;
  61. if (buf)
  62. memcpy(&flash->command[1], buf, len);
  63. return spi_write(spi, flash->command, len + 1);
  64. }
  65. static void m25p80_write(struct spi_nor *nor, loff_t to, size_t len,
  66. size_t *retlen, const u_char *buf)
  67. {
  68. struct m25p *flash = nor->priv;
  69. struct spi_device *spi = flash->spi;
  70. struct spi_transfer t[2] = {};
  71. struct spi_message m;
  72. int cmd_sz = m25p_cmdsz(nor);
  73. spi_message_init(&m);
  74. if (nor->program_opcode == SPINOR_OP_AAI_WP && nor->sst_write_second)
  75. cmd_sz = 1;
  76. flash->command[0] = nor->program_opcode;
  77. m25p_addr2cmd(nor, to, flash->command);
  78. t[0].tx_buf = flash->command;
  79. t[0].len = cmd_sz;
  80. spi_message_add_tail(&t[0], &m);
  81. t[1].tx_buf = buf;
  82. t[1].len = len;
  83. spi_message_add_tail(&t[1], &m);
  84. spi_sync(spi, &m);
  85. *retlen += m.actual_length - cmd_sz;
  86. }
  87. static inline unsigned int m25p80_rx_nbits(struct spi_nor *nor)
  88. {
  89. switch (nor->flash_read) {
  90. case SPI_NOR_DUAL:
  91. return 2;
  92. case SPI_NOR_QUAD:
  93. return 4;
  94. default:
  95. return 0;
  96. }
  97. }
  98. /*
  99. * Read an address range from the nor chip. The address range
  100. * may be any size provided it is within the physical boundaries.
  101. */
  102. static int m25p80_read(struct spi_nor *nor, loff_t from, size_t len,
  103. size_t *retlen, u_char *buf)
  104. {
  105. struct m25p *flash = nor->priv;
  106. struct spi_device *spi = flash->spi;
  107. struct spi_transfer t[2];
  108. struct spi_message m;
  109. int dummy = nor->read_dummy;
  110. int ret;
  111. /* Wait till previous write/erase is done. */
  112. ret = nor->wait_till_ready(nor);
  113. if (ret)
  114. return ret;
  115. spi_message_init(&m);
  116. memset(t, 0, (sizeof t));
  117. flash->command[0] = nor->read_opcode;
  118. m25p_addr2cmd(nor, from, flash->command);
  119. t[0].tx_buf = flash->command;
  120. t[0].len = m25p_cmdsz(nor) + dummy;
  121. spi_message_add_tail(&t[0], &m);
  122. t[1].rx_buf = buf;
  123. t[1].rx_nbits = m25p80_rx_nbits(nor);
  124. t[1].len = len;
  125. spi_message_add_tail(&t[1], &m);
  126. spi_sync(spi, &m);
  127. *retlen = m.actual_length - m25p_cmdsz(nor) - dummy;
  128. return 0;
  129. }
  130. static int m25p80_erase(struct spi_nor *nor, loff_t offset)
  131. {
  132. struct m25p *flash = nor->priv;
  133. int ret;
  134. dev_dbg(nor->dev, "%dKiB at 0x%08x\n",
  135. flash->mtd.erasesize / 1024, (u32)offset);
  136. /* Wait until finished previous write command. */
  137. ret = nor->wait_till_ready(nor);
  138. if (ret)
  139. return ret;
  140. /* Send write enable, then erase commands. */
  141. ret = nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0, 0);
  142. if (ret)
  143. return ret;
  144. /* Set up command buffer. */
  145. flash->command[0] = nor->erase_opcode;
  146. m25p_addr2cmd(nor, offset, flash->command);
  147. spi_write(flash->spi, flash->command, m25p_cmdsz(nor));
  148. return 0;
  149. }
  150. /*
  151. * board specific setup should have ensured the SPI clock used here
  152. * matches what the READ command supports, at least until this driver
  153. * understands FAST_READ (for clocks over 25 MHz).
  154. */
  155. static int m25p_probe(struct spi_device *spi)
  156. {
  157. struct mtd_part_parser_data ppdata;
  158. struct flash_platform_data *data;
  159. struct m25p *flash;
  160. struct spi_nor *nor;
  161. enum read_mode mode = SPI_NOR_NORMAL;
  162. int ret;
  163. flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
  164. if (!flash)
  165. return -ENOMEM;
  166. nor = &flash->spi_nor;
  167. /* install the hooks */
  168. nor->read = m25p80_read;
  169. nor->write = m25p80_write;
  170. nor->erase = m25p80_erase;
  171. nor->write_reg = m25p80_write_reg;
  172. nor->read_reg = m25p80_read_reg;
  173. nor->dev = &spi->dev;
  174. nor->mtd = &flash->mtd;
  175. nor->priv = flash;
  176. spi_set_drvdata(spi, flash);
  177. flash->mtd.priv = nor;
  178. flash->spi = spi;
  179. if (spi->mode & SPI_RX_QUAD)
  180. mode = SPI_NOR_QUAD;
  181. else if (spi->mode & SPI_RX_DUAL)
  182. mode = SPI_NOR_DUAL;
  183. ret = spi_nor_scan(nor, spi_get_device_id(spi), mode);
  184. if (ret)
  185. return ret;
  186. data = dev_get_platdata(&spi->dev);
  187. ppdata.of_node = spi->dev.of_node;
  188. return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
  189. data ? data->parts : NULL,
  190. data ? data->nr_parts : 0);
  191. }
  192. static int m25p_remove(struct spi_device *spi)
  193. {
  194. struct m25p *flash = spi_get_drvdata(spi);
  195. /* Clean up MTD stuff. */
  196. return mtd_device_unregister(&flash->mtd);
  197. }
  198. static struct spi_driver m25p80_driver = {
  199. .driver = {
  200. .name = "m25p80",
  201. .owner = THIS_MODULE,
  202. },
  203. .id_table = spi_nor_ids,
  204. .probe = m25p_probe,
  205. .remove = m25p_remove,
  206. /* REVISIT: many of these chips have deep power-down modes, which
  207. * should clearly be entered on suspend() to minimize power use.
  208. * And also when they're otherwise idle...
  209. */
  210. };
  211. module_spi_driver(m25p80_driver);
  212. MODULE_LICENSE("GPL");
  213. MODULE_AUTHOR("Mike Lavender");
  214. MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");