sunxi-mmc.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Driver for sunxi SD/MMC host controllers
  3. * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
  4. * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
  5. * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
  6. * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch>
  7. * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/io.h>
  17. #include <linux/device.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/clk-private.h>
  23. #include <linux/clk/sunxi.h>
  24. #include <linux/gpio.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/slab.h>
  30. #include <linux/reset.h>
  31. #include <linux/of_address.h>
  32. #include <linux/of_gpio.h>
  33. #include <linux/of_platform.h>
  34. #include <linux/mmc/host.h>
  35. #include <linux/mmc/sd.h>
  36. #include <linux/mmc/sdio.h>
  37. #include <linux/mmc/mmc.h>
  38. #include <linux/mmc/core.h>
  39. #include <linux/mmc/card.h>
  40. #include <linux/mmc/slot-gpio.h>
  41. /* register offset definitions */
  42. #define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
  43. #define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
  44. #define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
  45. #define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
  46. #define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
  47. #define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
  48. #define SDXC_REG_CMDR (0x18) /* SMC Command Register */
  49. #define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
  50. #define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
  51. #define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
  52. #define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
  53. #define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
  54. #define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
  55. #define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
  56. #define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
  57. #define SDXC_REG_STAS (0x3C) /* SMC Status Register */
  58. #define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
  59. #define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
  60. #define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
  61. #define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
  62. #define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
  63. #define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
  64. #define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
  65. #define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
  66. #define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
  67. #define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
  68. #define SDXC_REG_CHDA (0x90)
  69. #define SDXC_REG_CBDA (0x94)
  70. #define mmc_readl(host, reg) \
  71. readl((host)->reg_base + SDXC_##reg)
  72. #define mmc_writel(host, reg, value) \
  73. writel((value), (host)->reg_base + SDXC_##reg)
  74. /* global control register bits */
  75. #define SDXC_SOFT_RESET BIT(0)
  76. #define SDXC_FIFO_RESET BIT(1)
  77. #define SDXC_DMA_RESET BIT(2)
  78. #define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
  79. #define SDXC_DMA_ENABLE_BIT BIT(5)
  80. #define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
  81. #define SDXC_POSEDGE_LATCH_DATA BIT(9)
  82. #define SDXC_DDR_MODE BIT(10)
  83. #define SDXC_MEMORY_ACCESS_DONE BIT(29)
  84. #define SDXC_ACCESS_DONE_DIRECT BIT(30)
  85. #define SDXC_ACCESS_BY_AHB BIT(31)
  86. #define SDXC_ACCESS_BY_DMA (0 << 31)
  87. #define SDXC_HARDWARE_RESET \
  88. (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
  89. /* clock control bits */
  90. #define SDXC_CARD_CLOCK_ON BIT(16)
  91. #define SDXC_LOW_POWER_ON BIT(17)
  92. /* bus width */
  93. #define SDXC_WIDTH1 0
  94. #define SDXC_WIDTH4 1
  95. #define SDXC_WIDTH8 2
  96. /* smc command bits */
  97. #define SDXC_RESP_EXPIRE BIT(6)
  98. #define SDXC_LONG_RESPONSE BIT(7)
  99. #define SDXC_CHECK_RESPONSE_CRC BIT(8)
  100. #define SDXC_DATA_EXPIRE BIT(9)
  101. #define SDXC_WRITE BIT(10)
  102. #define SDXC_SEQUENCE_MODE BIT(11)
  103. #define SDXC_SEND_AUTO_STOP BIT(12)
  104. #define SDXC_WAIT_PRE_OVER BIT(13)
  105. #define SDXC_STOP_ABORT_CMD BIT(14)
  106. #define SDXC_SEND_INIT_SEQUENCE BIT(15)
  107. #define SDXC_UPCLK_ONLY BIT(21)
  108. #define SDXC_READ_CEATA_DEV BIT(22)
  109. #define SDXC_CCS_EXPIRE BIT(23)
  110. #define SDXC_ENABLE_BIT_BOOT BIT(24)
  111. #define SDXC_ALT_BOOT_OPTIONS BIT(25)
  112. #define SDXC_BOOT_ACK_EXPIRE BIT(26)
  113. #define SDXC_BOOT_ABORT BIT(27)
  114. #define SDXC_VOLTAGE_SWITCH BIT(28)
  115. #define SDXC_USE_HOLD_REGISTER BIT(29)
  116. #define SDXC_START BIT(31)
  117. /* interrupt bits */
  118. #define SDXC_RESP_ERROR BIT(1)
  119. #define SDXC_COMMAND_DONE BIT(2)
  120. #define SDXC_DATA_OVER BIT(3)
  121. #define SDXC_TX_DATA_REQUEST BIT(4)
  122. #define SDXC_RX_DATA_REQUEST BIT(5)
  123. #define SDXC_RESP_CRC_ERROR BIT(6)
  124. #define SDXC_DATA_CRC_ERROR BIT(7)
  125. #define SDXC_RESP_TIMEOUT BIT(8)
  126. #define SDXC_DATA_TIMEOUT BIT(9)
  127. #define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
  128. #define SDXC_FIFO_RUN_ERROR BIT(11)
  129. #define SDXC_HARD_WARE_LOCKED BIT(12)
  130. #define SDXC_START_BIT_ERROR BIT(13)
  131. #define SDXC_AUTO_COMMAND_DONE BIT(14)
  132. #define SDXC_END_BIT_ERROR BIT(15)
  133. #define SDXC_SDIO_INTERRUPT BIT(16)
  134. #define SDXC_CARD_INSERT BIT(30)
  135. #define SDXC_CARD_REMOVE BIT(31)
  136. #define SDXC_INTERRUPT_ERROR_BIT \
  137. (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
  138. SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
  139. SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
  140. #define SDXC_INTERRUPT_DONE_BIT \
  141. (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
  142. SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
  143. /* status */
  144. #define SDXC_RXWL_FLAG BIT(0)
  145. #define SDXC_TXWL_FLAG BIT(1)
  146. #define SDXC_FIFO_EMPTY BIT(2)
  147. #define SDXC_FIFO_FULL BIT(3)
  148. #define SDXC_CARD_PRESENT BIT(8)
  149. #define SDXC_CARD_DATA_BUSY BIT(9)
  150. #define SDXC_DATA_FSM_BUSY BIT(10)
  151. #define SDXC_DMA_REQUEST BIT(31)
  152. #define SDXC_FIFO_SIZE 16
  153. /* Function select */
  154. #define SDXC_CEATA_ON (0xceaa << 16)
  155. #define SDXC_SEND_IRQ_RESPONSE BIT(0)
  156. #define SDXC_SDIO_READ_WAIT BIT(1)
  157. #define SDXC_ABORT_READ_DATA BIT(2)
  158. #define SDXC_SEND_CCSD BIT(8)
  159. #define SDXC_SEND_AUTO_STOPCCSD BIT(9)
  160. #define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
  161. /* IDMA controller bus mod bit field */
  162. #define SDXC_IDMAC_SOFT_RESET BIT(0)
  163. #define SDXC_IDMAC_FIX_BURST BIT(1)
  164. #define SDXC_IDMAC_IDMA_ON BIT(7)
  165. #define SDXC_IDMAC_REFETCH_DES BIT(31)
  166. /* IDMA status bit field */
  167. #define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
  168. #define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
  169. #define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
  170. #define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
  171. #define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
  172. #define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
  173. #define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
  174. #define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
  175. #define SDXC_IDMAC_IDLE (0 << 13)
  176. #define SDXC_IDMAC_SUSPEND (1 << 13)
  177. #define SDXC_IDMAC_DESC_READ (2 << 13)
  178. #define SDXC_IDMAC_DESC_CHECK (3 << 13)
  179. #define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
  180. #define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
  181. #define SDXC_IDMAC_READ (6 << 13)
  182. #define SDXC_IDMAC_WRITE (7 << 13)
  183. #define SDXC_IDMAC_DESC_CLOSE (8 << 13)
  184. /*
  185. * If the idma-des-size-bits of property is ie 13, bufsize bits are:
  186. * Bits 0-12: buf1 size
  187. * Bits 13-25: buf2 size
  188. * Bits 26-31: not used
  189. * Since we only ever set buf1 size, we can simply store it directly.
  190. */
  191. #define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
  192. #define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
  193. #define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
  194. #define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
  195. #define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
  196. #define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
  197. #define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
  198. struct sunxi_idma_des {
  199. u32 config;
  200. u32 buf_size;
  201. u32 buf_addr_ptr1;
  202. u32 buf_addr_ptr2;
  203. };
  204. struct sunxi_mmc_host {
  205. struct mmc_host *mmc;
  206. struct reset_control *reset;
  207. /* IO mapping base */
  208. void __iomem *reg_base;
  209. /* clock management */
  210. struct clk *clk_ahb;
  211. struct clk *clk_mmc;
  212. /* irq */
  213. spinlock_t lock;
  214. int irq;
  215. u32 int_sum;
  216. u32 sdio_imask;
  217. /* dma */
  218. u32 idma_des_size_bits;
  219. dma_addr_t sg_dma;
  220. void *sg_cpu;
  221. bool wait_dma;
  222. struct mmc_request *mrq;
  223. struct mmc_request *manual_stop_mrq;
  224. int ferror;
  225. };
  226. static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
  227. {
  228. unsigned long expire = jiffies + msecs_to_jiffies(250);
  229. u32 rval;
  230. mmc_writel(host, REG_CMDR, SDXC_HARDWARE_RESET);
  231. do {
  232. rval = mmc_readl(host, REG_GCTRL);
  233. } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
  234. if (rval & SDXC_HARDWARE_RESET) {
  235. dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
  236. return -EIO;
  237. }
  238. return 0;
  239. }
  240. static int sunxi_mmc_init_host(struct mmc_host *mmc)
  241. {
  242. u32 rval;
  243. struct sunxi_mmc_host *host = mmc_priv(mmc);
  244. if (sunxi_mmc_reset_host(host))
  245. return -EIO;
  246. mmc_writel(host, REG_FTRGL, 0x20070008);
  247. mmc_writel(host, REG_TMOUT, 0xffffffff);
  248. mmc_writel(host, REG_IMASK, host->sdio_imask);
  249. mmc_writel(host, REG_RINTR, 0xffffffff);
  250. mmc_writel(host, REG_DBGC, 0xdeb);
  251. mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
  252. mmc_writel(host, REG_DLBA, host->sg_dma);
  253. rval = mmc_readl(host, REG_GCTRL);
  254. rval |= SDXC_INTERRUPT_ENABLE_BIT;
  255. rval &= ~SDXC_ACCESS_DONE_DIRECT;
  256. mmc_writel(host, REG_GCTRL, rval);
  257. return 0;
  258. }
  259. static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
  260. struct mmc_data *data)
  261. {
  262. struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
  263. struct sunxi_idma_des *pdes_pa = (struct sunxi_idma_des *)host->sg_dma;
  264. int i, max_len = (1 << host->idma_des_size_bits);
  265. for (i = 0; i < data->sg_len; i++) {
  266. pdes[i].config = SDXC_IDMAC_DES0_CH | SDXC_IDMAC_DES0_OWN |
  267. SDXC_IDMAC_DES0_DIC;
  268. if (data->sg[i].length == max_len)
  269. pdes[i].buf_size = 0; /* 0 == max_len */
  270. else
  271. pdes[i].buf_size = data->sg[i].length;
  272. pdes[i].buf_addr_ptr1 = sg_dma_address(&data->sg[i]);
  273. pdes[i].buf_addr_ptr2 = (u32)&pdes_pa[i + 1];
  274. }
  275. pdes[0].config |= SDXC_IDMAC_DES0_FD;
  276. pdes[i - 1].config = SDXC_IDMAC_DES0_OWN | SDXC_IDMAC_DES0_LD;
  277. /*
  278. * Avoid the io-store starting the idmac hitting io-mem before the
  279. * descriptors hit the main-mem.
  280. */
  281. wmb();
  282. }
  283. static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data)
  284. {
  285. if (data->flags & MMC_DATA_WRITE)
  286. return DMA_TO_DEVICE;
  287. else
  288. return DMA_FROM_DEVICE;
  289. }
  290. static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
  291. struct mmc_data *data)
  292. {
  293. u32 i, dma_len;
  294. struct scatterlist *sg;
  295. dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  296. sunxi_mmc_get_dma_dir(data));
  297. if (dma_len == 0) {
  298. dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
  299. return -ENOMEM;
  300. }
  301. for_each_sg(data->sg, sg, data->sg_len, i) {
  302. if (sg->offset & 3 || sg->length & 3) {
  303. dev_err(mmc_dev(host->mmc),
  304. "unaligned scatterlist: os %x length %d\n",
  305. sg->offset, sg->length);
  306. return -EINVAL;
  307. }
  308. }
  309. return 0;
  310. }
  311. static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
  312. struct mmc_data *data)
  313. {
  314. u32 rval;
  315. sunxi_mmc_init_idma_des(host, data);
  316. rval = mmc_readl(host, REG_GCTRL);
  317. rval |= SDXC_DMA_ENABLE_BIT;
  318. mmc_writel(host, REG_GCTRL, rval);
  319. rval |= SDXC_DMA_RESET;
  320. mmc_writel(host, REG_GCTRL, rval);
  321. mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
  322. if (!(data->flags & MMC_DATA_WRITE))
  323. mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
  324. mmc_writel(host, REG_DMAC,
  325. SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
  326. }
  327. static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
  328. struct mmc_request *req)
  329. {
  330. u32 arg, cmd_val, ri;
  331. unsigned long expire = jiffies + msecs_to_jiffies(1000);
  332. cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
  333. SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
  334. if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
  335. cmd_val |= SD_IO_RW_DIRECT;
  336. arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
  337. ((req->cmd->arg >> 28) & 0x7);
  338. } else {
  339. cmd_val |= MMC_STOP_TRANSMISSION;
  340. arg = 0;
  341. }
  342. mmc_writel(host, REG_CARG, arg);
  343. mmc_writel(host, REG_CMDR, cmd_val);
  344. do {
  345. ri = mmc_readl(host, REG_RINTR);
  346. } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
  347. time_before(jiffies, expire));
  348. if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
  349. dev_err(mmc_dev(host->mmc), "send stop command failed\n");
  350. if (req->stop)
  351. req->stop->resp[0] = -ETIMEDOUT;
  352. } else {
  353. if (req->stop)
  354. req->stop->resp[0] = mmc_readl(host, REG_RESP0);
  355. }
  356. mmc_writel(host, REG_RINTR, 0xffff);
  357. }
  358. static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
  359. {
  360. struct mmc_command *cmd = host->mrq->cmd;
  361. struct mmc_data *data = host->mrq->data;
  362. /* For some cmds timeout is normal with sd/mmc cards */
  363. if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
  364. SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
  365. cmd->opcode == SD_IO_RW_DIRECT))
  366. return;
  367. dev_err(mmc_dev(host->mmc),
  368. "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
  369. host->mmc->index, cmd->opcode,
  370. data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
  371. host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
  372. host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
  373. host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
  374. host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
  375. host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
  376. host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
  377. host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
  378. host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
  379. host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
  380. );
  381. }
  382. /* Called in interrupt context! */
  383. static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
  384. {
  385. struct mmc_request *mrq = host->mrq;
  386. struct mmc_data *data = mrq->data;
  387. u32 rval;
  388. mmc_writel(host, REG_IMASK, host->sdio_imask);
  389. mmc_writel(host, REG_IDIE, 0);
  390. if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
  391. sunxi_mmc_dump_errinfo(host);
  392. mrq->cmd->error = -ETIMEDOUT;
  393. if (data) {
  394. data->error = -ETIMEDOUT;
  395. host->manual_stop_mrq = mrq;
  396. }
  397. if (mrq->stop)
  398. mrq->stop->error = -ETIMEDOUT;
  399. } else {
  400. if (mrq->cmd->flags & MMC_RSP_136) {
  401. mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
  402. mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
  403. mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
  404. mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
  405. } else {
  406. mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
  407. }
  408. if (data)
  409. data->bytes_xfered = data->blocks * data->blksz;
  410. }
  411. if (data) {
  412. mmc_writel(host, REG_IDST, 0x337);
  413. mmc_writel(host, REG_DMAC, 0);
  414. rval = mmc_readl(host, REG_GCTRL);
  415. rval |= SDXC_DMA_RESET;
  416. mmc_writel(host, REG_GCTRL, rval);
  417. rval &= ~SDXC_DMA_ENABLE_BIT;
  418. mmc_writel(host, REG_GCTRL, rval);
  419. rval |= SDXC_FIFO_RESET;
  420. mmc_writel(host, REG_GCTRL, rval);
  421. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  422. sunxi_mmc_get_dma_dir(data));
  423. }
  424. mmc_writel(host, REG_RINTR, 0xffff);
  425. host->mrq = NULL;
  426. host->int_sum = 0;
  427. host->wait_dma = false;
  428. return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
  429. }
  430. static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
  431. {
  432. struct sunxi_mmc_host *host = dev_id;
  433. struct mmc_request *mrq;
  434. u32 msk_int, idma_int;
  435. bool finalize = false;
  436. bool sdio_int = false;
  437. irqreturn_t ret = IRQ_HANDLED;
  438. spin_lock(&host->lock);
  439. idma_int = mmc_readl(host, REG_IDST);
  440. msk_int = mmc_readl(host, REG_MISTA);
  441. dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
  442. host->mrq, msk_int, idma_int);
  443. mrq = host->mrq;
  444. if (mrq) {
  445. if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
  446. host->wait_dma = false;
  447. host->int_sum |= msk_int;
  448. /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
  449. if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
  450. !(host->int_sum & SDXC_COMMAND_DONE))
  451. mmc_writel(host, REG_IMASK,
  452. host->sdio_imask | SDXC_COMMAND_DONE);
  453. /* Don't wait for dma on error */
  454. else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
  455. finalize = true;
  456. else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
  457. !host->wait_dma)
  458. finalize = true;
  459. }
  460. if (msk_int & SDXC_SDIO_INTERRUPT)
  461. sdio_int = true;
  462. mmc_writel(host, REG_RINTR, msk_int);
  463. mmc_writel(host, REG_IDST, idma_int);
  464. if (finalize)
  465. ret = sunxi_mmc_finalize_request(host);
  466. spin_unlock(&host->lock);
  467. if (finalize && ret == IRQ_HANDLED)
  468. mmc_request_done(host->mmc, mrq);
  469. if (sdio_int)
  470. mmc_signal_sdio_irq(host->mmc);
  471. return ret;
  472. }
  473. static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
  474. {
  475. struct sunxi_mmc_host *host = dev_id;
  476. struct mmc_request *mrq;
  477. unsigned long iflags;
  478. spin_lock_irqsave(&host->lock, iflags);
  479. mrq = host->manual_stop_mrq;
  480. spin_unlock_irqrestore(&host->lock, iflags);
  481. if (!mrq) {
  482. dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
  483. return IRQ_HANDLED;
  484. }
  485. dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
  486. sunxi_mmc_send_manual_stop(host, mrq);
  487. spin_lock_irqsave(&host->lock, iflags);
  488. host->manual_stop_mrq = NULL;
  489. spin_unlock_irqrestore(&host->lock, iflags);
  490. mmc_request_done(host->mmc, mrq);
  491. return IRQ_HANDLED;
  492. }
  493. static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
  494. {
  495. unsigned long expire = jiffies + msecs_to_jiffies(250);
  496. u32 rval;
  497. rval = mmc_readl(host, REG_CLKCR);
  498. rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON);
  499. if (oclk_en)
  500. rval |= SDXC_CARD_CLOCK_ON;
  501. mmc_writel(host, REG_CLKCR, rval);
  502. rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
  503. mmc_writel(host, REG_CMDR, rval);
  504. do {
  505. rval = mmc_readl(host, REG_CMDR);
  506. } while (time_before(jiffies, expire) && (rval & SDXC_START));
  507. /* clear irq status bits set by the command */
  508. mmc_writel(host, REG_RINTR,
  509. mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
  510. if (rval & SDXC_START) {
  511. dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
  512. return -EIO;
  513. }
  514. return 0;
  515. }
  516. static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
  517. struct mmc_ios *ios)
  518. {
  519. u32 rate, oclk_dly, rval, sclk_dly, src_clk;
  520. int ret;
  521. rate = clk_round_rate(host->clk_mmc, ios->clock);
  522. dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %d\n",
  523. ios->clock, rate);
  524. /* setting clock rate */
  525. ret = clk_set_rate(host->clk_mmc, rate);
  526. if (ret) {
  527. dev_err(mmc_dev(host->mmc), "error setting clk to %d: %d\n",
  528. rate, ret);
  529. return ret;
  530. }
  531. ret = sunxi_mmc_oclk_onoff(host, 0);
  532. if (ret)
  533. return ret;
  534. /* clear internal divider */
  535. rval = mmc_readl(host, REG_CLKCR);
  536. rval &= ~0xff;
  537. mmc_writel(host, REG_CLKCR, rval);
  538. /* determine delays */
  539. if (rate <= 400000) {
  540. oclk_dly = 0;
  541. sclk_dly = 7;
  542. } else if (rate <= 25000000) {
  543. oclk_dly = 0;
  544. sclk_dly = 5;
  545. } else if (rate <= 50000000) {
  546. if (ios->timing == MMC_TIMING_UHS_DDR50) {
  547. oclk_dly = 2;
  548. sclk_dly = 4;
  549. } else {
  550. oclk_dly = 3;
  551. sclk_dly = 5;
  552. }
  553. } else {
  554. /* rate > 50000000 */
  555. oclk_dly = 2;
  556. sclk_dly = 4;
  557. }
  558. src_clk = clk_get_rate(clk_get_parent(host->clk_mmc));
  559. if (src_clk >= 300000000 && src_clk <= 400000000) {
  560. if (oclk_dly)
  561. oclk_dly--;
  562. if (sclk_dly)
  563. sclk_dly--;
  564. }
  565. clk_sunxi_mmc_phase_control(host->clk_mmc, sclk_dly, oclk_dly);
  566. return sunxi_mmc_oclk_onoff(host, 1);
  567. }
  568. static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  569. {
  570. struct sunxi_mmc_host *host = mmc_priv(mmc);
  571. u32 rval;
  572. /* Set the power state */
  573. switch (ios->power_mode) {
  574. case MMC_POWER_ON:
  575. break;
  576. case MMC_POWER_UP:
  577. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
  578. host->ferror = sunxi_mmc_init_host(mmc);
  579. if (host->ferror)
  580. return;
  581. dev_dbg(mmc_dev(mmc), "power on!\n");
  582. break;
  583. case MMC_POWER_OFF:
  584. dev_dbg(mmc_dev(mmc), "power off!\n");
  585. sunxi_mmc_reset_host(host);
  586. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  587. break;
  588. }
  589. /* set bus width */
  590. switch (ios->bus_width) {
  591. case MMC_BUS_WIDTH_1:
  592. mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
  593. break;
  594. case MMC_BUS_WIDTH_4:
  595. mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
  596. break;
  597. case MMC_BUS_WIDTH_8:
  598. mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
  599. break;
  600. }
  601. /* set ddr mode */
  602. rval = mmc_readl(host, REG_GCTRL);
  603. if (ios->timing == MMC_TIMING_UHS_DDR50)
  604. rval |= SDXC_DDR_MODE;
  605. else
  606. rval &= ~SDXC_DDR_MODE;
  607. mmc_writel(host, REG_GCTRL, rval);
  608. /* set up clock */
  609. if (ios->clock && ios->power_mode) {
  610. host->ferror = sunxi_mmc_clk_set_rate(host, ios);
  611. /* Android code had a usleep_range(50000, 55000); here */
  612. }
  613. }
  614. static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  615. {
  616. struct sunxi_mmc_host *host = mmc_priv(mmc);
  617. unsigned long flags;
  618. u32 imask;
  619. spin_lock_irqsave(&host->lock, flags);
  620. imask = mmc_readl(host, REG_IMASK);
  621. if (enable) {
  622. host->sdio_imask = SDXC_SDIO_INTERRUPT;
  623. imask |= SDXC_SDIO_INTERRUPT;
  624. } else {
  625. host->sdio_imask = 0;
  626. imask &= ~SDXC_SDIO_INTERRUPT;
  627. }
  628. mmc_writel(host, REG_IMASK, imask);
  629. spin_unlock_irqrestore(&host->lock, flags);
  630. }
  631. static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
  632. {
  633. struct sunxi_mmc_host *host = mmc_priv(mmc);
  634. mmc_writel(host, REG_HWRST, 0);
  635. udelay(10);
  636. mmc_writel(host, REG_HWRST, 1);
  637. udelay(300);
  638. }
  639. static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  640. {
  641. struct sunxi_mmc_host *host = mmc_priv(mmc);
  642. struct mmc_command *cmd = mrq->cmd;
  643. struct mmc_data *data = mrq->data;
  644. unsigned long iflags;
  645. u32 imask = SDXC_INTERRUPT_ERROR_BIT;
  646. u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
  647. int ret;
  648. /* Check for set_ios errors (should never happen) */
  649. if (host->ferror) {
  650. mrq->cmd->error = host->ferror;
  651. mmc_request_done(mmc, mrq);
  652. return;
  653. }
  654. if (data) {
  655. ret = sunxi_mmc_map_dma(host, data);
  656. if (ret < 0) {
  657. dev_err(mmc_dev(mmc), "map DMA failed\n");
  658. cmd->error = ret;
  659. data->error = ret;
  660. mmc_request_done(mmc, mrq);
  661. return;
  662. }
  663. }
  664. if (cmd->opcode == MMC_GO_IDLE_STATE) {
  665. cmd_val |= SDXC_SEND_INIT_SEQUENCE;
  666. imask |= SDXC_COMMAND_DONE;
  667. }
  668. if (cmd->flags & MMC_RSP_PRESENT) {
  669. cmd_val |= SDXC_RESP_EXPIRE;
  670. if (cmd->flags & MMC_RSP_136)
  671. cmd_val |= SDXC_LONG_RESPONSE;
  672. if (cmd->flags & MMC_RSP_CRC)
  673. cmd_val |= SDXC_CHECK_RESPONSE_CRC;
  674. if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
  675. cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
  676. if (cmd->data->flags & MMC_DATA_STREAM) {
  677. imask |= SDXC_AUTO_COMMAND_DONE;
  678. cmd_val |= SDXC_SEQUENCE_MODE |
  679. SDXC_SEND_AUTO_STOP;
  680. }
  681. if (cmd->data->stop) {
  682. imask |= SDXC_AUTO_COMMAND_DONE;
  683. cmd_val |= SDXC_SEND_AUTO_STOP;
  684. } else {
  685. imask |= SDXC_DATA_OVER;
  686. }
  687. if (cmd->data->flags & MMC_DATA_WRITE)
  688. cmd_val |= SDXC_WRITE;
  689. else
  690. host->wait_dma = true;
  691. } else {
  692. imask |= SDXC_COMMAND_DONE;
  693. }
  694. } else {
  695. imask |= SDXC_COMMAND_DONE;
  696. }
  697. dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
  698. cmd_val & 0x3f, cmd_val, cmd->arg, imask,
  699. mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
  700. spin_lock_irqsave(&host->lock, iflags);
  701. if (host->mrq || host->manual_stop_mrq) {
  702. spin_unlock_irqrestore(&host->lock, iflags);
  703. if (data)
  704. dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
  705. sunxi_mmc_get_dma_dir(data));
  706. dev_err(mmc_dev(mmc), "request already pending\n");
  707. mrq->cmd->error = -EBUSY;
  708. mmc_request_done(mmc, mrq);
  709. return;
  710. }
  711. if (data) {
  712. mmc_writel(host, REG_BLKSZ, data->blksz);
  713. mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
  714. sunxi_mmc_start_dma(host, data);
  715. }
  716. host->mrq = mrq;
  717. mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
  718. mmc_writel(host, REG_CARG, cmd->arg);
  719. mmc_writel(host, REG_CMDR, cmd_val);
  720. spin_unlock_irqrestore(&host->lock, iflags);
  721. }
  722. static const struct of_device_id sunxi_mmc_of_match[] = {
  723. { .compatible = "allwinner,sun4i-a10-mmc", },
  724. { .compatible = "allwinner,sun5i-a13-mmc", },
  725. { /* sentinel */ }
  726. };
  727. MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
  728. static struct mmc_host_ops sunxi_mmc_ops = {
  729. .request = sunxi_mmc_request,
  730. .set_ios = sunxi_mmc_set_ios,
  731. .get_ro = mmc_gpio_get_ro,
  732. .get_cd = mmc_gpio_get_cd,
  733. .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
  734. .hw_reset = sunxi_mmc_hw_reset,
  735. };
  736. static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
  737. struct platform_device *pdev)
  738. {
  739. struct device_node *np = pdev->dev.of_node;
  740. int ret;
  741. if (of_device_is_compatible(np, "allwinner,sun4i-a10-mmc"))
  742. host->idma_des_size_bits = 13;
  743. else
  744. host->idma_des_size_bits = 16;
  745. ret = mmc_regulator_get_supply(host->mmc);
  746. if (ret) {
  747. if (ret != -EPROBE_DEFER)
  748. dev_err(&pdev->dev, "Could not get vmmc supply\n");
  749. return ret;
  750. }
  751. host->reg_base = devm_ioremap_resource(&pdev->dev,
  752. platform_get_resource(pdev, IORESOURCE_MEM, 0));
  753. if (IS_ERR(host->reg_base))
  754. return PTR_ERR(host->reg_base);
  755. host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
  756. if (IS_ERR(host->clk_ahb)) {
  757. dev_err(&pdev->dev, "Could not get ahb clock\n");
  758. return PTR_ERR(host->clk_ahb);
  759. }
  760. host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
  761. if (IS_ERR(host->clk_mmc)) {
  762. dev_err(&pdev->dev, "Could not get mmc clock\n");
  763. return PTR_ERR(host->clk_mmc);
  764. }
  765. host->reset = devm_reset_control_get(&pdev->dev, "ahb");
  766. ret = clk_prepare_enable(host->clk_ahb);
  767. if (ret) {
  768. dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret);
  769. return ret;
  770. }
  771. ret = clk_prepare_enable(host->clk_mmc);
  772. if (ret) {
  773. dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret);
  774. goto error_disable_clk_ahb;
  775. }
  776. if (!IS_ERR(host->reset)) {
  777. ret = reset_control_deassert(host->reset);
  778. if (ret) {
  779. dev_err(&pdev->dev, "reset err %d\n", ret);
  780. goto error_disable_clk_mmc;
  781. }
  782. }
  783. /*
  784. * Sometimes the controller asserts the irq on boot for some reason,
  785. * make sure the controller is in a sane state before enabling irqs.
  786. */
  787. ret = sunxi_mmc_reset_host(host);
  788. if (ret)
  789. goto error_assert_reset;
  790. host->irq = platform_get_irq(pdev, 0);
  791. return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
  792. sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
  793. error_assert_reset:
  794. if (!IS_ERR(host->reset))
  795. reset_control_assert(host->reset);
  796. error_disable_clk_mmc:
  797. clk_disable_unprepare(host->clk_mmc);
  798. error_disable_clk_ahb:
  799. clk_disable_unprepare(host->clk_ahb);
  800. return ret;
  801. }
  802. static int sunxi_mmc_probe(struct platform_device *pdev)
  803. {
  804. struct sunxi_mmc_host *host;
  805. struct mmc_host *mmc;
  806. int ret;
  807. mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
  808. if (!mmc) {
  809. dev_err(&pdev->dev, "mmc alloc host failed\n");
  810. return -ENOMEM;
  811. }
  812. host = mmc_priv(mmc);
  813. host->mmc = mmc;
  814. spin_lock_init(&host->lock);
  815. ret = sunxi_mmc_resource_request(host, pdev);
  816. if (ret)
  817. goto error_free_host;
  818. host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  819. &host->sg_dma, GFP_KERNEL);
  820. if (!host->sg_cpu) {
  821. dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
  822. ret = -ENOMEM;
  823. goto error_free_host;
  824. }
  825. mmc->ops = &sunxi_mmc_ops;
  826. mmc->max_blk_count = 8192;
  827. mmc->max_blk_size = 4096;
  828. mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
  829. mmc->max_seg_size = (1 << host->idma_des_size_bits);
  830. mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
  831. /* 400kHz ~ 50MHz */
  832. mmc->f_min = 400000;
  833. mmc->f_max = 50000000;
  834. mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED;
  835. ret = mmc_of_parse(mmc);
  836. if (ret)
  837. goto error_free_dma;
  838. ret = mmc_add_host(mmc);
  839. if (ret)
  840. goto error_free_dma;
  841. dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq);
  842. platform_set_drvdata(pdev, mmc);
  843. return 0;
  844. error_free_dma:
  845. dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
  846. error_free_host:
  847. mmc_free_host(mmc);
  848. return ret;
  849. }
  850. static int sunxi_mmc_remove(struct platform_device *pdev)
  851. {
  852. struct mmc_host *mmc = platform_get_drvdata(pdev);
  853. struct sunxi_mmc_host *host = mmc_priv(mmc);
  854. mmc_remove_host(mmc);
  855. disable_irq(host->irq);
  856. sunxi_mmc_reset_host(host);
  857. if (!IS_ERR(host->reset))
  858. reset_control_assert(host->reset);
  859. clk_disable_unprepare(host->clk_mmc);
  860. clk_disable_unprepare(host->clk_ahb);
  861. dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
  862. mmc_free_host(mmc);
  863. return 0;
  864. }
  865. static struct platform_driver sunxi_mmc_driver = {
  866. .driver = {
  867. .name = "sunxi-mmc",
  868. .owner = THIS_MODULE,
  869. .of_match_table = of_match_ptr(sunxi_mmc_of_match),
  870. },
  871. .probe = sunxi_mmc_probe,
  872. .remove = sunxi_mmc_remove,
  873. };
  874. module_platform_driver(sunxi_mmc_driver);
  875. MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
  876. MODULE_LICENSE("GPL v2");
  877. MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>");
  878. MODULE_ALIAS("platform:sunxi-mmc");