s5p_mfc_ctrl.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * linux/drivers/media/platform/s5p-mfc/s5p_mfc_ctrl.c
  3. *
  4. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/err.h>
  14. #include <linux/firmware.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/sched.h>
  17. #include "s5p_mfc_cmd.h"
  18. #include "s5p_mfc_common.h"
  19. #include "s5p_mfc_debug.h"
  20. #include "s5p_mfc_intr.h"
  21. #include "s5p_mfc_opr.h"
  22. #include "s5p_mfc_pm.h"
  23. /* Allocate memory for firmware */
  24. int s5p_mfc_alloc_firmware(struct s5p_mfc_dev *dev)
  25. {
  26. void *bank2_virt;
  27. dma_addr_t bank2_dma_addr;
  28. dev->fw_size = dev->variant->buf_size->fw;
  29. if (dev->fw_virt_addr) {
  30. mfc_err("Attempting to allocate firmware when it seems that it is already loaded\n");
  31. return -ENOMEM;
  32. }
  33. dev->fw_virt_addr = dma_alloc_coherent(dev->mem_dev_l, dev->fw_size,
  34. &dev->bank1, GFP_KERNEL);
  35. if (IS_ERR_OR_NULL(dev->fw_virt_addr)) {
  36. dev->fw_virt_addr = NULL;
  37. mfc_err("Allocating bitprocessor buffer failed\n");
  38. return -ENOMEM;
  39. }
  40. if (HAS_PORTNUM(dev) && IS_TWOPORT(dev)) {
  41. bank2_virt = dma_alloc_coherent(dev->mem_dev_r, 1 << MFC_BASE_ALIGN_ORDER,
  42. &bank2_dma_addr, GFP_KERNEL);
  43. if (IS_ERR(dev->fw_virt_addr)) {
  44. mfc_err("Allocating bank2 base failed\n");
  45. dma_free_coherent(dev->mem_dev_l, dev->fw_size,
  46. dev->fw_virt_addr, dev->bank1);
  47. dev->fw_virt_addr = NULL;
  48. return -ENOMEM;
  49. }
  50. /* Valid buffers passed to MFC encoder with LAST_FRAME command
  51. * should not have address of bank2 - MFC will treat it as a null frame.
  52. * To avoid such situation we set bank2 address below the pool address.
  53. */
  54. dev->bank2 = bank2_dma_addr - (1 << MFC_BASE_ALIGN_ORDER);
  55. dma_free_coherent(dev->mem_dev_r, 1 << MFC_BASE_ALIGN_ORDER,
  56. bank2_virt, bank2_dma_addr);
  57. } else {
  58. /* In this case bank2 can point to the same address as bank1.
  59. * Firmware will always occupy the beginning of this area so it is
  60. * impossible having a video frame buffer with zero address. */
  61. dev->bank2 = dev->bank1;
  62. }
  63. return 0;
  64. }
  65. /* Load firmware */
  66. int s5p_mfc_load_firmware(struct s5p_mfc_dev *dev)
  67. {
  68. struct firmware *fw_blob;
  69. int err;
  70. /* Firmare has to be present as a separate file or compiled
  71. * into kernel. */
  72. mfc_debug_enter();
  73. err = request_firmware((const struct firmware **)&fw_blob,
  74. dev->variant->fw_name, dev->v4l2_dev.dev);
  75. if (err != 0) {
  76. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  77. return -EINVAL;
  78. }
  79. if (fw_blob->size > dev->fw_size) {
  80. mfc_err("MFC firmware is too big to be loaded\n");
  81. release_firmware(fw_blob);
  82. return -ENOMEM;
  83. }
  84. if (!dev->fw_virt_addr) {
  85. mfc_err("MFC firmware is not allocated\n");
  86. release_firmware(fw_blob);
  87. return -EINVAL;
  88. }
  89. memcpy(dev->fw_virt_addr, fw_blob->data, fw_blob->size);
  90. wmb();
  91. release_firmware(fw_blob);
  92. mfc_debug_leave();
  93. return 0;
  94. }
  95. /* Reload firmware to MFC */
  96. int s5p_mfc_reload_firmware(struct s5p_mfc_dev *dev)
  97. {
  98. struct firmware *fw_blob;
  99. int err;
  100. /* Firmare has to be present as a separate file or compiled
  101. * into kernel. */
  102. mfc_debug_enter();
  103. err = request_firmware((const struct firmware **)&fw_blob,
  104. dev->variant->fw_name, dev->v4l2_dev.dev);
  105. if (err != 0) {
  106. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  107. return -EINVAL;
  108. }
  109. if (fw_blob->size > dev->fw_size) {
  110. mfc_err("MFC firmware is too big to be loaded\n");
  111. release_firmware(fw_blob);
  112. return -ENOMEM;
  113. }
  114. if (!dev->fw_virt_addr) {
  115. mfc_err("MFC firmware is not allocated\n");
  116. release_firmware(fw_blob);
  117. return -EINVAL;
  118. }
  119. memcpy(dev->fw_virt_addr, fw_blob->data, fw_blob->size);
  120. wmb();
  121. release_firmware(fw_blob);
  122. mfc_debug_leave();
  123. return 0;
  124. }
  125. /* Release firmware memory */
  126. int s5p_mfc_release_firmware(struct s5p_mfc_dev *dev)
  127. {
  128. /* Before calling this function one has to make sure
  129. * that MFC is no longer processing */
  130. if (!dev->fw_virt_addr)
  131. return -EINVAL;
  132. dma_free_coherent(dev->mem_dev_l, dev->fw_size, dev->fw_virt_addr,
  133. dev->bank1);
  134. dev->fw_virt_addr = NULL;
  135. return 0;
  136. }
  137. /* Reset the device */
  138. int s5p_mfc_reset(struct s5p_mfc_dev *dev)
  139. {
  140. unsigned int mc_status;
  141. unsigned long timeout;
  142. int i;
  143. mfc_debug_enter();
  144. if (IS_MFCV6_PLUS(dev)) {
  145. /* Reset IP */
  146. /* except RISC, reset */
  147. mfc_write(dev, 0xFEE, S5P_FIMV_MFC_RESET_V6);
  148. /* reset release */
  149. mfc_write(dev, 0x0, S5P_FIMV_MFC_RESET_V6);
  150. /* Zero Initialization of MFC registers */
  151. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD_V6);
  152. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD_V6);
  153. mfc_write(dev, 0, S5P_FIMV_FW_VERSION_V6);
  154. for (i = 0; i < S5P_FIMV_REG_CLEAR_COUNT_V6; i++)
  155. mfc_write(dev, 0, S5P_FIMV_REG_CLEAR_BEGIN_V6 + (i*4));
  156. /* Reset */
  157. mfc_write(dev, 0, S5P_FIMV_RISC_ON_V6);
  158. mfc_write(dev, 0x1FFF, S5P_FIMV_MFC_RESET_V6);
  159. mfc_write(dev, 0, S5P_FIMV_MFC_RESET_V6);
  160. } else {
  161. /* Stop procedure */
  162. /* reset RISC */
  163. mfc_write(dev, 0x3f6, S5P_FIMV_SW_RESET);
  164. /* All reset except for MC */
  165. mfc_write(dev, 0x3e2, S5P_FIMV_SW_RESET);
  166. mdelay(10);
  167. timeout = jiffies + msecs_to_jiffies(MFC_BW_TIMEOUT);
  168. /* Check MC status */
  169. do {
  170. if (time_after(jiffies, timeout)) {
  171. mfc_err("Timeout while resetting MFC\n");
  172. return -EIO;
  173. }
  174. mc_status = mfc_read(dev, S5P_FIMV_MC_STATUS);
  175. } while (mc_status & 0x3);
  176. mfc_write(dev, 0x0, S5P_FIMV_SW_RESET);
  177. mfc_write(dev, 0x3fe, S5P_FIMV_SW_RESET);
  178. }
  179. mfc_debug_leave();
  180. return 0;
  181. }
  182. static inline void s5p_mfc_init_memctrl(struct s5p_mfc_dev *dev)
  183. {
  184. if (IS_MFCV6_PLUS(dev)) {
  185. mfc_write(dev, dev->bank1, S5P_FIMV_RISC_BASE_ADDRESS_V6);
  186. mfc_debug(2, "Base Address : %08x\n", dev->bank1);
  187. } else {
  188. mfc_write(dev, dev->bank1, S5P_FIMV_MC_DRAMBASE_ADR_A);
  189. mfc_write(dev, dev->bank2, S5P_FIMV_MC_DRAMBASE_ADR_B);
  190. mfc_debug(2, "Bank1: %08x, Bank2: %08x\n",
  191. dev->bank1, dev->bank2);
  192. }
  193. }
  194. static inline void s5p_mfc_clear_cmds(struct s5p_mfc_dev *dev)
  195. {
  196. if (IS_MFCV6_PLUS(dev)) {
  197. /* Zero initialization should be done before RESET.
  198. * Nothing to do here. */
  199. } else {
  200. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH0_INST_ID);
  201. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH1_INST_ID);
  202. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  203. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD);
  204. }
  205. }
  206. /* Initialize hardware */
  207. int s5p_mfc_init_hw(struct s5p_mfc_dev *dev)
  208. {
  209. unsigned int ver;
  210. int ret;
  211. mfc_debug_enter();
  212. if (!dev->fw_virt_addr) {
  213. mfc_err("Firmware memory is not allocated.\n");
  214. return -EINVAL;
  215. }
  216. /* 0. MFC reset */
  217. mfc_debug(2, "MFC reset..\n");
  218. s5p_mfc_clock_on();
  219. ret = s5p_mfc_reset(dev);
  220. if (ret) {
  221. mfc_err("Failed to reset MFC - timeout\n");
  222. return ret;
  223. }
  224. mfc_debug(2, "Done MFC reset..\n");
  225. /* 1. Set DRAM base Addr */
  226. s5p_mfc_init_memctrl(dev);
  227. /* 2. Initialize registers of channel I/F */
  228. s5p_mfc_clear_cmds(dev);
  229. /* 3. Release reset signal to the RISC */
  230. s5p_mfc_clean_dev_int_flags(dev);
  231. if (IS_MFCV6_PLUS(dev))
  232. mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
  233. else
  234. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  235. mfc_debug(2, "Will now wait for completion of firmware transfer\n");
  236. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_FW_STATUS_RET)) {
  237. mfc_err("Failed to load firmware\n");
  238. s5p_mfc_reset(dev);
  239. s5p_mfc_clock_off();
  240. return -EIO;
  241. }
  242. s5p_mfc_clean_dev_int_flags(dev);
  243. /* 4. Initialize firmware */
  244. ret = s5p_mfc_hw_call(dev->mfc_cmds, sys_init_cmd, dev);
  245. if (ret) {
  246. mfc_err("Failed to send command to MFC - timeout\n");
  247. s5p_mfc_reset(dev);
  248. s5p_mfc_clock_off();
  249. return ret;
  250. }
  251. mfc_debug(2, "Ok, now will write a command to init the system\n");
  252. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SYS_INIT_RET)) {
  253. mfc_err("Failed to load firmware\n");
  254. s5p_mfc_reset(dev);
  255. s5p_mfc_clock_off();
  256. return -EIO;
  257. }
  258. dev->int_cond = 0;
  259. if (dev->int_err != 0 || dev->int_type !=
  260. S5P_MFC_R2H_CMD_SYS_INIT_RET) {
  261. /* Failure. */
  262. mfc_err("Failed to init firmware - error: %d int: %d\n",
  263. dev->int_err, dev->int_type);
  264. s5p_mfc_reset(dev);
  265. s5p_mfc_clock_off();
  266. return -EIO;
  267. }
  268. if (IS_MFCV6_PLUS(dev))
  269. ver = mfc_read(dev, S5P_FIMV_FW_VERSION_V6);
  270. else
  271. ver = mfc_read(dev, S5P_FIMV_FW_VERSION);
  272. mfc_debug(2, "MFC F/W version : %02xyy, %02xmm, %02xdd\n",
  273. (ver >> 16) & 0xFF, (ver >> 8) & 0xFF, ver & 0xFF);
  274. s5p_mfc_clock_off();
  275. mfc_debug_leave();
  276. return 0;
  277. }
  278. /* Deinitialize hardware */
  279. void s5p_mfc_deinit_hw(struct s5p_mfc_dev *dev)
  280. {
  281. s5p_mfc_clock_on();
  282. s5p_mfc_reset(dev);
  283. s5p_mfc_hw_call(dev->mfc_ops, release_dev_context_buffer, dev);
  284. s5p_mfc_clock_off();
  285. }
  286. int s5p_mfc_sleep(struct s5p_mfc_dev *dev)
  287. {
  288. int ret;
  289. mfc_debug_enter();
  290. s5p_mfc_clock_on();
  291. s5p_mfc_clean_dev_int_flags(dev);
  292. ret = s5p_mfc_hw_call(dev->mfc_cmds, sleep_cmd, dev);
  293. if (ret) {
  294. mfc_err("Failed to send command to MFC - timeout\n");
  295. return ret;
  296. }
  297. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SLEEP_RET)) {
  298. mfc_err("Failed to sleep\n");
  299. return -EIO;
  300. }
  301. s5p_mfc_clock_off();
  302. dev->int_cond = 0;
  303. if (dev->int_err != 0 || dev->int_type !=
  304. S5P_MFC_R2H_CMD_SLEEP_RET) {
  305. /* Failure. */
  306. mfc_err("Failed to sleep - error: %d int: %d\n", dev->int_err,
  307. dev->int_type);
  308. return -EIO;
  309. }
  310. mfc_debug_leave();
  311. return ret;
  312. }
  313. int s5p_mfc_wakeup(struct s5p_mfc_dev *dev)
  314. {
  315. int ret;
  316. mfc_debug_enter();
  317. /* 0. MFC reset */
  318. mfc_debug(2, "MFC reset..\n");
  319. s5p_mfc_clock_on();
  320. ret = s5p_mfc_reset(dev);
  321. if (ret) {
  322. mfc_err("Failed to reset MFC - timeout\n");
  323. return ret;
  324. }
  325. mfc_debug(2, "Done MFC reset..\n");
  326. /* 1. Set DRAM base Addr */
  327. s5p_mfc_init_memctrl(dev);
  328. /* 2. Initialize registers of channel I/F */
  329. s5p_mfc_clear_cmds(dev);
  330. s5p_mfc_clean_dev_int_flags(dev);
  331. /* 3. Initialize firmware */
  332. ret = s5p_mfc_hw_call(dev->mfc_cmds, wakeup_cmd, dev);
  333. if (ret) {
  334. mfc_err("Failed to send command to MFC - timeout\n");
  335. return ret;
  336. }
  337. /* 4. Release reset signal to the RISC */
  338. if (IS_MFCV6_PLUS(dev))
  339. mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
  340. else
  341. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  342. mfc_debug(2, "Ok, now will write a command to wakeup the system\n");
  343. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_WAKEUP_RET)) {
  344. mfc_err("Failed to load firmware\n");
  345. return -EIO;
  346. }
  347. s5p_mfc_clock_off();
  348. dev->int_cond = 0;
  349. if (dev->int_err != 0 || dev->int_type !=
  350. S5P_MFC_R2H_CMD_WAKEUP_RET) {
  351. /* Failure. */
  352. mfc_err("Failed to wakeup - error: %d int: %d\n", dev->int_err,
  353. dev->int_type);
  354. return -EIO;
  355. }
  356. mfc_debug_leave();
  357. return 0;
  358. }
  359. int s5p_mfc_open_mfc_inst(struct s5p_mfc_dev *dev, struct s5p_mfc_ctx *ctx)
  360. {
  361. int ret = 0;
  362. ret = s5p_mfc_hw_call(dev->mfc_ops, alloc_instance_buffer, ctx);
  363. if (ret) {
  364. mfc_err("Failed allocating instance buffer\n");
  365. goto err;
  366. }
  367. if (ctx->type == MFCINST_DECODER) {
  368. ret = s5p_mfc_hw_call(dev->mfc_ops,
  369. alloc_dec_temp_buffers, ctx);
  370. if (ret) {
  371. mfc_err("Failed allocating temporary buffers\n");
  372. goto err_free_inst_buf;
  373. }
  374. }
  375. set_work_bit_irqsave(ctx);
  376. s5p_mfc_clean_ctx_int_flags(ctx);
  377. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  378. if (s5p_mfc_wait_for_done_ctx(ctx,
  379. S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET, 0)) {
  380. /* Error or timeout */
  381. mfc_err("Error getting instance from hardware\n");
  382. ret = -EIO;
  383. goto err_free_desc_buf;
  384. }
  385. mfc_debug(2, "Got instance number: %d\n", ctx->inst_no);
  386. return ret;
  387. err_free_desc_buf:
  388. if (ctx->type == MFCINST_DECODER)
  389. s5p_mfc_hw_call(dev->mfc_ops, release_dec_desc_buffer, ctx);
  390. err_free_inst_buf:
  391. s5p_mfc_hw_call(dev->mfc_ops, release_instance_buffer, ctx);
  392. err:
  393. return ret;
  394. }
  395. void s5p_mfc_close_mfc_inst(struct s5p_mfc_dev *dev, struct s5p_mfc_ctx *ctx)
  396. {
  397. ctx->state = MFCINST_RETURN_INST;
  398. set_work_bit_irqsave(ctx);
  399. s5p_mfc_clean_ctx_int_flags(ctx);
  400. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  401. /* Wait until instance is returned or timeout occurred */
  402. if (s5p_mfc_wait_for_done_ctx(ctx,
  403. S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET, 0))
  404. mfc_err("Err returning instance\n");
  405. /* Free resources */
  406. s5p_mfc_hw_call(dev->mfc_ops, release_codec_buffers, ctx);
  407. s5p_mfc_hw_call(dev->mfc_ops, release_instance_buffer, ctx);
  408. if (ctx->type == MFCINST_DECODER)
  409. s5p_mfc_hw_call(dev->mfc_ops, release_dec_desc_buffer, ctx);
  410. ctx->inst_no = MFC_NO_INSTANCE_SET;
  411. ctx->state = MFCINST_FREE;
  412. }