jpeg-regs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /* linux/drivers/media/platform/s5p-jpeg/jpeg-regs.h
  2. *
  3. * Register definition file for Samsung JPEG codec driver
  4. *
  5. * Copyright (c) 2011-2013 Samsung Electronics Co., Ltd.
  6. * http://www.samsung.com
  7. *
  8. * Author: Andrzej Pietrasiewicz <andrzej.p@samsung.com>
  9. * Author: Jacek Anaszewski <j.anaszewski@samsung.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef JPEG_REGS_H_
  16. #define JPEG_REGS_H_
  17. /* Register and bit definitions for S5PC210 */
  18. /* JPEG mode register */
  19. #define S5P_JPGMOD 0x00
  20. #define S5P_PROC_MODE_MASK (0x1 << 3)
  21. #define S5P_PROC_MODE_DECOMPR (0x1 << 3)
  22. #define S5P_PROC_MODE_COMPR (0x0 << 3)
  23. #define S5P_SUBSAMPLING_MODE_MASK 0x7
  24. #define S5P_SUBSAMPLING_MODE_444 (0x0 << 0)
  25. #define S5P_SUBSAMPLING_MODE_422 (0x1 << 0)
  26. #define S5P_SUBSAMPLING_MODE_420 (0x2 << 0)
  27. #define S5P_SUBSAMPLING_MODE_GRAY (0x3 << 0)
  28. /* JPEG operation status register */
  29. #define S5P_JPGOPR 0x04
  30. /* Quantization tables*/
  31. #define S5P_JPG_QTBL 0x08
  32. #define S5P_QT_NUMt_SHIFT(t) (((t) - 1) << 1)
  33. #define S5P_QT_NUMt_MASK(t) (0x3 << S5P_QT_NUMt_SHIFT(t))
  34. /* Huffman tables */
  35. #define S5P_JPG_HTBL 0x0c
  36. #define S5P_HT_NUMt_AC_SHIFT(t) (((t) << 1) - 1)
  37. #define S5P_HT_NUMt_AC_MASK(t) (0x1 << S5P_HT_NUMt_AC_SHIFT(t))
  38. #define S5P_HT_NUMt_DC_SHIFT(t) (((t) - 1) << 1)
  39. #define S5P_HT_NUMt_DC_MASK(t) (0x1 << S5P_HT_NUMt_DC_SHIFT(t))
  40. /* JPEG restart interval register upper byte */
  41. #define S5P_JPGDRI_U 0x10
  42. /* JPEG restart interval register lower byte */
  43. #define S5P_JPGDRI_L 0x14
  44. /* JPEG vertical resolution register upper byte */
  45. #define S5P_JPGY_U 0x18
  46. /* JPEG vertical resolution register lower byte */
  47. #define S5P_JPGY_L 0x1c
  48. /* JPEG horizontal resolution register upper byte */
  49. #define S5P_JPGX_U 0x20
  50. /* JPEG horizontal resolution register lower byte */
  51. #define S5P_JPGX_L 0x24
  52. /* JPEG byte count register upper byte */
  53. #define S5P_JPGCNT_U 0x28
  54. /* JPEG byte count register middle byte */
  55. #define S5P_JPGCNT_M 0x2c
  56. /* JPEG byte count register lower byte */
  57. #define S5P_JPGCNT_L 0x30
  58. /* JPEG interrupt setting register */
  59. #define S5P_JPGINTSE 0x34
  60. #define S5P_RSTm_INT_EN_MASK (0x1 << 7)
  61. #define S5P_RSTm_INT_EN (0x1 << 7)
  62. #define S5P_DATA_NUM_INT_EN_MASK (0x1 << 6)
  63. #define S5P_DATA_NUM_INT_EN (0x1 << 6)
  64. #define S5P_FINAL_MCU_NUM_INT_EN_MASK (0x1 << 5)
  65. #define S5P_FINAL_MCU_NUM_INT_EN (0x1 << 5)
  66. /* JPEG interrupt status register */
  67. #define S5P_JPGINTST 0x38
  68. #define S5P_RESULT_STAT_SHIFT 6
  69. #define S5P_RESULT_STAT_MASK (0x1 << S5P_RESULT_STAT_SHIFT)
  70. #define S5P_STREAM_STAT_SHIFT 5
  71. #define S5P_STREAM_STAT_MASK (0x1 << S5P_STREAM_STAT_SHIFT)
  72. /* JPEG command register */
  73. #define S5P_JPGCOM 0x4c
  74. #define S5P_INT_RELEASE (0x1 << 2)
  75. /* Raw image data r/w address register */
  76. #define S5P_JPG_IMGADR 0x50
  77. /* JPEG file r/w address register */
  78. #define S5P_JPG_JPGADR 0x58
  79. /* Coefficient for RGB-to-YCbCr converter register */
  80. #define S5P_JPG_COEF(n) (0x5c + (((n) - 1) << 2))
  81. #define S5P_COEFn_SHIFT(j) ((3 - (j)) << 3)
  82. #define S5P_COEFn_MASK(j) (0xff << S5P_COEFn_SHIFT(j))
  83. /* JPEG color mode register */
  84. #define S5P_JPGCMOD 0x68
  85. #define S5P_MOD_SEL_MASK (0x7 << 5)
  86. #define S5P_MOD_SEL_422 (0x1 << 5)
  87. #define S5P_MOD_SEL_565 (0x2 << 5)
  88. #define S5P_MODE_Y16_MASK (0x1 << 1)
  89. #define S5P_MODE_Y16 (0x1 << 1)
  90. /* JPEG clock control register */
  91. #define S5P_JPGCLKCON 0x6c
  92. #define S5P_CLK_DOWN_READY (0x1 << 1)
  93. #define S5P_POWER_ON (0x1 << 0)
  94. /* JPEG start register */
  95. #define S5P_JSTART 0x70
  96. /* JPEG SW reset register */
  97. #define S5P_JPG_SW_RESET 0x78
  98. /* JPEG timer setting register */
  99. #define S5P_JPG_TIMER_SE 0x7c
  100. #define S5P_TIMER_INT_EN_MASK (0x1 << 31)
  101. #define S5P_TIMER_INT_EN (0x1 << 31)
  102. #define S5P_TIMER_INIT_MASK 0x7fffffff
  103. /* JPEG timer status register */
  104. #define S5P_JPG_TIMER_ST 0x80
  105. #define S5P_TIMER_INT_STAT_SHIFT 31
  106. #define S5P_TIMER_INT_STAT_MASK (0x1 << S5P_TIMER_INT_STAT_SHIFT)
  107. #define S5P_TIMER_CNT_SHIFT 0
  108. #define S5P_TIMER_CNT_MASK 0x7fffffff
  109. /* JPEG decompression output format register */
  110. #define S5P_JPG_OUTFORM 0x88
  111. #define S5P_DEC_OUT_FORMAT_MASK (0x1 << 0)
  112. #define S5P_DEC_OUT_FORMAT_422 (0x0 << 0)
  113. #define S5P_DEC_OUT_FORMAT_420 (0x1 << 0)
  114. /* JPEG version register */
  115. #define S5P_JPG_VERSION 0x8c
  116. /* JPEG compressed stream size interrupt setting register */
  117. #define S5P_JPG_ENC_STREAM_INTSE 0x98
  118. #define S5P_ENC_STREAM_INT_MASK (0x1 << 24)
  119. #define S5P_ENC_STREAM_INT_EN (0x1 << 24)
  120. #define S5P_ENC_STREAM_BOUND_MASK 0xffffff
  121. /* JPEG compressed stream size interrupt status register */
  122. #define S5P_JPG_ENC_STREAM_INTST 0x9c
  123. #define S5P_ENC_STREAM_INT_STAT_MASK 0x1
  124. /* JPEG quantizer table register */
  125. #define S5P_JPG_QTBL_CONTENT(n) (0x400 + (n) * 0x100)
  126. /* JPEG DC Huffman table register */
  127. #define S5P_JPG_HDCTBL(n) (0x800 + (n) * 0x400)
  128. /* JPEG DC Huffman table register */
  129. #define S5P_JPG_HDCTBLG(n) (0x840 + (n) * 0x400)
  130. /* JPEG AC Huffman table register */
  131. #define S5P_JPG_HACTBL(n) (0x880 + (n) * 0x400)
  132. /* JPEG AC Huffman table register */
  133. #define S5P_JPG_HACTBLG(n) (0x8c0 + (n) * 0x400)
  134. /* Register and bit definitions for Exynos 4x12 */
  135. /* JPEG Codec Control Registers */
  136. #define EXYNOS4_JPEG_CNTL_REG 0x00
  137. #define EXYNOS4_INT_EN_REG 0x04
  138. #define EXYNOS4_INT_TIMER_COUNT_REG 0x08
  139. #define EXYNOS4_INT_STATUS_REG 0x0c
  140. #define EXYNOS4_OUT_MEM_BASE_REG 0x10
  141. #define EXYNOS4_JPEG_IMG_SIZE_REG 0x14
  142. #define EXYNOS4_IMG_BA_PLANE_1_REG 0x18
  143. #define EXYNOS4_IMG_SO_PLANE_1_REG 0x1c
  144. #define EXYNOS4_IMG_PO_PLANE_1_REG 0x20
  145. #define EXYNOS4_IMG_BA_PLANE_2_REG 0x24
  146. #define EXYNOS4_IMG_SO_PLANE_2_REG 0x28
  147. #define EXYNOS4_IMG_PO_PLANE_2_REG 0x2c
  148. #define EXYNOS4_IMG_BA_PLANE_3_REG 0x30
  149. #define EXYNOS4_IMG_SO_PLANE_3_REG 0x34
  150. #define EXYNOS4_IMG_PO_PLANE_3_REG 0x38
  151. #define EXYNOS4_TBL_SEL_REG 0x3c
  152. #define EXYNOS4_IMG_FMT_REG 0x40
  153. #define EXYNOS4_BITSTREAM_SIZE_REG 0x44
  154. #define EXYNOS4_PADDING_REG 0x48
  155. #define EXYNOS4_HUFF_CNT_REG 0x4c
  156. #define EXYNOS4_FIFO_STATUS_REG 0x50
  157. #define EXYNOS4_DECODE_XY_SIZE_REG 0x54
  158. #define EXYNOS4_DECODE_IMG_FMT_REG 0x58
  159. #define EXYNOS4_QUAN_TBL_ENTRY_REG 0x100
  160. #define EXYNOS4_HUFF_TBL_ENTRY_REG 0x200
  161. /****************************************************************/
  162. /* Bit definition part */
  163. /****************************************************************/
  164. /* JPEG CNTL Register bit */
  165. #define EXYNOS4_ENC_DEC_MODE_MASK (0xfffffffc << 0)
  166. #define EXYNOS4_DEC_MODE (1 << 0)
  167. #define EXYNOS4_ENC_MODE (1 << 1)
  168. #define EXYNOS4_AUTO_RST_MARKER (1 << 2)
  169. #define EXYNOS4_RST_INTERVAL_SHIFT 3
  170. #define EXYNOS4_RST_INTERVAL(x) (((x) & 0xffff) \
  171. << EXYNOS4_RST_INTERVAL_SHIFT)
  172. #define EXYNOS4_HUF_TBL_EN (1 << 19)
  173. #define EXYNOS4_HOR_SCALING_SHIFT 20
  174. #define EXYNOS4_HOR_SCALING_MASK (3 << EXYNOS4_HOR_SCALING_SHIFT)
  175. #define EXYNOS4_HOR_SCALING(x) (((x) & 0x3) \
  176. << EXYNOS4_HOR_SCALING_SHIFT)
  177. #define EXYNOS4_VER_SCALING_SHIFT 22
  178. #define EXYNOS4_VER_SCALING_MASK (3 << EXYNOS4_VER_SCALING_SHIFT)
  179. #define EXYNOS4_VER_SCALING(x) (((x) & 0x3) \
  180. << EXYNOS4_VER_SCALING_SHIFT)
  181. #define EXYNOS4_PADDING (1 << 27)
  182. #define EXYNOS4_SYS_INT_EN (1 << 28)
  183. #define EXYNOS4_SOFT_RESET_HI (1 << 29)
  184. /* JPEG INT Register bit */
  185. #define EXYNOS4_INT_EN_MASK (0x1f << 0)
  186. #define EXYNOS4_PROT_ERR_INT_EN (1 << 0)
  187. #define EXYNOS4_IMG_COMPLETION_INT_EN (1 << 1)
  188. #define EXYNOS4_DEC_INVALID_FORMAT_EN (1 << 2)
  189. #define EXYNOS4_MULTI_SCAN_ERROR_EN (1 << 3)
  190. #define EXYNOS4_FRAME_ERR_EN (1 << 4)
  191. #define EXYNOS4_INT_EN_ALL (0x1f << 0)
  192. #define EXYNOS4_MOD_REG_PROC_ENC (0 << 3)
  193. #define EXYNOS4_MOD_REG_PROC_DEC (1 << 3)
  194. #define EXYNOS4_MOD_REG_SUBSAMPLE_444 (0 << 0)
  195. #define EXYNOS4_MOD_REG_SUBSAMPLE_422 (1 << 0)
  196. #define EXYNOS4_MOD_REG_SUBSAMPLE_420 (2 << 0)
  197. #define EXYNOS4_MOD_REG_SUBSAMPLE_GRAY (3 << 0)
  198. /* JPEG IMAGE SIZE Register bit */
  199. #define EXYNOS4_X_SIZE_SHIFT 0
  200. #define EXYNOS4_X_SIZE_MASK (0xffff << EXYNOS4_X_SIZE_SHIFT)
  201. #define EXYNOS4_X_SIZE(x) (((x) & 0xffff) << EXYNOS4_X_SIZE_SHIFT)
  202. #define EXYNOS4_Y_SIZE_SHIFT 16
  203. #define EXYNOS4_Y_SIZE_MASK (0xffff << EXYNOS4_Y_SIZE_SHIFT)
  204. #define EXYNOS4_Y_SIZE(x) (((x) & 0xffff) << EXYNOS4_Y_SIZE_SHIFT)
  205. /* JPEG IMAGE FORMAT Register bit */
  206. #define EXYNOS4_ENC_IN_FMT_MASK 0xffff0000
  207. #define EXYNOS4_ENC_GRAY_IMG (0 << 0)
  208. #define EXYNOS4_ENC_RGB_IMG (1 << 0)
  209. #define EXYNOS4_ENC_YUV_444_IMG (2 << 0)
  210. #define EXYNOS4_ENC_YUV_422_IMG (3 << 0)
  211. #define EXYNOS4_ENC_YUV_440_IMG (4 << 0)
  212. #define EXYNOS4_DEC_GRAY_IMG (0 << 0)
  213. #define EXYNOS4_DEC_RGB_IMG (1 << 0)
  214. #define EXYNOS4_DEC_YUV_444_IMG (2 << 0)
  215. #define EXYNOS4_DEC_YUV_422_IMG (3 << 0)
  216. #define EXYNOS4_DEC_YUV_420_IMG (4 << 0)
  217. #define EXYNOS4_GRAY_IMG_IP_SHIFT 3
  218. #define EXYNOS4_GRAY_IMG_IP_MASK (7 << EXYNOS4_GRAY_IMG_IP_SHIFT)
  219. #define EXYNOS4_GRAY_IMG_IP (4 << EXYNOS4_GRAY_IMG_IP_SHIFT)
  220. #define EXYNOS4_RGB_IP_SHIFT 6
  221. #define EXYNOS4_RGB_IP_MASK (7 << EXYNOS4_RGB_IP_SHIFT)
  222. #define EXYNOS4_RGB_IP_RGB_16BIT_IMG (4 << EXYNOS4_RGB_IP_SHIFT)
  223. #define EXYNOS4_RGB_IP_RGB_32BIT_IMG (5 << EXYNOS4_RGB_IP_SHIFT)
  224. #define EXYNOS4_YUV_444_IP_SHIFT 9
  225. #define EXYNOS4_YUV_444_IP_MASK (7 << EXYNOS4_YUV_444_IP_SHIFT)
  226. #define EXYNOS4_YUV_444_IP_YUV_444_2P_IMG (4 << EXYNOS4_YUV_444_IP_SHIFT)
  227. #define EXYNOS4_YUV_444_IP_YUV_444_3P_IMG (5 << EXYNOS4_YUV_444_IP_SHIFT)
  228. #define EXYNOS4_YUV_422_IP_SHIFT 12
  229. #define EXYNOS4_YUV_422_IP_MASK (7 << EXYNOS4_YUV_422_IP_SHIFT)
  230. #define EXYNOS4_YUV_422_IP_YUV_422_1P_IMG (4 << EXYNOS4_YUV_422_IP_SHIFT)
  231. #define EXYNOS4_YUV_422_IP_YUV_422_2P_IMG (5 << EXYNOS4_YUV_422_IP_SHIFT)
  232. #define EXYNOS4_YUV_422_IP_YUV_422_3P_IMG (6 << EXYNOS4_YUV_422_IP_SHIFT)
  233. #define EXYNOS4_YUV_420_IP_SHIFT 15
  234. #define EXYNOS4_YUV_420_IP_MASK (7 << EXYNOS4_YUV_420_IP_SHIFT)
  235. #define EXYNOS4_YUV_420_IP_YUV_420_2P_IMG (4 << EXYNOS4_YUV_420_IP_SHIFT)
  236. #define EXYNOS4_YUV_420_IP_YUV_420_3P_IMG (5 << EXYNOS4_YUV_420_IP_SHIFT)
  237. #define EXYNOS4_ENC_FMT_SHIFT 24
  238. #define EXYNOS4_ENC_FMT_MASK (3 << EXYNOS4_ENC_FMT_SHIFT)
  239. #define EXYNOS4_ENC_FMT_GRAY (0 << EXYNOS4_ENC_FMT_SHIFT)
  240. #define EXYNOS4_ENC_FMT_YUV_444 (1 << EXYNOS4_ENC_FMT_SHIFT)
  241. #define EXYNOS4_ENC_FMT_YUV_422 (2 << EXYNOS4_ENC_FMT_SHIFT)
  242. #define EXYNOS4_ENC_FMT_YUV_420 (3 << EXYNOS4_ENC_FMT_SHIFT)
  243. #define EXYNOS4_JPEG_DECODED_IMG_FMT_MASK 0x03
  244. #define EXYNOS4_SWAP_CHROMA_CRCB (1 << 26)
  245. #define EXYNOS4_SWAP_CHROMA_CBCR (0 << 26)
  246. /* JPEG HUFF count Register bit */
  247. #define EXYNOS4_HUFF_COUNT_MASK 0xffff
  248. /* JPEG Decoded_img_x_y_size Register bit */
  249. #define EXYNOS4_DECODED_SIZE_MASK 0x0000ffff
  250. /* JPEG Decoded image format Register bit */
  251. #define EXYNOS4_DECODED_IMG_FMT_MASK 0x3
  252. /* JPEG TBL SEL Register bit */
  253. #define EXYNOS4_Q_TBL_COMP1_0 (0 << 0)
  254. #define EXYNOS4_Q_TBL_COMP1_1 (1 << 0)
  255. #define EXYNOS4_Q_TBL_COMP1_2 (2 << 0)
  256. #define EXYNOS4_Q_TBL_COMP1_3 (3 << 0)
  257. #define EXYNOS4_Q_TBL_COMP2_0 (0 << 2)
  258. #define EXYNOS4_Q_TBL_COMP2_1 (1 << 2)
  259. #define EXYNOS4_Q_TBL_COMP2_2 (2 << 2)
  260. #define EXYNOS4_Q_TBL_COMP2_3 (3 << 2)
  261. #define EXYNOS4_Q_TBL_COMP3_0 (0 << 4)
  262. #define EXYNOS4_Q_TBL_COMP3_1 (1 << 4)
  263. #define EXYNOS4_Q_TBL_COMP3_2 (2 << 4)
  264. #define EXYNOS4_Q_TBL_COMP3_3 (3 << 4)
  265. #define EXYNOS4_HUFF_TBL_COMP1_AC_0_DC_0 (0 << 6)
  266. #define EXYNOS4_HUFF_TBL_COMP1_AC_0_DC_1 (1 << 6)
  267. #define EXYNOS4_HUFF_TBL_COMP1_AC_1_DC_0 (2 << 6)
  268. #define EXYNOS4_HUFF_TBL_COMP1_AC_1_DC_1 (3 << 6)
  269. #define EXYNOS4_HUFF_TBL_COMP2_AC_0_DC_0 (0 << 8)
  270. #define EXYNOS4_HUFF_TBL_COMP2_AC_0_DC_1 (1 << 8)
  271. #define EXYNOS4_HUFF_TBL_COMP2_AC_1_DC_0 (2 << 8)
  272. #define EXYNOS4_HUFF_TBL_COMP2_AC_1_DC_1 (3 << 8)
  273. #define EXYNOS4_HUFF_TBL_COMP3_AC_0_DC_0 (0 << 10)
  274. #define EXYNOS4_HUFF_TBL_COMP3_AC_0_DC_1 (1 << 10)
  275. #define EXYNOS4_HUFF_TBL_COMP3_AC_1_DC_0 (2 << 10)
  276. #define EXYNOS4_HUFF_TBL_COMP3_AC_1_DC_1 (3 << 10)
  277. /* JPEG quantizer table register */
  278. #define EXYNOS4_QTBL_CONTENT(n) (0x100 + (n) * 0x40)
  279. /* JPEG DC luminance (code length) Huffman table register */
  280. #define EXYNOS4_HUFF_TBL_HDCLL 0x200
  281. /* JPEG DC luminance (values) Huffman table register */
  282. #define EXYNOS4_HUFF_TBL_HDCLV 0x210
  283. /* JPEG DC chrominance (code length) Huffman table register */
  284. #define EXYNOS4_HUFF_TBL_HDCCL 0x220
  285. /* JPEG DC chrominance (values) Huffman table register */
  286. #define EXYNOS4_HUFF_TBL_HDCCV 0x230
  287. /* JPEG AC luminance (code length) Huffman table register */
  288. #define EXYNOS4_HUFF_TBL_HACLL 0x240
  289. /* JPEG AC luminance (values) Huffman table register */
  290. #define EXYNOS4_HUFF_TBL_HACLV 0x250
  291. /* JPEG AC chrominance (code length) Huffman table register */
  292. #define EXYNOS4_HUFF_TBL_HACCL 0x300
  293. /* JPEG AC chrominance (values) Huffman table register */
  294. #define EXYNOS4_HUFF_TBL_HACCV 0x310
  295. #endif /* JPEG_REGS_H_ */