rtl2832.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "rtl2832_priv.h"
  21. #include "dvb_math.h"
  22. #include <linux/bitops.h>
  23. /* Max transfer size done by I2C transfer functions */
  24. #define MAX_XFER_SIZE 64
  25. #define REG_MASK(b) (BIT(b + 1) - 1)
  26. static const struct rtl2832_reg_entry registers[] = {
  27. [DVBT_SOFT_RST] = {0x1, 0x1, 2, 2},
  28. [DVBT_IIC_REPEAT] = {0x1, 0x1, 3, 3},
  29. [DVBT_TR_WAIT_MIN_8K] = {0x1, 0x88, 11, 2},
  30. [DVBT_RSD_BER_FAIL_VAL] = {0x1, 0x8f, 15, 0},
  31. [DVBT_EN_BK_TRK] = {0x1, 0xa6, 7, 7},
  32. [DVBT_AD_EN_REG] = {0x0, 0x8, 7, 7},
  33. [DVBT_AD_EN_REG1] = {0x0, 0x8, 6, 6},
  34. [DVBT_EN_BBIN] = {0x1, 0xb1, 0, 0},
  35. [DVBT_MGD_THD0] = {0x1, 0x95, 7, 0},
  36. [DVBT_MGD_THD1] = {0x1, 0x96, 7, 0},
  37. [DVBT_MGD_THD2] = {0x1, 0x97, 7, 0},
  38. [DVBT_MGD_THD3] = {0x1, 0x98, 7, 0},
  39. [DVBT_MGD_THD4] = {0x1, 0x99, 7, 0},
  40. [DVBT_MGD_THD5] = {0x1, 0x9a, 7, 0},
  41. [DVBT_MGD_THD6] = {0x1, 0x9b, 7, 0},
  42. [DVBT_MGD_THD7] = {0x1, 0x9c, 7, 0},
  43. [DVBT_EN_CACQ_NOTCH] = {0x1, 0x61, 4, 4},
  44. [DVBT_AD_AV_REF] = {0x0, 0x9, 6, 0},
  45. [DVBT_REG_PI] = {0x0, 0xa, 2, 0},
  46. [DVBT_PIP_ON] = {0x0, 0x21, 3, 3},
  47. [DVBT_SCALE1_B92] = {0x2, 0x92, 7, 0},
  48. [DVBT_SCALE1_B93] = {0x2, 0x93, 7, 0},
  49. [DVBT_SCALE1_BA7] = {0x2, 0xa7, 7, 0},
  50. [DVBT_SCALE1_BA9] = {0x2, 0xa9, 7, 0},
  51. [DVBT_SCALE1_BAA] = {0x2, 0xaa, 7, 0},
  52. [DVBT_SCALE1_BAB] = {0x2, 0xab, 7, 0},
  53. [DVBT_SCALE1_BAC] = {0x2, 0xac, 7, 0},
  54. [DVBT_SCALE1_BB0] = {0x2, 0xb0, 7, 0},
  55. [DVBT_SCALE1_BB1] = {0x2, 0xb1, 7, 0},
  56. [DVBT_KB_P1] = {0x1, 0x64, 3, 1},
  57. [DVBT_KB_P2] = {0x1, 0x64, 6, 4},
  58. [DVBT_KB_P3] = {0x1, 0x65, 2, 0},
  59. [DVBT_OPT_ADC_IQ] = {0x0, 0x6, 5, 4},
  60. [DVBT_AD_AVI] = {0x0, 0x9, 1, 0},
  61. [DVBT_AD_AVQ] = {0x0, 0x9, 3, 2},
  62. [DVBT_K1_CR_STEP12] = {0x2, 0xad, 9, 4},
  63. [DVBT_TRK_KS_P2] = {0x1, 0x6f, 2, 0},
  64. [DVBT_TRK_KS_I2] = {0x1, 0x70, 5, 3},
  65. [DVBT_TR_THD_SET2] = {0x1, 0x72, 3, 0},
  66. [DVBT_TRK_KC_P2] = {0x1, 0x73, 5, 3},
  67. [DVBT_TRK_KC_I2] = {0x1, 0x75, 2, 0},
  68. [DVBT_CR_THD_SET2] = {0x1, 0x76, 7, 6},
  69. [DVBT_PSET_IFFREQ] = {0x1, 0x19, 21, 0},
  70. [DVBT_SPEC_INV] = {0x1, 0x15, 0, 0},
  71. [DVBT_RSAMP_RATIO] = {0x1, 0x9f, 27, 2},
  72. [DVBT_CFREQ_OFF_RATIO] = {0x1, 0x9d, 23, 4},
  73. [DVBT_FSM_STAGE] = {0x3, 0x51, 6, 3},
  74. [DVBT_RX_CONSTEL] = {0x3, 0x3c, 3, 2},
  75. [DVBT_RX_HIER] = {0x3, 0x3c, 6, 4},
  76. [DVBT_RX_C_RATE_LP] = {0x3, 0x3d, 2, 0},
  77. [DVBT_RX_C_RATE_HP] = {0x3, 0x3d, 5, 3},
  78. [DVBT_GI_IDX] = {0x3, 0x51, 1, 0},
  79. [DVBT_FFT_MODE_IDX] = {0x3, 0x51, 2, 2},
  80. [DVBT_RSD_BER_EST] = {0x3, 0x4e, 15, 0},
  81. [DVBT_CE_EST_EVM] = {0x4, 0xc, 15, 0},
  82. [DVBT_RF_AGC_VAL] = {0x3, 0x5b, 13, 0},
  83. [DVBT_IF_AGC_VAL] = {0x3, 0x59, 13, 0},
  84. [DVBT_DAGC_VAL] = {0x3, 0x5, 7, 0},
  85. [DVBT_SFREQ_OFF] = {0x3, 0x18, 13, 0},
  86. [DVBT_CFREQ_OFF] = {0x3, 0x5f, 17, 0},
  87. [DVBT_POLAR_RF_AGC] = {0x0, 0xe, 1, 1},
  88. [DVBT_POLAR_IF_AGC] = {0x0, 0xe, 0, 0},
  89. [DVBT_AAGC_HOLD] = {0x1, 0x4, 5, 5},
  90. [DVBT_EN_RF_AGC] = {0x1, 0x4, 6, 6},
  91. [DVBT_EN_IF_AGC] = {0x1, 0x4, 7, 7},
  92. [DVBT_IF_AGC_MIN] = {0x1, 0x8, 7, 0},
  93. [DVBT_IF_AGC_MAX] = {0x1, 0x9, 7, 0},
  94. [DVBT_RF_AGC_MIN] = {0x1, 0xa, 7, 0},
  95. [DVBT_RF_AGC_MAX] = {0x1, 0xb, 7, 0},
  96. [DVBT_IF_AGC_MAN] = {0x1, 0xc, 6, 6},
  97. [DVBT_IF_AGC_MAN_VAL] = {0x1, 0xc, 13, 0},
  98. [DVBT_RF_AGC_MAN] = {0x1, 0xe, 6, 6},
  99. [DVBT_RF_AGC_MAN_VAL] = {0x1, 0xe, 13, 0},
  100. [DVBT_DAGC_TRG_VAL] = {0x1, 0x12, 7, 0},
  101. [DVBT_AGC_TARG_VAL_0] = {0x1, 0x2, 0, 0},
  102. [DVBT_AGC_TARG_VAL_8_1] = {0x1, 0x3, 7, 0},
  103. [DVBT_AAGC_LOOP_GAIN] = {0x1, 0xc7, 5, 1},
  104. [DVBT_LOOP_GAIN2_3_0] = {0x1, 0x4, 4, 1},
  105. [DVBT_LOOP_GAIN2_4] = {0x1, 0x5, 7, 7},
  106. [DVBT_LOOP_GAIN3] = {0x1, 0xc8, 4, 0},
  107. [DVBT_VTOP1] = {0x1, 0x6, 5, 0},
  108. [DVBT_VTOP2] = {0x1, 0xc9, 5, 0},
  109. [DVBT_VTOP3] = {0x1, 0xca, 5, 0},
  110. [DVBT_KRF1] = {0x1, 0xcb, 7, 0},
  111. [DVBT_KRF2] = {0x1, 0x7, 7, 0},
  112. [DVBT_KRF3] = {0x1, 0xcd, 7, 0},
  113. [DVBT_KRF4] = {0x1, 0xce, 7, 0},
  114. [DVBT_EN_GI_PGA] = {0x1, 0xe5, 0, 0},
  115. [DVBT_THD_LOCK_UP] = {0x1, 0xd9, 8, 0},
  116. [DVBT_THD_LOCK_DW] = {0x1, 0xdb, 8, 0},
  117. [DVBT_THD_UP1] = {0x1, 0xdd, 7, 0},
  118. [DVBT_THD_DW1] = {0x1, 0xde, 7, 0},
  119. [DVBT_INTER_CNT_LEN] = {0x1, 0xd8, 3, 0},
  120. [DVBT_GI_PGA_STATE] = {0x1, 0xe6, 3, 3},
  121. [DVBT_EN_AGC_PGA] = {0x1, 0xd7, 0, 0},
  122. [DVBT_CKOUTPAR] = {0x1, 0x7b, 5, 5},
  123. [DVBT_CKOUT_PWR] = {0x1, 0x7b, 6, 6},
  124. [DVBT_SYNC_DUR] = {0x1, 0x7b, 7, 7},
  125. [DVBT_ERR_DUR] = {0x1, 0x7c, 0, 0},
  126. [DVBT_SYNC_LVL] = {0x1, 0x7c, 1, 1},
  127. [DVBT_ERR_LVL] = {0x1, 0x7c, 2, 2},
  128. [DVBT_VAL_LVL] = {0x1, 0x7c, 3, 3},
  129. [DVBT_SERIAL] = {0x1, 0x7c, 4, 4},
  130. [DVBT_SER_LSB] = {0x1, 0x7c, 5, 5},
  131. [DVBT_CDIV_PH0] = {0x1, 0x7d, 3, 0},
  132. [DVBT_CDIV_PH1] = {0x1, 0x7d, 7, 4},
  133. [DVBT_MPEG_IO_OPT_2_2] = {0x0, 0x6, 7, 7},
  134. [DVBT_MPEG_IO_OPT_1_0] = {0x0, 0x7, 7, 6},
  135. [DVBT_CKOUTPAR_PIP] = {0x0, 0xb7, 4, 4},
  136. [DVBT_CKOUT_PWR_PIP] = {0x0, 0xb7, 3, 3},
  137. [DVBT_SYNC_LVL_PIP] = {0x0, 0xb7, 2, 2},
  138. [DVBT_ERR_LVL_PIP] = {0x0, 0xb7, 1, 1},
  139. [DVBT_VAL_LVL_PIP] = {0x0, 0xb7, 0, 0},
  140. [DVBT_CKOUTPAR_PID] = {0x0, 0xb9, 4, 4},
  141. [DVBT_CKOUT_PWR_PID] = {0x0, 0xb9, 3, 3},
  142. [DVBT_SYNC_LVL_PID] = {0x0, 0xb9, 2, 2},
  143. [DVBT_ERR_LVL_PID] = {0x0, 0xb9, 1, 1},
  144. [DVBT_VAL_LVL_PID] = {0x0, 0xb9, 0, 0},
  145. [DVBT_SM_PASS] = {0x1, 0x93, 11, 0},
  146. [DVBT_AD7_SETTING] = {0x0, 0x11, 15, 0},
  147. [DVBT_RSSI_R] = {0x3, 0x1, 6, 0},
  148. [DVBT_ACI_DET_IND] = {0x3, 0x12, 0, 0},
  149. [DVBT_REG_MON] = {0x0, 0xd, 1, 0},
  150. [DVBT_REG_MONSEL] = {0x0, 0xd, 2, 2},
  151. [DVBT_REG_GPE] = {0x0, 0xd, 7, 7},
  152. [DVBT_REG_GPO] = {0x0, 0x10, 0, 0},
  153. [DVBT_REG_4MSEL] = {0x0, 0x13, 0, 0},
  154. };
  155. /* write multiple hardware registers */
  156. static int rtl2832_wr(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  157. {
  158. int ret;
  159. u8 buf[MAX_XFER_SIZE];
  160. struct i2c_msg msg[1] = {
  161. {
  162. .addr = priv->cfg.i2c_addr,
  163. .flags = 0,
  164. .len = 1 + len,
  165. .buf = buf,
  166. }
  167. };
  168. if (1 + len > sizeof(buf)) {
  169. dev_warn(&priv->i2c->dev,
  170. "%s: i2c wr reg=%04x: len=%d is too big!\n",
  171. KBUILD_MODNAME, reg, len);
  172. return -EINVAL;
  173. }
  174. buf[0] = reg;
  175. memcpy(&buf[1], val, len);
  176. ret = i2c_transfer(priv->i2c_adapter, msg, 1);
  177. if (ret == 1) {
  178. ret = 0;
  179. } else {
  180. dev_warn(&priv->i2c->dev,
  181. "%s: i2c wr failed=%d reg=%02x len=%d\n",
  182. KBUILD_MODNAME, ret, reg, len);
  183. ret = -EREMOTEIO;
  184. }
  185. return ret;
  186. }
  187. /* read multiple hardware registers */
  188. static int rtl2832_rd(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  189. {
  190. int ret;
  191. struct i2c_msg msg[2] = {
  192. {
  193. .addr = priv->cfg.i2c_addr,
  194. .flags = 0,
  195. .len = 1,
  196. .buf = &reg,
  197. }, {
  198. .addr = priv->cfg.i2c_addr,
  199. .flags = I2C_M_RD,
  200. .len = len,
  201. .buf = val,
  202. }
  203. };
  204. ret = i2c_transfer(priv->i2c_adapter, msg, 2);
  205. if (ret == 2) {
  206. ret = 0;
  207. } else {
  208. dev_warn(&priv->i2c->dev,
  209. "%s: i2c rd failed=%d reg=%02x len=%d\n",
  210. KBUILD_MODNAME, ret, reg, len);
  211. ret = -EREMOTEIO;
  212. }
  213. return ret;
  214. }
  215. /* write multiple registers */
  216. static int rtl2832_wr_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  217. int len)
  218. {
  219. int ret;
  220. /* switch bank if needed */
  221. if (page != priv->page) {
  222. ret = rtl2832_wr(priv, 0x00, &page, 1);
  223. if (ret)
  224. return ret;
  225. priv->page = page;
  226. }
  227. return rtl2832_wr(priv, reg, val, len);
  228. }
  229. /* read multiple registers */
  230. static int rtl2832_rd_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  231. int len)
  232. {
  233. int ret;
  234. /* switch bank if needed */
  235. if (page != priv->page) {
  236. ret = rtl2832_wr(priv, 0x00, &page, 1);
  237. if (ret)
  238. return ret;
  239. priv->page = page;
  240. }
  241. return rtl2832_rd(priv, reg, val, len);
  242. }
  243. #if 0 /* currently not used */
  244. /* write single register */
  245. static int rtl2832_wr_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 val)
  246. {
  247. return rtl2832_wr_regs(priv, reg, page, &val, 1);
  248. }
  249. #endif
  250. /* read single register */
  251. static int rtl2832_rd_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val)
  252. {
  253. return rtl2832_rd_regs(priv, reg, page, val, 1);
  254. }
  255. static int rtl2832_rd_demod_reg(struct rtl2832_priv *priv, int reg, u32 *val)
  256. {
  257. int ret;
  258. u8 reg_start_addr;
  259. u8 msb, lsb;
  260. u8 page;
  261. u8 reading[4];
  262. u32 reading_tmp;
  263. int i;
  264. u8 len;
  265. u32 mask;
  266. reg_start_addr = registers[reg].start_address;
  267. msb = registers[reg].msb;
  268. lsb = registers[reg].lsb;
  269. page = registers[reg].page;
  270. len = (msb >> 3) + 1;
  271. mask = REG_MASK(msb - lsb);
  272. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  273. if (ret)
  274. goto err;
  275. reading_tmp = 0;
  276. for (i = 0; i < len; i++)
  277. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  278. *val = (reading_tmp >> lsb) & mask;
  279. return ret;
  280. err:
  281. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  282. return ret;
  283. }
  284. static int rtl2832_wr_demod_reg(struct rtl2832_priv *priv, int reg, u32 val)
  285. {
  286. int ret, i;
  287. u8 len;
  288. u8 reg_start_addr;
  289. u8 msb, lsb;
  290. u8 page;
  291. u32 mask;
  292. u8 reading[4];
  293. u8 writing[4];
  294. u32 reading_tmp;
  295. u32 writing_tmp;
  296. reg_start_addr = registers[reg].start_address;
  297. msb = registers[reg].msb;
  298. lsb = registers[reg].lsb;
  299. page = registers[reg].page;
  300. len = (msb >> 3) + 1;
  301. mask = REG_MASK(msb - lsb);
  302. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  303. if (ret)
  304. goto err;
  305. reading_tmp = 0;
  306. for (i = 0; i < len; i++)
  307. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  308. writing_tmp = reading_tmp & ~(mask << lsb);
  309. writing_tmp |= ((val & mask) << lsb);
  310. for (i = 0; i < len; i++)
  311. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  312. ret = rtl2832_wr_regs(priv, reg_start_addr, page, &writing[0], len);
  313. if (ret)
  314. goto err;
  315. return ret;
  316. err:
  317. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  318. return ret;
  319. }
  320. static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  321. {
  322. int ret;
  323. struct rtl2832_priv *priv = fe->demodulator_priv;
  324. dev_dbg(&priv->i2c->dev, "%s: enable=%d\n", __func__, enable);
  325. /* gate already open or close */
  326. if (priv->i2c_gate_state == enable)
  327. return 0;
  328. ret = rtl2832_wr_demod_reg(priv, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
  329. if (ret)
  330. goto err;
  331. priv->i2c_gate_state = enable;
  332. return ret;
  333. err:
  334. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  335. return ret;
  336. }
  337. static int rtl2832_set_if(struct dvb_frontend *fe, u32 if_freq)
  338. {
  339. struct rtl2832_priv *priv = fe->demodulator_priv;
  340. int ret;
  341. u64 pset_iffreq;
  342. u8 en_bbin = (if_freq == 0 ? 0x1 : 0x0);
  343. /*
  344. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  345. * / CrystalFreqHz)
  346. */
  347. pset_iffreq = if_freq % priv->cfg.xtal;
  348. pset_iffreq *= 0x400000;
  349. pset_iffreq = div_u64(pset_iffreq, priv->cfg.xtal);
  350. pset_iffreq = -pset_iffreq;
  351. pset_iffreq = pset_iffreq & 0x3fffff;
  352. dev_dbg(&priv->i2c->dev, "%s: if_frequency=%d pset_iffreq=%08x\n",
  353. __func__, if_freq, (unsigned)pset_iffreq);
  354. ret = rtl2832_wr_demod_reg(priv, DVBT_EN_BBIN, en_bbin);
  355. if (ret)
  356. return ret;
  357. ret = rtl2832_wr_demod_reg(priv, DVBT_PSET_IFFREQ, pset_iffreq);
  358. return ret;
  359. }
  360. static int rtl2832_init(struct dvb_frontend *fe)
  361. {
  362. struct rtl2832_priv *priv = fe->demodulator_priv;
  363. const struct rtl2832_reg_value *init;
  364. int i, ret, len;
  365. /* initialization values for the demodulator registers */
  366. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  367. {DVBT_AD_EN_REG, 0x1},
  368. {DVBT_AD_EN_REG1, 0x1},
  369. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  370. {DVBT_MGD_THD0, 0x10},
  371. {DVBT_MGD_THD1, 0x20},
  372. {DVBT_MGD_THD2, 0x20},
  373. {DVBT_MGD_THD3, 0x40},
  374. {DVBT_MGD_THD4, 0x22},
  375. {DVBT_MGD_THD5, 0x32},
  376. {DVBT_MGD_THD6, 0x37},
  377. {DVBT_MGD_THD7, 0x39},
  378. {DVBT_EN_BK_TRK, 0x0},
  379. {DVBT_EN_CACQ_NOTCH, 0x0},
  380. {DVBT_AD_AV_REF, 0x2a},
  381. {DVBT_REG_PI, 0x6},
  382. {DVBT_PIP_ON, 0x0},
  383. {DVBT_CDIV_PH0, 0x8},
  384. {DVBT_CDIV_PH1, 0x8},
  385. {DVBT_SCALE1_B92, 0x4},
  386. {DVBT_SCALE1_B93, 0xb0},
  387. {DVBT_SCALE1_BA7, 0x78},
  388. {DVBT_SCALE1_BA9, 0x28},
  389. {DVBT_SCALE1_BAA, 0x59},
  390. {DVBT_SCALE1_BAB, 0x83},
  391. {DVBT_SCALE1_BAC, 0xd4},
  392. {DVBT_SCALE1_BB0, 0x65},
  393. {DVBT_SCALE1_BB1, 0x43},
  394. {DVBT_KB_P1, 0x1},
  395. {DVBT_KB_P2, 0x4},
  396. {DVBT_KB_P3, 0x7},
  397. {DVBT_K1_CR_STEP12, 0xa},
  398. {DVBT_REG_GPE, 0x1},
  399. {DVBT_SERIAL, 0x0},
  400. {DVBT_CDIV_PH0, 0x9},
  401. {DVBT_CDIV_PH1, 0x9},
  402. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  403. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  404. {DVBT_TRK_KS_P2, 0x4},
  405. {DVBT_TRK_KS_I2, 0x7},
  406. {DVBT_TR_THD_SET2, 0x6},
  407. {DVBT_TRK_KC_I2, 0x5},
  408. {DVBT_CR_THD_SET2, 0x1},
  409. };
  410. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  411. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  412. ret = rtl2832_wr_demod_reg(priv, rtl2832_initial_regs[i].reg,
  413. rtl2832_initial_regs[i].value);
  414. if (ret)
  415. goto err;
  416. }
  417. /* load tuner specific settings */
  418. dev_dbg(&priv->i2c->dev, "%s: load settings for tuner=%02x\n",
  419. __func__, priv->cfg.tuner);
  420. switch (priv->cfg.tuner) {
  421. case RTL2832_TUNER_FC0012:
  422. case RTL2832_TUNER_FC0013:
  423. len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
  424. init = rtl2832_tuner_init_fc0012;
  425. break;
  426. case RTL2832_TUNER_TUA9001:
  427. len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
  428. init = rtl2832_tuner_init_tua9001;
  429. break;
  430. case RTL2832_TUNER_E4000:
  431. len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
  432. init = rtl2832_tuner_init_e4000;
  433. break;
  434. case RTL2832_TUNER_R820T:
  435. case RTL2832_TUNER_R828D:
  436. len = ARRAY_SIZE(rtl2832_tuner_init_r820t);
  437. init = rtl2832_tuner_init_r820t;
  438. break;
  439. default:
  440. ret = -EINVAL;
  441. goto err;
  442. }
  443. for (i = 0; i < len; i++) {
  444. ret = rtl2832_wr_demod_reg(priv, init[i].reg, init[i].value);
  445. if (ret)
  446. goto err;
  447. }
  448. /*
  449. * r820t NIM code does a software reset here at the demod -
  450. * may not be needed, as there's already a software reset at
  451. * set_params()
  452. */
  453. #if 1
  454. /* soft reset */
  455. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  456. if (ret)
  457. goto err;
  458. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  459. if (ret)
  460. goto err;
  461. #endif
  462. priv->sleeping = false;
  463. return ret;
  464. err:
  465. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  466. return ret;
  467. }
  468. static int rtl2832_sleep(struct dvb_frontend *fe)
  469. {
  470. struct rtl2832_priv *priv = fe->demodulator_priv;
  471. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  472. priv->sleeping = true;
  473. return 0;
  474. }
  475. static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  476. struct dvb_frontend_tune_settings *s)
  477. {
  478. struct rtl2832_priv *priv = fe->demodulator_priv;
  479. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  480. s->min_delay_ms = 1000;
  481. s->step_size = fe->ops.info.frequency_stepsize * 2;
  482. s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
  483. return 0;
  484. }
  485. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  486. {
  487. struct rtl2832_priv *priv = fe->demodulator_priv;
  488. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  489. int ret, i, j;
  490. u64 bw_mode, num, num2;
  491. u32 resamp_ratio, cfreq_off_ratio;
  492. static u8 bw_params[3][32] = {
  493. /* 6 MHz bandwidth */
  494. {
  495. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  496. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  497. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  498. 0x19, 0xe0,
  499. },
  500. /* 7 MHz bandwidth */
  501. {
  502. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  503. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  504. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  505. 0x19, 0x10,
  506. },
  507. /* 8 MHz bandwidth */
  508. {
  509. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  510. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  511. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  512. 0x19, 0xe0,
  513. },
  514. };
  515. dev_dbg(&priv->i2c->dev,
  516. "%s: frequency=%d bandwidth_hz=%d inversion=%d\n",
  517. __func__, c->frequency, c->bandwidth_hz, c->inversion);
  518. /* program tuner */
  519. if (fe->ops.tuner_ops.set_params)
  520. fe->ops.tuner_ops.set_params(fe);
  521. /* If the frontend has get_if_frequency(), use it */
  522. if (fe->ops.tuner_ops.get_if_frequency) {
  523. u32 if_freq;
  524. ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_freq);
  525. if (ret)
  526. goto err;
  527. ret = rtl2832_set_if(fe, if_freq);
  528. if (ret)
  529. goto err;
  530. }
  531. switch (c->bandwidth_hz) {
  532. case 6000000:
  533. i = 0;
  534. bw_mode = 48000000;
  535. break;
  536. case 7000000:
  537. i = 1;
  538. bw_mode = 56000000;
  539. break;
  540. case 8000000:
  541. i = 2;
  542. bw_mode = 64000000;
  543. break;
  544. default:
  545. dev_dbg(&priv->i2c->dev, "%s: invalid bandwidth\n", __func__);
  546. return -EINVAL;
  547. }
  548. for (j = 0; j < sizeof(bw_params[0]); j++) {
  549. ret = rtl2832_wr_regs(priv, 0x1c+j, 1, &bw_params[i][j], 1);
  550. if (ret)
  551. goto err;
  552. }
  553. /* calculate and set resample ratio
  554. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  555. * / ConstWithBandwidthMode)
  556. */
  557. num = priv->cfg.xtal * 7;
  558. num *= 0x400000;
  559. num = div_u64(num, bw_mode);
  560. resamp_ratio = num & 0x3ffffff;
  561. ret = rtl2832_wr_demod_reg(priv, DVBT_RSAMP_RATIO, resamp_ratio);
  562. if (ret)
  563. goto err;
  564. /* calculate and set cfreq off ratio
  565. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  566. * / (CrystalFreqHz * 7))
  567. */
  568. num = bw_mode << 20;
  569. num2 = priv->cfg.xtal * 7;
  570. num = div_u64(num, num2);
  571. num = -num;
  572. cfreq_off_ratio = num & 0xfffff;
  573. ret = rtl2832_wr_demod_reg(priv, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  574. if (ret)
  575. goto err;
  576. /* soft reset */
  577. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  578. if (ret)
  579. goto err;
  580. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  581. if (ret)
  582. goto err;
  583. return ret;
  584. err:
  585. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  586. return ret;
  587. }
  588. static int rtl2832_get_frontend(struct dvb_frontend *fe)
  589. {
  590. struct rtl2832_priv *priv = fe->demodulator_priv;
  591. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  592. int ret;
  593. u8 buf[3];
  594. if (priv->sleeping)
  595. return 0;
  596. ret = rtl2832_rd_regs(priv, 0x3c, 3, buf, 2);
  597. if (ret)
  598. goto err;
  599. ret = rtl2832_rd_reg(priv, 0x51, 3, &buf[2]);
  600. if (ret)
  601. goto err;
  602. dev_dbg(&priv->i2c->dev, "%s: TPS=%*ph\n", __func__, 3, buf);
  603. switch ((buf[0] >> 2) & 3) {
  604. case 0:
  605. c->modulation = QPSK;
  606. break;
  607. case 1:
  608. c->modulation = QAM_16;
  609. break;
  610. case 2:
  611. c->modulation = QAM_64;
  612. break;
  613. }
  614. switch ((buf[2] >> 2) & 1) {
  615. case 0:
  616. c->transmission_mode = TRANSMISSION_MODE_2K;
  617. break;
  618. case 1:
  619. c->transmission_mode = TRANSMISSION_MODE_8K;
  620. }
  621. switch ((buf[2] >> 0) & 3) {
  622. case 0:
  623. c->guard_interval = GUARD_INTERVAL_1_32;
  624. break;
  625. case 1:
  626. c->guard_interval = GUARD_INTERVAL_1_16;
  627. break;
  628. case 2:
  629. c->guard_interval = GUARD_INTERVAL_1_8;
  630. break;
  631. case 3:
  632. c->guard_interval = GUARD_INTERVAL_1_4;
  633. break;
  634. }
  635. switch ((buf[0] >> 4) & 7) {
  636. case 0:
  637. c->hierarchy = HIERARCHY_NONE;
  638. break;
  639. case 1:
  640. c->hierarchy = HIERARCHY_1;
  641. break;
  642. case 2:
  643. c->hierarchy = HIERARCHY_2;
  644. break;
  645. case 3:
  646. c->hierarchy = HIERARCHY_4;
  647. break;
  648. }
  649. switch ((buf[1] >> 3) & 7) {
  650. case 0:
  651. c->code_rate_HP = FEC_1_2;
  652. break;
  653. case 1:
  654. c->code_rate_HP = FEC_2_3;
  655. break;
  656. case 2:
  657. c->code_rate_HP = FEC_3_4;
  658. break;
  659. case 3:
  660. c->code_rate_HP = FEC_5_6;
  661. break;
  662. case 4:
  663. c->code_rate_HP = FEC_7_8;
  664. break;
  665. }
  666. switch ((buf[1] >> 0) & 7) {
  667. case 0:
  668. c->code_rate_LP = FEC_1_2;
  669. break;
  670. case 1:
  671. c->code_rate_LP = FEC_2_3;
  672. break;
  673. case 2:
  674. c->code_rate_LP = FEC_3_4;
  675. break;
  676. case 3:
  677. c->code_rate_LP = FEC_5_6;
  678. break;
  679. case 4:
  680. c->code_rate_LP = FEC_7_8;
  681. break;
  682. }
  683. return 0;
  684. err:
  685. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  686. return ret;
  687. }
  688. static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
  689. {
  690. struct rtl2832_priv *priv = fe->demodulator_priv;
  691. int ret;
  692. u32 tmp;
  693. *status = 0;
  694. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  695. if (priv->sleeping)
  696. return 0;
  697. ret = rtl2832_rd_demod_reg(priv, DVBT_FSM_STAGE, &tmp);
  698. if (ret)
  699. goto err;
  700. if (tmp == 11) {
  701. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  702. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  703. }
  704. /* TODO find out if this is also true for rtl2832? */
  705. /*else if (tmp == 10) {
  706. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  707. FE_HAS_VITERBI;
  708. }*/
  709. return ret;
  710. err:
  711. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  712. return ret;
  713. }
  714. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  715. {
  716. struct rtl2832_priv *priv = fe->demodulator_priv;
  717. int ret, hierarchy, constellation;
  718. u8 buf[2], tmp;
  719. u16 tmp16;
  720. #define CONSTELLATION_NUM 3
  721. #define HIERARCHY_NUM 4
  722. static const u32 snr_constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
  723. { 85387325, 85387325, 85387325, 85387325 },
  724. { 86676178, 86676178, 87167949, 87795660 },
  725. { 87659938, 87659938, 87885178, 88241743 },
  726. };
  727. /* reports SNR in resolution of 0.1 dB */
  728. ret = rtl2832_rd_reg(priv, 0x3c, 3, &tmp);
  729. if (ret)
  730. goto err;
  731. constellation = (tmp >> 2) & 0x03; /* [3:2] */
  732. if (constellation > CONSTELLATION_NUM - 1)
  733. goto err;
  734. hierarchy = (tmp >> 4) & 0x07; /* [6:4] */
  735. if (hierarchy > HIERARCHY_NUM - 1)
  736. goto err;
  737. ret = rtl2832_rd_regs(priv, 0x0c, 4, buf, 2);
  738. if (ret)
  739. goto err;
  740. tmp16 = buf[0] << 8 | buf[1];
  741. if (tmp16)
  742. *snr = (snr_constant[constellation][hierarchy] -
  743. intlog10(tmp16)) / ((1 << 24) / 100);
  744. else
  745. *snr = 0;
  746. return 0;
  747. err:
  748. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  749. return ret;
  750. }
  751. static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
  752. {
  753. struct rtl2832_priv *priv = fe->demodulator_priv;
  754. int ret;
  755. u8 buf[2];
  756. ret = rtl2832_rd_regs(priv, 0x4e, 3, buf, 2);
  757. if (ret)
  758. goto err;
  759. *ber = buf[0] << 8 | buf[1];
  760. return 0;
  761. err:
  762. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  763. return ret;
  764. }
  765. static struct dvb_frontend_ops rtl2832_ops;
  766. static void rtl2832_release(struct dvb_frontend *fe)
  767. {
  768. struct rtl2832_priv *priv = fe->demodulator_priv;
  769. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  770. cancel_delayed_work_sync(&priv->i2c_gate_work);
  771. i2c_del_mux_adapter(priv->i2c_adapter_tuner);
  772. i2c_del_mux_adapter(priv->i2c_adapter);
  773. kfree(priv);
  774. }
  775. /*
  776. * Delay mechanism to avoid unneeded I2C gate open / close. Gate close is
  777. * delayed here a little bit in order to see if there is sequence of I2C
  778. * messages sent to same I2C bus.
  779. * We must use unlocked version of __i2c_transfer() in order to avoid deadlock
  780. * as lock is already taken by calling muxed i2c_transfer().
  781. */
  782. static void rtl2832_i2c_gate_work(struct work_struct *work)
  783. {
  784. struct rtl2832_priv *priv = container_of(work,
  785. struct rtl2832_priv, i2c_gate_work.work);
  786. struct i2c_adapter *adap = priv->i2c;
  787. int ret;
  788. u8 buf[2];
  789. struct i2c_msg msg[1] = {
  790. {
  791. .addr = priv->cfg.i2c_addr,
  792. .flags = 0,
  793. .len = sizeof(buf),
  794. .buf = buf,
  795. }
  796. };
  797. /* select reg bank 1 */
  798. buf[0] = 0x00;
  799. buf[1] = 0x01;
  800. ret = __i2c_transfer(adap, msg, 1);
  801. if (ret != 1)
  802. goto err;
  803. priv->page = 1;
  804. /* close I2C repeater gate */
  805. buf[0] = 0x01;
  806. buf[1] = 0x10;
  807. ret = __i2c_transfer(adap, msg, 1);
  808. if (ret != 1)
  809. goto err;
  810. priv->i2c_gate_state = 0;
  811. return;
  812. err:
  813. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  814. return;
  815. }
  816. static int rtl2832_select(struct i2c_adapter *adap, void *mux_priv, u32 chan_id)
  817. {
  818. struct rtl2832_priv *priv = mux_priv;
  819. int ret;
  820. u8 buf[2], val;
  821. struct i2c_msg msg[1] = {
  822. {
  823. .addr = priv->cfg.i2c_addr,
  824. .flags = 0,
  825. .len = sizeof(buf),
  826. .buf = buf,
  827. }
  828. };
  829. struct i2c_msg msg_rd[2] = {
  830. {
  831. .addr = priv->cfg.i2c_addr,
  832. .flags = 0,
  833. .len = 1,
  834. .buf = "\x01",
  835. }, {
  836. .addr = priv->cfg.i2c_addr,
  837. .flags = I2C_M_RD,
  838. .len = 1,
  839. .buf = &val,
  840. }
  841. };
  842. /* terminate possible gate closing */
  843. cancel_delayed_work_sync(&priv->i2c_gate_work);
  844. if (priv->i2c_gate_state == chan_id)
  845. return 0;
  846. /* select reg bank 1 */
  847. buf[0] = 0x00;
  848. buf[1] = 0x01;
  849. ret = __i2c_transfer(adap, msg, 1);
  850. if (ret != 1)
  851. goto err;
  852. priv->page = 1;
  853. /* we must read that register, otherwise there will be errors */
  854. ret = __i2c_transfer(adap, msg_rd, 2);
  855. if (ret != 2)
  856. goto err;
  857. /* open or close I2C repeater gate */
  858. buf[0] = 0x01;
  859. if (chan_id == 1)
  860. buf[1] = 0x18; /* open */
  861. else
  862. buf[1] = 0x10; /* close */
  863. ret = __i2c_transfer(adap, msg, 1);
  864. if (ret != 1)
  865. goto err;
  866. priv->i2c_gate_state = chan_id;
  867. return 0;
  868. err:
  869. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  870. return -EREMOTEIO;
  871. }
  872. static int rtl2832_deselect(struct i2c_adapter *adap, void *mux_priv,
  873. u32 chan_id)
  874. {
  875. struct rtl2832_priv *priv = mux_priv;
  876. schedule_delayed_work(&priv->i2c_gate_work, usecs_to_jiffies(100));
  877. return 0;
  878. }
  879. struct i2c_adapter *rtl2832_get_i2c_adapter(struct dvb_frontend *fe)
  880. {
  881. struct rtl2832_priv *priv = fe->demodulator_priv;
  882. return priv->i2c_adapter_tuner;
  883. }
  884. EXPORT_SYMBOL(rtl2832_get_i2c_adapter);
  885. struct i2c_adapter *rtl2832_get_private_i2c_adapter(struct dvb_frontend *fe)
  886. {
  887. struct rtl2832_priv *priv = fe->demodulator_priv;
  888. return priv->i2c_adapter;
  889. }
  890. EXPORT_SYMBOL(rtl2832_get_private_i2c_adapter);
  891. struct dvb_frontend *rtl2832_attach(const struct rtl2832_config *cfg,
  892. struct i2c_adapter *i2c)
  893. {
  894. struct rtl2832_priv *priv = NULL;
  895. int ret = 0;
  896. u8 tmp;
  897. dev_dbg(&i2c->dev, "%s:\n", __func__);
  898. /* allocate memory for the internal state */
  899. priv = kzalloc(sizeof(struct rtl2832_priv), GFP_KERNEL);
  900. if (priv == NULL)
  901. goto err;
  902. /* setup the priv */
  903. priv->i2c = i2c;
  904. priv->tuner = cfg->tuner;
  905. memcpy(&priv->cfg, cfg, sizeof(struct rtl2832_config));
  906. INIT_DELAYED_WORK(&priv->i2c_gate_work, rtl2832_i2c_gate_work);
  907. /* create muxed i2c adapter for demod itself */
  908. priv->i2c_adapter = i2c_add_mux_adapter(i2c, &i2c->dev, priv, 0, 0, 0,
  909. rtl2832_select, NULL);
  910. if (priv->i2c_adapter == NULL)
  911. goto err;
  912. /* check if the demod is there */
  913. ret = rtl2832_rd_reg(priv, 0x00, 0x0, &tmp);
  914. if (ret)
  915. goto err;
  916. /* create muxed i2c adapter for demod tuner bus */
  917. priv->i2c_adapter_tuner = i2c_add_mux_adapter(i2c, &i2c->dev, priv,
  918. 0, 1, 0, rtl2832_select, rtl2832_deselect);
  919. if (priv->i2c_adapter_tuner == NULL)
  920. goto err;
  921. /* create dvb_frontend */
  922. memcpy(&priv->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  923. priv->fe.demodulator_priv = priv;
  924. /* TODO implement sleep mode */
  925. priv->sleeping = true;
  926. return &priv->fe;
  927. err:
  928. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  929. if (priv && priv->i2c_adapter)
  930. i2c_del_mux_adapter(priv->i2c_adapter);
  931. kfree(priv);
  932. return NULL;
  933. }
  934. EXPORT_SYMBOL(rtl2832_attach);
  935. static struct dvb_frontend_ops rtl2832_ops = {
  936. .delsys = { SYS_DVBT },
  937. .info = {
  938. .name = "Realtek RTL2832 (DVB-T)",
  939. .frequency_min = 174000000,
  940. .frequency_max = 862000000,
  941. .frequency_stepsize = 166667,
  942. .caps = FE_CAN_FEC_1_2 |
  943. FE_CAN_FEC_2_3 |
  944. FE_CAN_FEC_3_4 |
  945. FE_CAN_FEC_5_6 |
  946. FE_CAN_FEC_7_8 |
  947. FE_CAN_FEC_AUTO |
  948. FE_CAN_QPSK |
  949. FE_CAN_QAM_16 |
  950. FE_CAN_QAM_64 |
  951. FE_CAN_QAM_AUTO |
  952. FE_CAN_TRANSMISSION_MODE_AUTO |
  953. FE_CAN_GUARD_INTERVAL_AUTO |
  954. FE_CAN_HIERARCHY_AUTO |
  955. FE_CAN_RECOVER |
  956. FE_CAN_MUTE_TS
  957. },
  958. .release = rtl2832_release,
  959. .init = rtl2832_init,
  960. .sleep = rtl2832_sleep,
  961. .get_tune_settings = rtl2832_get_tune_settings,
  962. .set_frontend = rtl2832_set_frontend,
  963. .get_frontend = rtl2832_get_frontend,
  964. .read_status = rtl2832_read_status,
  965. .read_snr = rtl2832_read_snr,
  966. .read_ber = rtl2832_read_ber,
  967. .i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
  968. };
  969. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  970. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  971. MODULE_LICENSE("GPL");
  972. MODULE_VERSION("0.5");