m88ds3103.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297
  1. /*
  2. * Montage M88DS3103 demodulator driver
  3. *
  4. * Copyright (C) 2013 Antti Palosaari <crope@iki.fi>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include "m88ds3103_priv.h"
  17. static struct dvb_frontend_ops m88ds3103_ops;
  18. /* write multiple registers */
  19. static int m88ds3103_wr_regs(struct m88ds3103_priv *priv,
  20. u8 reg, const u8 *val, int len)
  21. {
  22. #define MAX_WR_LEN 32
  23. #define MAX_WR_XFER_LEN (MAX_WR_LEN + 1)
  24. int ret;
  25. u8 buf[MAX_WR_XFER_LEN];
  26. struct i2c_msg msg[1] = {
  27. {
  28. .addr = priv->cfg->i2c_addr,
  29. .flags = 0,
  30. .len = 1 + len,
  31. .buf = buf,
  32. }
  33. };
  34. if (WARN_ON(len > MAX_WR_LEN))
  35. return -EINVAL;
  36. buf[0] = reg;
  37. memcpy(&buf[1], val, len);
  38. mutex_lock(&priv->i2c_mutex);
  39. ret = i2c_transfer(priv->i2c, msg, 1);
  40. mutex_unlock(&priv->i2c_mutex);
  41. if (ret == 1) {
  42. ret = 0;
  43. } else {
  44. dev_warn(&priv->i2c->dev,
  45. "%s: i2c wr failed=%d reg=%02x len=%d\n",
  46. KBUILD_MODNAME, ret, reg, len);
  47. ret = -EREMOTEIO;
  48. }
  49. return ret;
  50. }
  51. /* read multiple registers */
  52. static int m88ds3103_rd_regs(struct m88ds3103_priv *priv,
  53. u8 reg, u8 *val, int len)
  54. {
  55. #define MAX_RD_LEN 3
  56. #define MAX_RD_XFER_LEN (MAX_RD_LEN)
  57. int ret;
  58. u8 buf[MAX_RD_XFER_LEN];
  59. struct i2c_msg msg[2] = {
  60. {
  61. .addr = priv->cfg->i2c_addr,
  62. .flags = 0,
  63. .len = 1,
  64. .buf = &reg,
  65. }, {
  66. .addr = priv->cfg->i2c_addr,
  67. .flags = I2C_M_RD,
  68. .len = len,
  69. .buf = buf,
  70. }
  71. };
  72. if (WARN_ON(len > MAX_RD_LEN))
  73. return -EINVAL;
  74. mutex_lock(&priv->i2c_mutex);
  75. ret = i2c_transfer(priv->i2c, msg, 2);
  76. mutex_unlock(&priv->i2c_mutex);
  77. if (ret == 2) {
  78. memcpy(val, buf, len);
  79. ret = 0;
  80. } else {
  81. dev_warn(&priv->i2c->dev,
  82. "%s: i2c rd failed=%d reg=%02x len=%d\n",
  83. KBUILD_MODNAME, ret, reg, len);
  84. ret = -EREMOTEIO;
  85. }
  86. return ret;
  87. }
  88. /* write single register */
  89. static int m88ds3103_wr_reg(struct m88ds3103_priv *priv, u8 reg, u8 val)
  90. {
  91. return m88ds3103_wr_regs(priv, reg, &val, 1);
  92. }
  93. /* read single register */
  94. static int m88ds3103_rd_reg(struct m88ds3103_priv *priv, u8 reg, u8 *val)
  95. {
  96. return m88ds3103_rd_regs(priv, reg, val, 1);
  97. }
  98. /* write single register with mask */
  99. static int m88ds3103_wr_reg_mask(struct m88ds3103_priv *priv,
  100. u8 reg, u8 val, u8 mask)
  101. {
  102. int ret;
  103. u8 u8tmp;
  104. /* no need for read if whole reg is written */
  105. if (mask != 0xff) {
  106. ret = m88ds3103_rd_regs(priv, reg, &u8tmp, 1);
  107. if (ret)
  108. return ret;
  109. val &= mask;
  110. u8tmp &= ~mask;
  111. val |= u8tmp;
  112. }
  113. return m88ds3103_wr_regs(priv, reg, &val, 1);
  114. }
  115. /* read single register with mask */
  116. static int m88ds3103_rd_reg_mask(struct m88ds3103_priv *priv,
  117. u8 reg, u8 *val, u8 mask)
  118. {
  119. int ret, i;
  120. u8 u8tmp;
  121. ret = m88ds3103_rd_regs(priv, reg, &u8tmp, 1);
  122. if (ret)
  123. return ret;
  124. u8tmp &= mask;
  125. /* find position of the first bit */
  126. for (i = 0; i < 8; i++) {
  127. if ((mask >> i) & 0x01)
  128. break;
  129. }
  130. *val = u8tmp >> i;
  131. return 0;
  132. }
  133. /* write reg val table using reg addr auto increment */
  134. static int m88ds3103_wr_reg_val_tab(struct m88ds3103_priv *priv,
  135. const struct m88ds3103_reg_val *tab, int tab_len)
  136. {
  137. int ret, i, j;
  138. u8 buf[83];
  139. dev_dbg(&priv->i2c->dev, "%s: tab_len=%d\n", __func__, tab_len);
  140. if (tab_len > 83) {
  141. ret = -EINVAL;
  142. goto err;
  143. }
  144. for (i = 0, j = 0; i < tab_len; i++, j++) {
  145. buf[j] = tab[i].val;
  146. if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 ||
  147. !((j + 1) % (priv->cfg->i2c_wr_max - 1))) {
  148. ret = m88ds3103_wr_regs(priv, tab[i].reg - j, buf, j + 1);
  149. if (ret)
  150. goto err;
  151. j = -1;
  152. }
  153. }
  154. return 0;
  155. err:
  156. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  157. return ret;
  158. }
  159. static int m88ds3103_read_status(struct dvb_frontend *fe, fe_status_t *status)
  160. {
  161. struct m88ds3103_priv *priv = fe->demodulator_priv;
  162. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  163. int ret;
  164. u8 u8tmp;
  165. *status = 0;
  166. if (!priv->warm) {
  167. ret = -EAGAIN;
  168. goto err;
  169. }
  170. switch (c->delivery_system) {
  171. case SYS_DVBS:
  172. ret = m88ds3103_rd_reg_mask(priv, 0xd1, &u8tmp, 0x07);
  173. if (ret)
  174. goto err;
  175. if (u8tmp == 0x07)
  176. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  177. FE_HAS_VITERBI | FE_HAS_SYNC |
  178. FE_HAS_LOCK;
  179. break;
  180. case SYS_DVBS2:
  181. ret = m88ds3103_rd_reg_mask(priv, 0x0d, &u8tmp, 0x8f);
  182. if (ret)
  183. goto err;
  184. if (u8tmp == 0x8f)
  185. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  186. FE_HAS_VITERBI | FE_HAS_SYNC |
  187. FE_HAS_LOCK;
  188. break;
  189. default:
  190. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  191. __func__);
  192. ret = -EINVAL;
  193. goto err;
  194. }
  195. priv->fe_status = *status;
  196. dev_dbg(&priv->i2c->dev, "%s: lock=%02x status=%02x\n",
  197. __func__, u8tmp, *status);
  198. return 0;
  199. err:
  200. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  201. return ret;
  202. }
  203. static int m88ds3103_set_frontend(struct dvb_frontend *fe)
  204. {
  205. struct m88ds3103_priv *priv = fe->demodulator_priv;
  206. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  207. int ret, len;
  208. const struct m88ds3103_reg_val *init;
  209. u8 u8tmp, u8tmp1, u8tmp2;
  210. u8 buf[2];
  211. u16 u16tmp, divide_ratio;
  212. u32 tuner_frequency, target_mclk, ts_clk;
  213. s32 s32tmp;
  214. dev_dbg(&priv->i2c->dev,
  215. "%s: delivery_system=%d modulation=%d frequency=%d symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n",
  216. __func__, c->delivery_system,
  217. c->modulation, c->frequency, c->symbol_rate,
  218. c->inversion, c->pilot, c->rolloff);
  219. if (!priv->warm) {
  220. ret = -EAGAIN;
  221. goto err;
  222. }
  223. /* program tuner */
  224. if (fe->ops.tuner_ops.set_params) {
  225. ret = fe->ops.tuner_ops.set_params(fe);
  226. if (ret)
  227. goto err;
  228. }
  229. if (fe->ops.tuner_ops.get_frequency) {
  230. ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency);
  231. if (ret)
  232. goto err;
  233. } else {
  234. /*
  235. * Use nominal target frequency as tuner driver does not provide
  236. * actual frequency used. Carrier offset calculation is not
  237. * valid.
  238. */
  239. tuner_frequency = c->frequency;
  240. }
  241. /* reset */
  242. ret = m88ds3103_wr_reg(priv, 0x07, 0x80);
  243. if (ret)
  244. goto err;
  245. ret = m88ds3103_wr_reg(priv, 0x07, 0x00);
  246. if (ret)
  247. goto err;
  248. ret = m88ds3103_wr_reg(priv, 0xb2, 0x01);
  249. if (ret)
  250. goto err;
  251. ret = m88ds3103_wr_reg(priv, 0x00, 0x01);
  252. if (ret)
  253. goto err;
  254. switch (c->delivery_system) {
  255. case SYS_DVBS:
  256. len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals);
  257. init = m88ds3103_dvbs_init_reg_vals;
  258. target_mclk = 96000;
  259. break;
  260. case SYS_DVBS2:
  261. len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals);
  262. init = m88ds3103_dvbs2_init_reg_vals;
  263. switch (priv->cfg->ts_mode) {
  264. case M88DS3103_TS_SERIAL:
  265. case M88DS3103_TS_SERIAL_D7:
  266. if (c->symbol_rate < 18000000)
  267. target_mclk = 96000;
  268. else
  269. target_mclk = 144000;
  270. break;
  271. case M88DS3103_TS_PARALLEL:
  272. case M88DS3103_TS_PARALLEL_12:
  273. case M88DS3103_TS_PARALLEL_16:
  274. case M88DS3103_TS_PARALLEL_19_2:
  275. case M88DS3103_TS_CI:
  276. if (c->symbol_rate < 18000000)
  277. target_mclk = 96000;
  278. else if (c->symbol_rate < 28000000)
  279. target_mclk = 144000;
  280. else
  281. target_mclk = 192000;
  282. break;
  283. default:
  284. dev_dbg(&priv->i2c->dev, "%s: invalid ts_mode\n",
  285. __func__);
  286. ret = -EINVAL;
  287. goto err;
  288. }
  289. break;
  290. default:
  291. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  292. __func__);
  293. ret = -EINVAL;
  294. goto err;
  295. }
  296. /* program init table */
  297. if (c->delivery_system != priv->delivery_system) {
  298. ret = m88ds3103_wr_reg_val_tab(priv, init, len);
  299. if (ret)
  300. goto err;
  301. }
  302. u8tmp1 = 0; /* silence compiler warning */
  303. switch (priv->cfg->ts_mode) {
  304. case M88DS3103_TS_SERIAL:
  305. u8tmp1 = 0x00;
  306. ts_clk = 0;
  307. u8tmp = 0x46;
  308. break;
  309. case M88DS3103_TS_SERIAL_D7:
  310. u8tmp1 = 0x20;
  311. ts_clk = 0;
  312. u8tmp = 0x46;
  313. break;
  314. case M88DS3103_TS_PARALLEL:
  315. ts_clk = 24000;
  316. u8tmp = 0x42;
  317. break;
  318. case M88DS3103_TS_PARALLEL_12:
  319. ts_clk = 12000;
  320. u8tmp = 0x42;
  321. break;
  322. case M88DS3103_TS_PARALLEL_16:
  323. ts_clk = 16000;
  324. u8tmp = 0x42;
  325. break;
  326. case M88DS3103_TS_PARALLEL_19_2:
  327. ts_clk = 19200;
  328. u8tmp = 0x42;
  329. break;
  330. case M88DS3103_TS_CI:
  331. ts_clk = 6000;
  332. u8tmp = 0x43;
  333. break;
  334. default:
  335. dev_dbg(&priv->i2c->dev, "%s: invalid ts_mode\n", __func__);
  336. ret = -EINVAL;
  337. goto err;
  338. }
  339. /* TS mode */
  340. ret = m88ds3103_wr_reg(priv, 0xfd, u8tmp);
  341. if (ret)
  342. goto err;
  343. switch (priv->cfg->ts_mode) {
  344. case M88DS3103_TS_SERIAL:
  345. case M88DS3103_TS_SERIAL_D7:
  346. ret = m88ds3103_wr_reg_mask(priv, 0x29, u8tmp1, 0x20);
  347. if (ret)
  348. goto err;
  349. }
  350. if (ts_clk) {
  351. divide_ratio = DIV_ROUND_UP(target_mclk, ts_clk);
  352. u8tmp1 = divide_ratio / 2;
  353. u8tmp2 = DIV_ROUND_UP(divide_ratio, 2);
  354. } else {
  355. divide_ratio = 0;
  356. u8tmp1 = 0;
  357. u8tmp2 = 0;
  358. }
  359. dev_dbg(&priv->i2c->dev,
  360. "%s: target_mclk=%d ts_clk=%d divide_ratio=%d\n",
  361. __func__, target_mclk, ts_clk, divide_ratio);
  362. u8tmp1--;
  363. u8tmp2--;
  364. /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */
  365. u8tmp1 &= 0x3f;
  366. /* u8tmp2[5:0] => ea[5:0] */
  367. u8tmp2 &= 0x3f;
  368. ret = m88ds3103_rd_reg(priv, 0xfe, &u8tmp);
  369. if (ret)
  370. goto err;
  371. u8tmp = ((u8tmp & 0xf0) << 0) | u8tmp1 >> 2;
  372. ret = m88ds3103_wr_reg(priv, 0xfe, u8tmp);
  373. if (ret)
  374. goto err;
  375. u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0;
  376. ret = m88ds3103_wr_reg(priv, 0xea, u8tmp);
  377. if (ret)
  378. goto err;
  379. switch (target_mclk) {
  380. case 96000:
  381. u8tmp1 = 0x02; /* 0b10 */
  382. u8tmp2 = 0x01; /* 0b01 */
  383. break;
  384. case 144000:
  385. u8tmp1 = 0x00; /* 0b00 */
  386. u8tmp2 = 0x01; /* 0b01 */
  387. break;
  388. case 192000:
  389. u8tmp1 = 0x03; /* 0b11 */
  390. u8tmp2 = 0x00; /* 0b00 */
  391. break;
  392. }
  393. ret = m88ds3103_wr_reg_mask(priv, 0x22, u8tmp1 << 6, 0xc0);
  394. if (ret)
  395. goto err;
  396. ret = m88ds3103_wr_reg_mask(priv, 0x24, u8tmp2 << 6, 0xc0);
  397. if (ret)
  398. goto err;
  399. if (c->symbol_rate <= 3000000)
  400. u8tmp = 0x20;
  401. else if (c->symbol_rate <= 10000000)
  402. u8tmp = 0x10;
  403. else
  404. u8tmp = 0x06;
  405. ret = m88ds3103_wr_reg(priv, 0xc3, 0x08);
  406. if (ret)
  407. goto err;
  408. ret = m88ds3103_wr_reg(priv, 0xc8, u8tmp);
  409. if (ret)
  410. goto err;
  411. ret = m88ds3103_wr_reg(priv, 0xc4, 0x08);
  412. if (ret)
  413. goto err;
  414. ret = m88ds3103_wr_reg(priv, 0xc7, 0x00);
  415. if (ret)
  416. goto err;
  417. u16tmp = DIV_ROUND_CLOSEST((c->symbol_rate / 1000) << 15, M88DS3103_MCLK_KHZ / 2);
  418. buf[0] = (u16tmp >> 0) & 0xff;
  419. buf[1] = (u16tmp >> 8) & 0xff;
  420. ret = m88ds3103_wr_regs(priv, 0x61, buf, 2);
  421. if (ret)
  422. goto err;
  423. ret = m88ds3103_wr_reg_mask(priv, 0x4d, priv->cfg->spec_inv << 1, 0x02);
  424. if (ret)
  425. goto err;
  426. ret = m88ds3103_wr_reg_mask(priv, 0x30, priv->cfg->agc_inv << 4, 0x10);
  427. if (ret)
  428. goto err;
  429. ret = m88ds3103_wr_reg(priv, 0x33, priv->cfg->agc);
  430. if (ret)
  431. goto err;
  432. dev_dbg(&priv->i2c->dev, "%s: carrier offset=%d\n", __func__,
  433. (tuner_frequency - c->frequency));
  434. s32tmp = 0x10000 * (tuner_frequency - c->frequency);
  435. s32tmp = DIV_ROUND_CLOSEST(s32tmp, M88DS3103_MCLK_KHZ);
  436. if (s32tmp < 0)
  437. s32tmp += 0x10000;
  438. buf[0] = (s32tmp >> 0) & 0xff;
  439. buf[1] = (s32tmp >> 8) & 0xff;
  440. ret = m88ds3103_wr_regs(priv, 0x5e, buf, 2);
  441. if (ret)
  442. goto err;
  443. ret = m88ds3103_wr_reg(priv, 0x00, 0x00);
  444. if (ret)
  445. goto err;
  446. ret = m88ds3103_wr_reg(priv, 0xb2, 0x00);
  447. if (ret)
  448. goto err;
  449. priv->delivery_system = c->delivery_system;
  450. return 0;
  451. err:
  452. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  453. return ret;
  454. }
  455. static int m88ds3103_init(struct dvb_frontend *fe)
  456. {
  457. struct m88ds3103_priv *priv = fe->demodulator_priv;
  458. int ret, len, remaining;
  459. const struct firmware *fw = NULL;
  460. u8 *fw_file = M88DS3103_FIRMWARE;
  461. u8 u8tmp;
  462. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  463. /* set cold state by default */
  464. priv->warm = false;
  465. /* wake up device from sleep */
  466. ret = m88ds3103_wr_reg_mask(priv, 0x08, 0x01, 0x01);
  467. if (ret)
  468. goto err;
  469. ret = m88ds3103_wr_reg_mask(priv, 0x04, 0x00, 0x01);
  470. if (ret)
  471. goto err;
  472. ret = m88ds3103_wr_reg_mask(priv, 0x23, 0x00, 0x10);
  473. if (ret)
  474. goto err;
  475. /* reset */
  476. ret = m88ds3103_wr_reg(priv, 0x07, 0x60);
  477. if (ret)
  478. goto err;
  479. ret = m88ds3103_wr_reg(priv, 0x07, 0x00);
  480. if (ret)
  481. goto err;
  482. /* firmware status */
  483. ret = m88ds3103_rd_reg(priv, 0xb9, &u8tmp);
  484. if (ret)
  485. goto err;
  486. dev_dbg(&priv->i2c->dev, "%s: firmware=%02x\n", __func__, u8tmp);
  487. if (u8tmp)
  488. goto skip_fw_download;
  489. /* cold state - try to download firmware */
  490. dev_info(&priv->i2c->dev, "%s: found a '%s' in cold state\n",
  491. KBUILD_MODNAME, m88ds3103_ops.info.name);
  492. /* request the firmware, this will block and timeout */
  493. ret = request_firmware(&fw, fw_file, priv->i2c->dev.parent);
  494. if (ret) {
  495. dev_err(&priv->i2c->dev, "%s: firmare file '%s' not found\n",
  496. KBUILD_MODNAME, fw_file);
  497. goto err;
  498. }
  499. dev_info(&priv->i2c->dev, "%s: downloading firmware from file '%s'\n",
  500. KBUILD_MODNAME, fw_file);
  501. ret = m88ds3103_wr_reg(priv, 0xb2, 0x01);
  502. if (ret)
  503. goto err;
  504. for (remaining = fw->size; remaining > 0;
  505. remaining -= (priv->cfg->i2c_wr_max - 1)) {
  506. len = remaining;
  507. if (len > (priv->cfg->i2c_wr_max - 1))
  508. len = (priv->cfg->i2c_wr_max - 1);
  509. ret = m88ds3103_wr_regs(priv, 0xb0,
  510. &fw->data[fw->size - remaining], len);
  511. if (ret) {
  512. dev_err(&priv->i2c->dev,
  513. "%s: firmware download failed=%d\n",
  514. KBUILD_MODNAME, ret);
  515. goto err;
  516. }
  517. }
  518. ret = m88ds3103_wr_reg(priv, 0xb2, 0x00);
  519. if (ret)
  520. goto err;
  521. release_firmware(fw);
  522. fw = NULL;
  523. ret = m88ds3103_rd_reg(priv, 0xb9, &u8tmp);
  524. if (ret)
  525. goto err;
  526. if (!u8tmp) {
  527. dev_info(&priv->i2c->dev, "%s: firmware did not run\n",
  528. KBUILD_MODNAME);
  529. ret = -EFAULT;
  530. goto err;
  531. }
  532. dev_info(&priv->i2c->dev, "%s: found a '%s' in warm state\n",
  533. KBUILD_MODNAME, m88ds3103_ops.info.name);
  534. dev_info(&priv->i2c->dev, "%s: firmware version %X.%X\n",
  535. KBUILD_MODNAME, (u8tmp >> 4) & 0xf, (u8tmp >> 0 & 0xf));
  536. skip_fw_download:
  537. /* warm state */
  538. priv->warm = true;
  539. return 0;
  540. err:
  541. if (fw)
  542. release_firmware(fw);
  543. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  544. return ret;
  545. }
  546. static int m88ds3103_sleep(struct dvb_frontend *fe)
  547. {
  548. struct m88ds3103_priv *priv = fe->demodulator_priv;
  549. int ret;
  550. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  551. priv->delivery_system = SYS_UNDEFINED;
  552. /* TS Hi-Z */
  553. ret = m88ds3103_wr_reg_mask(priv, 0x27, 0x00, 0x01);
  554. if (ret)
  555. goto err;
  556. /* sleep */
  557. ret = m88ds3103_wr_reg_mask(priv, 0x08, 0x00, 0x01);
  558. if (ret)
  559. goto err;
  560. ret = m88ds3103_wr_reg_mask(priv, 0x04, 0x01, 0x01);
  561. if (ret)
  562. goto err;
  563. ret = m88ds3103_wr_reg_mask(priv, 0x23, 0x10, 0x10);
  564. if (ret)
  565. goto err;
  566. return 0;
  567. err:
  568. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  569. return ret;
  570. }
  571. static int m88ds3103_get_frontend(struct dvb_frontend *fe)
  572. {
  573. struct m88ds3103_priv *priv = fe->demodulator_priv;
  574. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  575. int ret;
  576. u8 buf[3];
  577. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  578. if (!priv->warm || !(priv->fe_status & FE_HAS_LOCK)) {
  579. ret = -EAGAIN;
  580. goto err;
  581. }
  582. switch (c->delivery_system) {
  583. case SYS_DVBS:
  584. ret = m88ds3103_rd_reg(priv, 0xe0, &buf[0]);
  585. if (ret)
  586. goto err;
  587. ret = m88ds3103_rd_reg(priv, 0xe6, &buf[1]);
  588. if (ret)
  589. goto err;
  590. switch ((buf[0] >> 2) & 0x01) {
  591. case 0:
  592. c->inversion = INVERSION_OFF;
  593. break;
  594. case 1:
  595. c->inversion = INVERSION_ON;
  596. break;
  597. }
  598. switch ((buf[1] >> 5) & 0x07) {
  599. case 0:
  600. c->fec_inner = FEC_7_8;
  601. break;
  602. case 1:
  603. c->fec_inner = FEC_5_6;
  604. break;
  605. case 2:
  606. c->fec_inner = FEC_3_4;
  607. break;
  608. case 3:
  609. c->fec_inner = FEC_2_3;
  610. break;
  611. case 4:
  612. c->fec_inner = FEC_1_2;
  613. break;
  614. default:
  615. dev_dbg(&priv->i2c->dev, "%s: invalid fec_inner\n",
  616. __func__);
  617. }
  618. c->modulation = QPSK;
  619. break;
  620. case SYS_DVBS2:
  621. ret = m88ds3103_rd_reg(priv, 0x7e, &buf[0]);
  622. if (ret)
  623. goto err;
  624. ret = m88ds3103_rd_reg(priv, 0x89, &buf[1]);
  625. if (ret)
  626. goto err;
  627. ret = m88ds3103_rd_reg(priv, 0xf2, &buf[2]);
  628. if (ret)
  629. goto err;
  630. switch ((buf[0] >> 0) & 0x0f) {
  631. case 2:
  632. c->fec_inner = FEC_2_5;
  633. break;
  634. case 3:
  635. c->fec_inner = FEC_1_2;
  636. break;
  637. case 4:
  638. c->fec_inner = FEC_3_5;
  639. break;
  640. case 5:
  641. c->fec_inner = FEC_2_3;
  642. break;
  643. case 6:
  644. c->fec_inner = FEC_3_4;
  645. break;
  646. case 7:
  647. c->fec_inner = FEC_4_5;
  648. break;
  649. case 8:
  650. c->fec_inner = FEC_5_6;
  651. break;
  652. case 9:
  653. c->fec_inner = FEC_8_9;
  654. break;
  655. case 10:
  656. c->fec_inner = FEC_9_10;
  657. break;
  658. default:
  659. dev_dbg(&priv->i2c->dev, "%s: invalid fec_inner\n",
  660. __func__);
  661. }
  662. switch ((buf[0] >> 5) & 0x01) {
  663. case 0:
  664. c->pilot = PILOT_OFF;
  665. break;
  666. case 1:
  667. c->pilot = PILOT_ON;
  668. break;
  669. }
  670. switch ((buf[0] >> 6) & 0x07) {
  671. case 0:
  672. c->modulation = QPSK;
  673. break;
  674. case 1:
  675. c->modulation = PSK_8;
  676. break;
  677. case 2:
  678. c->modulation = APSK_16;
  679. break;
  680. case 3:
  681. c->modulation = APSK_32;
  682. break;
  683. default:
  684. dev_dbg(&priv->i2c->dev, "%s: invalid modulation\n",
  685. __func__);
  686. }
  687. switch ((buf[1] >> 7) & 0x01) {
  688. case 0:
  689. c->inversion = INVERSION_OFF;
  690. break;
  691. case 1:
  692. c->inversion = INVERSION_ON;
  693. break;
  694. }
  695. switch ((buf[2] >> 0) & 0x03) {
  696. case 0:
  697. c->rolloff = ROLLOFF_35;
  698. break;
  699. case 1:
  700. c->rolloff = ROLLOFF_25;
  701. break;
  702. case 2:
  703. c->rolloff = ROLLOFF_20;
  704. break;
  705. default:
  706. dev_dbg(&priv->i2c->dev, "%s: invalid rolloff\n",
  707. __func__);
  708. }
  709. break;
  710. default:
  711. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  712. __func__);
  713. ret = -EINVAL;
  714. goto err;
  715. }
  716. ret = m88ds3103_rd_regs(priv, 0x6d, buf, 2);
  717. if (ret)
  718. goto err;
  719. c->symbol_rate = 1ull * ((buf[1] << 8) | (buf[0] << 0)) *
  720. M88DS3103_MCLK_KHZ * 1000 / 0x10000;
  721. return 0;
  722. err:
  723. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  724. return ret;
  725. }
  726. static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr)
  727. {
  728. struct m88ds3103_priv *priv = fe->demodulator_priv;
  729. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  730. int ret, i, tmp;
  731. u8 buf[3];
  732. u16 noise, signal;
  733. u32 noise_tot, signal_tot;
  734. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  735. /* reports SNR in resolution of 0.1 dB */
  736. /* more iterations for more accurate estimation */
  737. #define M88DS3103_SNR_ITERATIONS 3
  738. switch (c->delivery_system) {
  739. case SYS_DVBS:
  740. tmp = 0;
  741. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  742. ret = m88ds3103_rd_reg(priv, 0xff, &buf[0]);
  743. if (ret)
  744. goto err;
  745. tmp += buf[0];
  746. }
  747. /* use of one register limits max value to 15 dB */
  748. /* SNR(X) dB = 10 * ln(X) / ln(10) dB */
  749. tmp = DIV_ROUND_CLOSEST(tmp, 8 * M88DS3103_SNR_ITERATIONS);
  750. if (tmp)
  751. *snr = 100ul * intlog2(tmp) / intlog2(10);
  752. else
  753. *snr = 0;
  754. break;
  755. case SYS_DVBS2:
  756. noise_tot = 0;
  757. signal_tot = 0;
  758. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  759. ret = m88ds3103_rd_regs(priv, 0x8c, buf, 3);
  760. if (ret)
  761. goto err;
  762. noise = buf[1] << 6; /* [13:6] */
  763. noise |= buf[0] & 0x3f; /* [5:0] */
  764. noise >>= 2;
  765. signal = buf[2] * buf[2];
  766. signal >>= 1;
  767. noise_tot += noise;
  768. signal_tot += signal;
  769. }
  770. noise = noise_tot / M88DS3103_SNR_ITERATIONS;
  771. signal = signal_tot / M88DS3103_SNR_ITERATIONS;
  772. /* SNR(X) dB = 10 * log10(X) dB */
  773. if (signal > noise) {
  774. tmp = signal / noise;
  775. *snr = 100ul * intlog10(tmp) / (1 << 24);
  776. } else {
  777. *snr = 0;
  778. }
  779. break;
  780. default:
  781. dev_dbg(&priv->i2c->dev, "%s: invalid delivery_system\n",
  782. __func__);
  783. ret = -EINVAL;
  784. goto err;
  785. }
  786. return 0;
  787. err:
  788. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  789. return ret;
  790. }
  791. static int m88ds3103_set_tone(struct dvb_frontend *fe,
  792. fe_sec_tone_mode_t fe_sec_tone_mode)
  793. {
  794. struct m88ds3103_priv *priv = fe->demodulator_priv;
  795. int ret;
  796. u8 u8tmp, tone, reg_a1_mask;
  797. dev_dbg(&priv->i2c->dev, "%s: fe_sec_tone_mode=%d\n", __func__,
  798. fe_sec_tone_mode);
  799. if (!priv->warm) {
  800. ret = -EAGAIN;
  801. goto err;
  802. }
  803. switch (fe_sec_tone_mode) {
  804. case SEC_TONE_ON:
  805. tone = 0;
  806. reg_a1_mask = 0x47;
  807. break;
  808. case SEC_TONE_OFF:
  809. tone = 1;
  810. reg_a1_mask = 0x00;
  811. break;
  812. default:
  813. dev_dbg(&priv->i2c->dev, "%s: invalid fe_sec_tone_mode\n",
  814. __func__);
  815. ret = -EINVAL;
  816. goto err;
  817. }
  818. u8tmp = tone << 7 | priv->cfg->envelope_mode << 5;
  819. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0xe0);
  820. if (ret)
  821. goto err;
  822. u8tmp = 1 << 2;
  823. ret = m88ds3103_wr_reg_mask(priv, 0xa1, u8tmp, reg_a1_mask);
  824. if (ret)
  825. goto err;
  826. return 0;
  827. err:
  828. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  829. return ret;
  830. }
  831. static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe,
  832. struct dvb_diseqc_master_cmd *diseqc_cmd)
  833. {
  834. struct m88ds3103_priv *priv = fe->demodulator_priv;
  835. int ret, i;
  836. u8 u8tmp;
  837. dev_dbg(&priv->i2c->dev, "%s: msg=%*ph\n", __func__,
  838. diseqc_cmd->msg_len, diseqc_cmd->msg);
  839. if (!priv->warm) {
  840. ret = -EAGAIN;
  841. goto err;
  842. }
  843. if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) {
  844. ret = -EINVAL;
  845. goto err;
  846. }
  847. u8tmp = priv->cfg->envelope_mode << 5;
  848. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0xe0);
  849. if (ret)
  850. goto err;
  851. ret = m88ds3103_wr_regs(priv, 0xa3, diseqc_cmd->msg,
  852. diseqc_cmd->msg_len);
  853. if (ret)
  854. goto err;
  855. ret = m88ds3103_wr_reg(priv, 0xa1,
  856. (diseqc_cmd->msg_len - 1) << 3 | 0x07);
  857. if (ret)
  858. goto err;
  859. /* DiSEqC message typical period is 54 ms */
  860. usleep_range(40000, 60000);
  861. /* wait DiSEqC TX ready */
  862. for (i = 20, u8tmp = 1; i && u8tmp; i--) {
  863. usleep_range(5000, 10000);
  864. ret = m88ds3103_rd_reg_mask(priv, 0xa1, &u8tmp, 0x40);
  865. if (ret)
  866. goto err;
  867. }
  868. dev_dbg(&priv->i2c->dev, "%s: loop=%d\n", __func__, i);
  869. if (i == 0) {
  870. dev_dbg(&priv->i2c->dev, "%s: diseqc tx timeout\n", __func__);
  871. ret = m88ds3103_wr_reg_mask(priv, 0xa1, 0x40, 0xc0);
  872. if (ret)
  873. goto err;
  874. }
  875. ret = m88ds3103_wr_reg_mask(priv, 0xa2, 0x80, 0xc0);
  876. if (ret)
  877. goto err;
  878. if (i == 0) {
  879. ret = -ETIMEDOUT;
  880. goto err;
  881. }
  882. return 0;
  883. err:
  884. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  885. return ret;
  886. }
  887. static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe,
  888. fe_sec_mini_cmd_t fe_sec_mini_cmd)
  889. {
  890. struct m88ds3103_priv *priv = fe->demodulator_priv;
  891. int ret, i;
  892. u8 u8tmp, burst;
  893. dev_dbg(&priv->i2c->dev, "%s: fe_sec_mini_cmd=%d\n", __func__,
  894. fe_sec_mini_cmd);
  895. if (!priv->warm) {
  896. ret = -EAGAIN;
  897. goto err;
  898. }
  899. u8tmp = priv->cfg->envelope_mode << 5;
  900. ret = m88ds3103_wr_reg_mask(priv, 0xa2, u8tmp, 0xe0);
  901. if (ret)
  902. goto err;
  903. switch (fe_sec_mini_cmd) {
  904. case SEC_MINI_A:
  905. burst = 0x02;
  906. break;
  907. case SEC_MINI_B:
  908. burst = 0x01;
  909. break;
  910. default:
  911. dev_dbg(&priv->i2c->dev, "%s: invalid fe_sec_mini_cmd\n",
  912. __func__);
  913. ret = -EINVAL;
  914. goto err;
  915. }
  916. ret = m88ds3103_wr_reg(priv, 0xa1, burst);
  917. if (ret)
  918. goto err;
  919. /* DiSEqC ToneBurst period is 12.5 ms */
  920. usleep_range(11000, 20000);
  921. /* wait DiSEqC TX ready */
  922. for (i = 5, u8tmp = 1; i && u8tmp; i--) {
  923. usleep_range(800, 2000);
  924. ret = m88ds3103_rd_reg_mask(priv, 0xa1, &u8tmp, 0x40);
  925. if (ret)
  926. goto err;
  927. }
  928. dev_dbg(&priv->i2c->dev, "%s: loop=%d\n", __func__, i);
  929. ret = m88ds3103_wr_reg_mask(priv, 0xa2, 0x80, 0xc0);
  930. if (ret)
  931. goto err;
  932. if (i == 0) {
  933. dev_dbg(&priv->i2c->dev, "%s: diseqc tx timeout\n", __func__);
  934. ret = -ETIMEDOUT;
  935. goto err;
  936. }
  937. return 0;
  938. err:
  939. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  940. return ret;
  941. }
  942. static int m88ds3103_get_tune_settings(struct dvb_frontend *fe,
  943. struct dvb_frontend_tune_settings *s)
  944. {
  945. s->min_delay_ms = 3000;
  946. return 0;
  947. }
  948. static void m88ds3103_release(struct dvb_frontend *fe)
  949. {
  950. struct m88ds3103_priv *priv = fe->demodulator_priv;
  951. i2c_del_mux_adapter(priv->i2c_adapter);
  952. kfree(priv);
  953. }
  954. static int m88ds3103_select(struct i2c_adapter *adap, void *mux_priv, u32 chan)
  955. {
  956. struct m88ds3103_priv *priv = mux_priv;
  957. int ret;
  958. struct i2c_msg gate_open_msg[1] = {
  959. {
  960. .addr = priv->cfg->i2c_addr,
  961. .flags = 0,
  962. .len = 2,
  963. .buf = "\x03\x11",
  964. }
  965. };
  966. mutex_lock(&priv->i2c_mutex);
  967. /* open tuner I2C repeater for 1 xfer, closes automatically */
  968. ret = __i2c_transfer(priv->i2c, gate_open_msg, 1);
  969. if (ret != 1) {
  970. dev_warn(&priv->i2c->dev, "%s: i2c wr failed=%d\n",
  971. KBUILD_MODNAME, ret);
  972. if (ret >= 0)
  973. ret = -EREMOTEIO;
  974. return ret;
  975. }
  976. return 0;
  977. }
  978. static int m88ds3103_deselect(struct i2c_adapter *adap, void *mux_priv,
  979. u32 chan)
  980. {
  981. struct m88ds3103_priv *priv = mux_priv;
  982. mutex_unlock(&priv->i2c_mutex);
  983. return 0;
  984. }
  985. struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg,
  986. struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter)
  987. {
  988. int ret;
  989. struct m88ds3103_priv *priv;
  990. u8 chip_id, u8tmp;
  991. /* allocate memory for the internal priv */
  992. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  993. if (!priv) {
  994. ret = -ENOMEM;
  995. dev_err(&i2c->dev, "%s: kzalloc() failed\n", KBUILD_MODNAME);
  996. goto err;
  997. }
  998. priv->cfg = cfg;
  999. priv->i2c = i2c;
  1000. mutex_init(&priv->i2c_mutex);
  1001. ret = m88ds3103_rd_reg(priv, 0x01, &chip_id);
  1002. if (ret)
  1003. goto err;
  1004. dev_dbg(&priv->i2c->dev, "%s: chip_id=%02x\n", __func__, chip_id);
  1005. switch (chip_id) {
  1006. case 0xd0:
  1007. break;
  1008. default:
  1009. goto err;
  1010. }
  1011. switch (priv->cfg->clock_out) {
  1012. case M88DS3103_CLOCK_OUT_DISABLED:
  1013. u8tmp = 0x80;
  1014. break;
  1015. case M88DS3103_CLOCK_OUT_ENABLED:
  1016. u8tmp = 0x00;
  1017. break;
  1018. case M88DS3103_CLOCK_OUT_ENABLED_DIV2:
  1019. u8tmp = 0x10;
  1020. break;
  1021. default:
  1022. goto err;
  1023. }
  1024. ret = m88ds3103_wr_reg(priv, 0x29, u8tmp);
  1025. if (ret)
  1026. goto err;
  1027. /* sleep */
  1028. ret = m88ds3103_wr_reg_mask(priv, 0x08, 0x00, 0x01);
  1029. if (ret)
  1030. goto err;
  1031. ret = m88ds3103_wr_reg_mask(priv, 0x04, 0x01, 0x01);
  1032. if (ret)
  1033. goto err;
  1034. ret = m88ds3103_wr_reg_mask(priv, 0x23, 0x10, 0x10);
  1035. if (ret)
  1036. goto err;
  1037. /* create mux i2c adapter for tuner */
  1038. priv->i2c_adapter = i2c_add_mux_adapter(i2c, &i2c->dev, priv, 0, 0, 0,
  1039. m88ds3103_select, m88ds3103_deselect);
  1040. if (priv->i2c_adapter == NULL)
  1041. goto err;
  1042. *tuner_i2c_adapter = priv->i2c_adapter;
  1043. /* create dvb_frontend */
  1044. memcpy(&priv->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops));
  1045. priv->fe.demodulator_priv = priv;
  1046. return &priv->fe;
  1047. err:
  1048. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  1049. kfree(priv);
  1050. return NULL;
  1051. }
  1052. EXPORT_SYMBOL(m88ds3103_attach);
  1053. static struct dvb_frontend_ops m88ds3103_ops = {
  1054. .delsys = { SYS_DVBS, SYS_DVBS2 },
  1055. .info = {
  1056. .name = "Montage M88DS3103",
  1057. .frequency_min = 950000,
  1058. .frequency_max = 2150000,
  1059. .frequency_tolerance = 5000,
  1060. .symbol_rate_min = 1000000,
  1061. .symbol_rate_max = 45000000,
  1062. .caps = FE_CAN_INVERSION_AUTO |
  1063. FE_CAN_FEC_1_2 |
  1064. FE_CAN_FEC_2_3 |
  1065. FE_CAN_FEC_3_4 |
  1066. FE_CAN_FEC_4_5 |
  1067. FE_CAN_FEC_5_6 |
  1068. FE_CAN_FEC_6_7 |
  1069. FE_CAN_FEC_7_8 |
  1070. FE_CAN_FEC_8_9 |
  1071. FE_CAN_FEC_AUTO |
  1072. FE_CAN_QPSK |
  1073. FE_CAN_RECOVER |
  1074. FE_CAN_2G_MODULATION
  1075. },
  1076. .release = m88ds3103_release,
  1077. .get_tune_settings = m88ds3103_get_tune_settings,
  1078. .init = m88ds3103_init,
  1079. .sleep = m88ds3103_sleep,
  1080. .set_frontend = m88ds3103_set_frontend,
  1081. .get_frontend = m88ds3103_get_frontend,
  1082. .read_status = m88ds3103_read_status,
  1083. .read_snr = m88ds3103_read_snr,
  1084. .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd,
  1085. .diseqc_send_burst = m88ds3103_diseqc_send_burst,
  1086. .set_tone = m88ds3103_set_tone,
  1087. };
  1088. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  1089. MODULE_DESCRIPTION("Montage M88DS3103 DVB-S/S2 demodulator driver");
  1090. MODULE_LICENSE("GPL");
  1091. MODULE_FIRMWARE(M88DS3103_FIRMWARE);