irq-clps711x.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * CLPS711X IRQ driver
  3. *
  4. * Copyright (C) 2013 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/io.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqdomain.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_irq.h>
  16. #include <linux/slab.h>
  17. #include <asm/exception.h>
  18. #include <asm/mach/irq.h>
  19. #include "irqchip.h"
  20. #define CLPS711X_INTSR1 (0x0240)
  21. #define CLPS711X_INTMR1 (0x0280)
  22. #define CLPS711X_BLEOI (0x0600)
  23. #define CLPS711X_MCEOI (0x0640)
  24. #define CLPS711X_TEOI (0x0680)
  25. #define CLPS711X_TC1EOI (0x06c0)
  26. #define CLPS711X_TC2EOI (0x0700)
  27. #define CLPS711X_RTCEOI (0x0740)
  28. #define CLPS711X_UMSEOI (0x0780)
  29. #define CLPS711X_COEOI (0x07c0)
  30. #define CLPS711X_INTSR2 (0x1240)
  31. #define CLPS711X_INTMR2 (0x1280)
  32. #define CLPS711X_SRXEOF (0x1600)
  33. #define CLPS711X_KBDEOI (0x1700)
  34. #define CLPS711X_INTSR3 (0x2240)
  35. #define CLPS711X_INTMR3 (0x2280)
  36. static const struct {
  37. #define CLPS711X_FLAG_EN (1 << 0)
  38. #define CLPS711X_FLAG_FIQ (1 << 1)
  39. unsigned int flags;
  40. phys_addr_t eoi;
  41. } clps711x_irqs[] = {
  42. [1] = { CLPS711X_FLAG_FIQ, CLPS711X_BLEOI, },
  43. [3] = { CLPS711X_FLAG_FIQ, CLPS711X_MCEOI, },
  44. [4] = { CLPS711X_FLAG_EN, CLPS711X_COEOI, },
  45. [5] = { CLPS711X_FLAG_EN, },
  46. [6] = { CLPS711X_FLAG_EN, },
  47. [7] = { CLPS711X_FLAG_EN, },
  48. [8] = { CLPS711X_FLAG_EN, CLPS711X_TC1EOI, },
  49. [9] = { CLPS711X_FLAG_EN, CLPS711X_TC2EOI, },
  50. [10] = { CLPS711X_FLAG_EN, CLPS711X_RTCEOI, },
  51. [11] = { CLPS711X_FLAG_EN, CLPS711X_TEOI, },
  52. [12] = { CLPS711X_FLAG_EN, },
  53. [13] = { CLPS711X_FLAG_EN, },
  54. [14] = { CLPS711X_FLAG_EN, CLPS711X_UMSEOI, },
  55. [15] = { CLPS711X_FLAG_EN, CLPS711X_SRXEOF, },
  56. [16] = { CLPS711X_FLAG_EN, CLPS711X_KBDEOI, },
  57. [17] = { CLPS711X_FLAG_EN, },
  58. [18] = { CLPS711X_FLAG_EN, },
  59. [28] = { CLPS711X_FLAG_EN, },
  60. [29] = { CLPS711X_FLAG_EN, },
  61. [32] = { CLPS711X_FLAG_FIQ, },
  62. };
  63. static struct {
  64. void __iomem *base;
  65. void __iomem *intmr[3];
  66. void __iomem *intsr[3];
  67. struct irq_domain *domain;
  68. struct irq_domain_ops ops;
  69. } *clps711x_intc;
  70. static asmlinkage void __exception_irq_entry clps711x_irqh(struct pt_regs *regs)
  71. {
  72. u32 irqnr, irqstat;
  73. do {
  74. irqstat = readw_relaxed(clps711x_intc->intmr[0]) &
  75. readw_relaxed(clps711x_intc->intsr[0]);
  76. if (irqstat) {
  77. irqnr = irq_find_mapping(clps711x_intc->domain,
  78. fls(irqstat) - 1);
  79. handle_IRQ(irqnr, regs);
  80. }
  81. irqstat = readw_relaxed(clps711x_intc->intmr[1]) &
  82. readw_relaxed(clps711x_intc->intsr[1]);
  83. if (irqstat) {
  84. irqnr = irq_find_mapping(clps711x_intc->domain,
  85. fls(irqstat) - 1 + 16);
  86. handle_IRQ(irqnr, regs);
  87. }
  88. } while (irqstat);
  89. }
  90. static void clps711x_intc_eoi(struct irq_data *d)
  91. {
  92. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  93. writel_relaxed(0, clps711x_intc->base + clps711x_irqs[hwirq].eoi);
  94. }
  95. static void clps711x_intc_mask(struct irq_data *d)
  96. {
  97. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  98. void __iomem *intmr = clps711x_intc->intmr[hwirq / 16];
  99. u32 tmp;
  100. tmp = readl_relaxed(intmr);
  101. tmp &= ~(1 << (hwirq % 16));
  102. writel_relaxed(tmp, intmr);
  103. }
  104. static void clps711x_intc_unmask(struct irq_data *d)
  105. {
  106. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  107. void __iomem *intmr = clps711x_intc->intmr[hwirq / 16];
  108. u32 tmp;
  109. tmp = readl_relaxed(intmr);
  110. tmp |= 1 << (hwirq % 16);
  111. writel_relaxed(tmp, intmr);
  112. }
  113. static struct irq_chip clps711x_intc_chip = {
  114. .name = "clps711x-intc",
  115. .irq_eoi = clps711x_intc_eoi,
  116. .irq_mask = clps711x_intc_mask,
  117. .irq_unmask = clps711x_intc_unmask,
  118. };
  119. static int __init clps711x_intc_irq_map(struct irq_domain *h, unsigned int virq,
  120. irq_hw_number_t hw)
  121. {
  122. irq_flow_handler_t handler = handle_level_irq;
  123. unsigned int flags = IRQF_VALID | IRQF_PROBE;
  124. if (!clps711x_irqs[hw].flags)
  125. return 0;
  126. if (clps711x_irqs[hw].flags & CLPS711X_FLAG_FIQ) {
  127. handler = handle_bad_irq;
  128. flags |= IRQF_NOAUTOEN;
  129. } else if (clps711x_irqs[hw].eoi) {
  130. handler = handle_fasteoi_irq;
  131. }
  132. /* Clear down pending interrupt */
  133. if (clps711x_irqs[hw].eoi)
  134. writel_relaxed(0, clps711x_intc->base + clps711x_irqs[hw].eoi);
  135. irq_set_chip_and_handler(virq, &clps711x_intc_chip, handler);
  136. set_irq_flags(virq, flags);
  137. return 0;
  138. }
  139. static int __init _clps711x_intc_init(struct device_node *np,
  140. phys_addr_t base, resource_size_t size)
  141. {
  142. int err;
  143. clps711x_intc = kzalloc(sizeof(*clps711x_intc), GFP_KERNEL);
  144. if (!clps711x_intc)
  145. return -ENOMEM;
  146. clps711x_intc->base = ioremap(base, size);
  147. if (!clps711x_intc->base) {
  148. err = -ENOMEM;
  149. goto out_kfree;
  150. }
  151. clps711x_intc->intsr[0] = clps711x_intc->base + CLPS711X_INTSR1;
  152. clps711x_intc->intmr[0] = clps711x_intc->base + CLPS711X_INTMR1;
  153. clps711x_intc->intsr[1] = clps711x_intc->base + CLPS711X_INTSR2;
  154. clps711x_intc->intmr[1] = clps711x_intc->base + CLPS711X_INTMR2;
  155. clps711x_intc->intsr[2] = clps711x_intc->base + CLPS711X_INTSR3;
  156. clps711x_intc->intmr[2] = clps711x_intc->base + CLPS711X_INTMR3;
  157. /* Mask all interrupts */
  158. writel_relaxed(0, clps711x_intc->intmr[0]);
  159. writel_relaxed(0, clps711x_intc->intmr[1]);
  160. writel_relaxed(0, clps711x_intc->intmr[2]);
  161. err = irq_alloc_descs(-1, 0, ARRAY_SIZE(clps711x_irqs), numa_node_id());
  162. if (IS_ERR_VALUE(err))
  163. goto out_iounmap;
  164. clps711x_intc->ops.map = clps711x_intc_irq_map;
  165. clps711x_intc->ops.xlate = irq_domain_xlate_onecell;
  166. clps711x_intc->domain =
  167. irq_domain_add_legacy(np, ARRAY_SIZE(clps711x_irqs),
  168. 0, 0, &clps711x_intc->ops, NULL);
  169. if (!clps711x_intc->domain) {
  170. err = -ENOMEM;
  171. goto out_irqfree;
  172. }
  173. irq_set_default_host(clps711x_intc->domain);
  174. set_handle_irq(clps711x_irqh);
  175. #ifdef CONFIG_FIQ
  176. init_FIQ(0);
  177. #endif
  178. return 0;
  179. out_irqfree:
  180. irq_free_descs(0, ARRAY_SIZE(clps711x_irqs));
  181. out_iounmap:
  182. iounmap(clps711x_intc->base);
  183. out_kfree:
  184. kfree(clps711x_intc);
  185. return err;
  186. }
  187. void __init clps711x_intc_init(phys_addr_t base, resource_size_t size)
  188. {
  189. BUG_ON(_clps711x_intc_init(NULL, base, size));
  190. }
  191. #ifdef CONFIG_IRQCHIP
  192. static int __init clps711x_intc_init_dt(struct device_node *np,
  193. struct device_node *parent)
  194. {
  195. struct resource res;
  196. int err;
  197. err = of_address_to_resource(np, 0, &res);
  198. if (err)
  199. return err;
  200. return _clps711x_intc_init(np, res.start, resource_size(&res));
  201. }
  202. IRQCHIP_DECLARE(clps711x, "cirrus,clps711x-intc", clps711x_intc_init_dt);
  203. #endif