exynos-combiner.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Combiner irqchip for EXYNOS
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/err.h>
  12. #include <linux/export.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/slab.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/irqchip/chained_irq.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #include "irqchip.h"
  21. #define COMBINER_ENABLE_SET 0x0
  22. #define COMBINER_ENABLE_CLEAR 0x4
  23. #define COMBINER_INT_STATUS 0xC
  24. #define IRQ_IN_COMBINER 8
  25. static DEFINE_SPINLOCK(irq_controller_lock);
  26. struct combiner_chip_data {
  27. unsigned int hwirq_offset;
  28. unsigned int irq_mask;
  29. void __iomem *base;
  30. unsigned int parent_irq;
  31. };
  32. static struct irq_domain *combiner_irq_domain;
  33. static inline void __iomem *combiner_base(struct irq_data *data)
  34. {
  35. struct combiner_chip_data *combiner_data =
  36. irq_data_get_irq_chip_data(data);
  37. return combiner_data->base;
  38. }
  39. static void combiner_mask_irq(struct irq_data *data)
  40. {
  41. u32 mask = 1 << (data->hwirq % 32);
  42. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
  43. }
  44. static void combiner_unmask_irq(struct irq_data *data)
  45. {
  46. u32 mask = 1 << (data->hwirq % 32);
  47. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
  48. }
  49. static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  50. {
  51. struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
  52. struct irq_chip *chip = irq_get_chip(irq);
  53. unsigned int cascade_irq, combiner_irq;
  54. unsigned long status;
  55. chained_irq_enter(chip, desc);
  56. spin_lock(&irq_controller_lock);
  57. status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
  58. spin_unlock(&irq_controller_lock);
  59. status &= chip_data->irq_mask;
  60. if (status == 0)
  61. goto out;
  62. combiner_irq = chip_data->hwirq_offset + __ffs(status);
  63. cascade_irq = irq_find_mapping(combiner_irq_domain, combiner_irq);
  64. if (unlikely(!cascade_irq))
  65. handle_bad_irq(irq, desc);
  66. else
  67. generic_handle_irq(cascade_irq);
  68. out:
  69. chained_irq_exit(chip, desc);
  70. }
  71. #ifdef CONFIG_SMP
  72. static int combiner_set_affinity(struct irq_data *d,
  73. const struct cpumask *mask_val, bool force)
  74. {
  75. struct combiner_chip_data *chip_data = irq_data_get_irq_chip_data(d);
  76. struct irq_chip *chip = irq_get_chip(chip_data->parent_irq);
  77. struct irq_data *data = irq_get_irq_data(chip_data->parent_irq);
  78. if (chip && chip->irq_set_affinity)
  79. return chip->irq_set_affinity(data, mask_val, force);
  80. else
  81. return -EINVAL;
  82. }
  83. #endif
  84. static struct irq_chip combiner_chip = {
  85. .name = "COMBINER",
  86. .irq_mask = combiner_mask_irq,
  87. .irq_unmask = combiner_unmask_irq,
  88. #ifdef CONFIG_SMP
  89. .irq_set_affinity = combiner_set_affinity,
  90. #endif
  91. };
  92. static void __init combiner_cascade_irq(struct combiner_chip_data *combiner_data,
  93. unsigned int irq)
  94. {
  95. if (irq_set_handler_data(irq, combiner_data) != 0)
  96. BUG();
  97. irq_set_chained_handler(irq, combiner_handle_cascade_irq);
  98. }
  99. static void __init combiner_init_one(struct combiner_chip_data *combiner_data,
  100. unsigned int combiner_nr,
  101. void __iomem *base, unsigned int irq)
  102. {
  103. combiner_data->base = base;
  104. combiner_data->hwirq_offset = (combiner_nr & ~3) * IRQ_IN_COMBINER;
  105. combiner_data->irq_mask = 0xff << ((combiner_nr % 4) << 3);
  106. combiner_data->parent_irq = irq;
  107. /* Disable all interrupts */
  108. __raw_writel(combiner_data->irq_mask, base + COMBINER_ENABLE_CLEAR);
  109. }
  110. static int combiner_irq_domain_xlate(struct irq_domain *d,
  111. struct device_node *controller,
  112. const u32 *intspec, unsigned int intsize,
  113. unsigned long *out_hwirq,
  114. unsigned int *out_type)
  115. {
  116. if (d->of_node != controller)
  117. return -EINVAL;
  118. if (intsize < 2)
  119. return -EINVAL;
  120. *out_hwirq = intspec[0] * IRQ_IN_COMBINER + intspec[1];
  121. *out_type = 0;
  122. return 0;
  123. }
  124. static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
  125. irq_hw_number_t hw)
  126. {
  127. struct combiner_chip_data *combiner_data = d->host_data;
  128. irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
  129. irq_set_chip_data(irq, &combiner_data[hw >> 3]);
  130. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  131. return 0;
  132. }
  133. static struct irq_domain_ops combiner_irq_domain_ops = {
  134. .xlate = combiner_irq_domain_xlate,
  135. .map = combiner_irq_domain_map,
  136. };
  137. static void __init combiner_init(void __iomem *combiner_base,
  138. struct device_node *np,
  139. unsigned int max_nr)
  140. {
  141. int i, irq;
  142. unsigned int nr_irq;
  143. struct combiner_chip_data *combiner_data;
  144. nr_irq = max_nr * IRQ_IN_COMBINER;
  145. combiner_data = kcalloc(max_nr, sizeof (*combiner_data), GFP_KERNEL);
  146. if (!combiner_data) {
  147. pr_warning("%s: could not allocate combiner data\n", __func__);
  148. return;
  149. }
  150. combiner_irq_domain = irq_domain_add_linear(np, nr_irq,
  151. &combiner_irq_domain_ops, combiner_data);
  152. if (WARN_ON(!combiner_irq_domain)) {
  153. pr_warning("%s: irq domain init failed\n", __func__);
  154. return;
  155. }
  156. for (i = 0; i < max_nr; i++) {
  157. irq = irq_of_parse_and_map(np, i);
  158. combiner_init_one(&combiner_data[i], i,
  159. combiner_base + (i >> 2) * 0x10, irq);
  160. combiner_cascade_irq(&combiner_data[i], irq);
  161. }
  162. }
  163. static int __init combiner_of_init(struct device_node *np,
  164. struct device_node *parent)
  165. {
  166. void __iomem *combiner_base;
  167. unsigned int max_nr = 20;
  168. combiner_base = of_iomap(np, 0);
  169. if (!combiner_base) {
  170. pr_err("%s: failed to map combiner registers\n", __func__);
  171. return -ENXIO;
  172. }
  173. if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
  174. pr_info("%s: number of combiners not specified, "
  175. "setting default as %d.\n",
  176. __func__, max_nr);
  177. }
  178. combiner_init(combiner_base, np, max_nr);
  179. return 0;
  180. }
  181. IRQCHIP_DECLARE(exynos4210_combiner, "samsung,exynos4210-combiner",
  182. combiner_of_init);