ocrdma_sli.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #ifndef __OCRDMA_SLI_H__
  28. #define __OCRDMA_SLI_H__
  29. #define Bit(_b) (1 << (_b))
  30. enum {
  31. OCRDMA_ASIC_GEN_SKH_R = 0x04,
  32. OCRDMA_ASIC_GEN_LANCER = 0x0B
  33. };
  34. enum {
  35. OCRDMA_ASIC_REV_A0 = 0x00,
  36. OCRDMA_ASIC_REV_B0 = 0x10,
  37. OCRDMA_ASIC_REV_C0 = 0x20
  38. };
  39. #define OCRDMA_SUBSYS_ROCE 10
  40. enum {
  41. OCRDMA_CMD_QUERY_CONFIG = 1,
  42. OCRDMA_CMD_ALLOC_PD,
  43. OCRDMA_CMD_DEALLOC_PD,
  44. OCRDMA_CMD_CREATE_AH_TBL,
  45. OCRDMA_CMD_DELETE_AH_TBL,
  46. OCRDMA_CMD_CREATE_QP,
  47. OCRDMA_CMD_QUERY_QP,
  48. OCRDMA_CMD_MODIFY_QP,
  49. OCRDMA_CMD_DELETE_QP,
  50. OCRDMA_CMD_RSVD1,
  51. OCRDMA_CMD_ALLOC_LKEY,
  52. OCRDMA_CMD_DEALLOC_LKEY,
  53. OCRDMA_CMD_REGISTER_NSMR,
  54. OCRDMA_CMD_REREGISTER_NSMR,
  55. OCRDMA_CMD_REGISTER_NSMR_CONT,
  56. OCRDMA_CMD_QUERY_NSMR,
  57. OCRDMA_CMD_ALLOC_MW,
  58. OCRDMA_CMD_QUERY_MW,
  59. OCRDMA_CMD_CREATE_SRQ,
  60. OCRDMA_CMD_QUERY_SRQ,
  61. OCRDMA_CMD_MODIFY_SRQ,
  62. OCRDMA_CMD_DELETE_SRQ,
  63. OCRDMA_CMD_ATTACH_MCAST,
  64. OCRDMA_CMD_DETACH_MCAST,
  65. OCRDMA_CMD_GET_RDMA_STATS,
  66. OCRDMA_CMD_MAX
  67. };
  68. #define OCRDMA_SUBSYS_COMMON 1
  69. enum {
  70. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1 = 5,
  71. OCRDMA_CMD_CREATE_CQ = 12,
  72. OCRDMA_CMD_CREATE_EQ = 13,
  73. OCRDMA_CMD_CREATE_MQ = 21,
  74. OCRDMA_CMD_GET_CTRL_ATTRIBUTES = 32,
  75. OCRDMA_CMD_GET_FW_VER = 35,
  76. OCRDMA_CMD_DELETE_MQ = 53,
  77. OCRDMA_CMD_DELETE_CQ = 54,
  78. OCRDMA_CMD_DELETE_EQ = 55,
  79. OCRDMA_CMD_GET_FW_CONFIG = 58,
  80. OCRDMA_CMD_CREATE_MQ_EXT = 90,
  81. OCRDMA_CMD_PHY_DETAILS = 102
  82. };
  83. enum {
  84. QTYPE_EQ = 1,
  85. QTYPE_CQ = 2,
  86. QTYPE_MCCQ = 3
  87. };
  88. #define OCRDMA_MAX_SGID (8)
  89. #define OCRDMA_MAX_QP 2048
  90. #define OCRDMA_MAX_CQ 2048
  91. #define OCRDMA_MAX_STAG 8192
  92. enum {
  93. OCRDMA_DB_RQ_OFFSET = 0xE0,
  94. OCRDMA_DB_GEN2_RQ_OFFSET = 0x100,
  95. OCRDMA_DB_SQ_OFFSET = 0x60,
  96. OCRDMA_DB_GEN2_SQ_OFFSET = 0x1C0,
  97. OCRDMA_DB_SRQ_OFFSET = OCRDMA_DB_RQ_OFFSET,
  98. OCRDMA_DB_GEN2_SRQ_OFFSET = OCRDMA_DB_GEN2_RQ_OFFSET,
  99. OCRDMA_DB_CQ_OFFSET = 0x120,
  100. OCRDMA_DB_EQ_OFFSET = OCRDMA_DB_CQ_OFFSET,
  101. OCRDMA_DB_MQ_OFFSET = 0x140,
  102. OCRDMA_DB_SQ_SHIFT = 16,
  103. OCRDMA_DB_RQ_SHIFT = 24
  104. };
  105. #define OCRDMA_DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  106. #define OCRDMA_DB_CQ_RING_ID_EXT_MASK 0x0C00 /* bits 10-11 of qid at 12-11 */
  107. /* qid #2 msbits at 12-11 */
  108. #define OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT 0x1
  109. #define OCRDMA_DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  110. /* Rearm bit */
  111. #define OCRDMA_DB_CQ_REARM_SHIFT (29) /* bit 29 */
  112. /* solicited bit */
  113. #define OCRDMA_DB_CQ_SOLICIT_SHIFT (31) /* bit 31 */
  114. #define OCRDMA_EQ_ID_MASK 0x1FF /* bits 0 - 8 */
  115. #define OCRDMA_EQ_ID_EXT_MASK 0x3e00 /* bits 9-13 */
  116. #define OCRDMA_EQ_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 at 11-15 */
  117. /* Clear the interrupt for this eq */
  118. #define OCRDMA_EQ_CLR_SHIFT (9) /* bit 9 */
  119. /* Must be 1 */
  120. #define OCRDMA_EQ_TYPE_SHIFT (10) /* bit 10 */
  121. /* Number of event entries processed */
  122. #define OCRDMA_NUM_EQE_SHIFT (16) /* bits 16 - 28 */
  123. /* Rearm bit */
  124. #define OCRDMA_REARM_SHIFT (29) /* bit 29 */
  125. #define OCRDMA_MQ_ID_MASK 0x7FF /* bits 0 - 10 */
  126. /* Number of entries posted */
  127. #define OCRDMA_MQ_NUM_MQE_SHIFT (16) /* bits 16 - 29 */
  128. #define OCRDMA_MIN_HPAGE_SIZE (4096)
  129. #define OCRDMA_MIN_Q_PAGE_SIZE (4096)
  130. #define OCRDMA_MAX_Q_PAGES (8)
  131. #define OCRDMA_SLI_ASIC_ID_OFFSET 0x9C
  132. #define OCRDMA_SLI_ASIC_REV_MASK 0x000000FF
  133. #define OCRDMA_SLI_ASIC_GEN_NUM_MASK 0x0000FF00
  134. #define OCRDMA_SLI_ASIC_GEN_NUM_SHIFT 0x08
  135. /*
  136. # 0: 4K Bytes
  137. # 1: 8K Bytes
  138. # 2: 16K Bytes
  139. # 3: 32K Bytes
  140. # 4: 64K Bytes
  141. # 5: 128K Bytes
  142. # 6: 256K Bytes
  143. # 7: 512K Bytes
  144. */
  145. #define OCRDMA_MAX_Q_PAGE_SIZE_CNT (8)
  146. #define OCRDMA_Q_PAGE_BASE_SIZE (OCRDMA_MIN_Q_PAGE_SIZE * OCRDMA_MAX_Q_PAGES)
  147. #define MAX_OCRDMA_QP_PAGES (8)
  148. #define OCRDMA_MAX_WQE_MEM_SIZE (MAX_OCRDMA_QP_PAGES * OCRDMA_MIN_HQ_PAGE_SIZE)
  149. #define OCRDMA_CREATE_CQ_MAX_PAGES (4)
  150. #define OCRDMA_DPP_CQE_SIZE (4)
  151. #define OCRDMA_GEN2_MAX_CQE 1024
  152. #define OCRDMA_GEN2_CQ_PAGE_SIZE 4096
  153. #define OCRDMA_GEN2_WQE_SIZE 256
  154. #define OCRDMA_MAX_CQE 4095
  155. #define OCRDMA_CQ_PAGE_SIZE 16384
  156. #define OCRDMA_WQE_SIZE 128
  157. #define OCRDMA_WQE_STRIDE 8
  158. #define OCRDMA_WQE_ALIGN_BYTES 16
  159. #define MAX_OCRDMA_SRQ_PAGES MAX_OCRDMA_QP_PAGES
  160. enum {
  161. OCRDMA_MCH_OPCODE_SHIFT = 0,
  162. OCRDMA_MCH_OPCODE_MASK = 0xFF,
  163. OCRDMA_MCH_SUBSYS_SHIFT = 8,
  164. OCRDMA_MCH_SUBSYS_MASK = 0xFF00
  165. };
  166. /* mailbox cmd header */
  167. struct ocrdma_mbx_hdr {
  168. u32 subsys_op;
  169. u32 timeout; /* in seconds */
  170. u32 cmd_len;
  171. u32 rsvd_version;
  172. };
  173. enum {
  174. OCRDMA_MBX_RSP_OPCODE_SHIFT = 0,
  175. OCRDMA_MBX_RSP_OPCODE_MASK = 0xFF,
  176. OCRDMA_MBX_RSP_SUBSYS_SHIFT = 8,
  177. OCRDMA_MBX_RSP_SUBSYS_MASK = 0xFF << OCRDMA_MBX_RSP_SUBSYS_SHIFT,
  178. OCRDMA_MBX_RSP_STATUS_SHIFT = 0,
  179. OCRDMA_MBX_RSP_STATUS_MASK = 0xFF,
  180. OCRDMA_MBX_RSP_ASTATUS_SHIFT = 8,
  181. OCRDMA_MBX_RSP_ASTATUS_MASK = 0xFF << OCRDMA_MBX_RSP_ASTATUS_SHIFT
  182. };
  183. /* mailbox cmd response */
  184. struct ocrdma_mbx_rsp {
  185. u32 subsys_op;
  186. u32 status;
  187. u32 rsp_len;
  188. u32 add_rsp_len;
  189. };
  190. enum {
  191. OCRDMA_MQE_EMBEDDED = 1,
  192. OCRDMA_MQE_NONEMBEDDED = 0
  193. };
  194. struct ocrdma_mqe_sge {
  195. u32 pa_lo;
  196. u32 pa_hi;
  197. u32 len;
  198. };
  199. enum {
  200. OCRDMA_MQE_HDR_EMB_SHIFT = 0,
  201. OCRDMA_MQE_HDR_EMB_MASK = Bit(0),
  202. OCRDMA_MQE_HDR_SGE_CNT_SHIFT = 3,
  203. OCRDMA_MQE_HDR_SGE_CNT_MASK = 0x1F << OCRDMA_MQE_HDR_SGE_CNT_SHIFT,
  204. OCRDMA_MQE_HDR_SPECIAL_SHIFT = 24,
  205. OCRDMA_MQE_HDR_SPECIAL_MASK = 0xFF << OCRDMA_MQE_HDR_SPECIAL_SHIFT
  206. };
  207. struct ocrdma_mqe_hdr {
  208. u32 spcl_sge_cnt_emb;
  209. u32 pyld_len;
  210. u32 tag_lo;
  211. u32 tag_hi;
  212. u32 rsvd3;
  213. };
  214. struct ocrdma_mqe_emb_cmd {
  215. struct ocrdma_mbx_hdr mch;
  216. u8 pyld[220];
  217. };
  218. struct ocrdma_mqe {
  219. struct ocrdma_mqe_hdr hdr;
  220. union {
  221. struct ocrdma_mqe_emb_cmd emb_req;
  222. struct {
  223. struct ocrdma_mqe_sge sge[19];
  224. } nonemb_req;
  225. u8 cmd[236];
  226. struct ocrdma_mbx_rsp rsp;
  227. } u;
  228. };
  229. #define OCRDMA_EQ_LEN 4096
  230. #define OCRDMA_MQ_CQ_LEN 256
  231. #define OCRDMA_MQ_LEN 128
  232. #define PAGE_SHIFT_4K 12
  233. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  234. /* Returns number of pages spanned by the data starting at the given addr */
  235. #define PAGES_4K_SPANNED(_address, size) \
  236. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  237. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  238. struct ocrdma_delete_q_req {
  239. struct ocrdma_mbx_hdr req;
  240. u32 id;
  241. };
  242. struct ocrdma_pa {
  243. u32 lo;
  244. u32 hi;
  245. };
  246. #define MAX_OCRDMA_EQ_PAGES (8)
  247. struct ocrdma_create_eq_req {
  248. struct ocrdma_mbx_hdr req;
  249. u32 num_pages;
  250. u32 valid;
  251. u32 cnt;
  252. u32 delay;
  253. u32 rsvd;
  254. struct ocrdma_pa pa[MAX_OCRDMA_EQ_PAGES];
  255. };
  256. enum {
  257. OCRDMA_CREATE_EQ_VALID = Bit(29),
  258. OCRDMA_CREATE_EQ_CNT_SHIFT = 26,
  259. OCRDMA_CREATE_CQ_DELAY_SHIFT = 13,
  260. };
  261. struct ocrdma_create_eq_rsp {
  262. struct ocrdma_mbx_rsp rsp;
  263. u32 vector_eqid;
  264. };
  265. #define OCRDMA_EQ_MINOR_OTHER (0x1)
  266. enum {
  267. OCRDMA_MCQE_STATUS_SHIFT = 0,
  268. OCRDMA_MCQE_STATUS_MASK = 0xFFFF,
  269. OCRDMA_MCQE_ESTATUS_SHIFT = 16,
  270. OCRDMA_MCQE_ESTATUS_MASK = 0xFFFF << OCRDMA_MCQE_ESTATUS_SHIFT,
  271. OCRDMA_MCQE_CONS_SHIFT = 27,
  272. OCRDMA_MCQE_CONS_MASK = Bit(27),
  273. OCRDMA_MCQE_CMPL_SHIFT = 28,
  274. OCRDMA_MCQE_CMPL_MASK = Bit(28),
  275. OCRDMA_MCQE_AE_SHIFT = 30,
  276. OCRDMA_MCQE_AE_MASK = Bit(30),
  277. OCRDMA_MCQE_VALID_SHIFT = 31,
  278. OCRDMA_MCQE_VALID_MASK = Bit(31)
  279. };
  280. struct ocrdma_mcqe {
  281. u32 status;
  282. u32 tag_lo;
  283. u32 tag_hi;
  284. u32 valid_ae_cmpl_cons;
  285. };
  286. enum {
  287. OCRDMA_AE_MCQE_QPVALID = Bit(31),
  288. OCRDMA_AE_MCQE_QPID_MASK = 0xFFFF,
  289. OCRDMA_AE_MCQE_CQVALID = Bit(31),
  290. OCRDMA_AE_MCQE_CQID_MASK = 0xFFFF,
  291. OCRDMA_AE_MCQE_VALID = Bit(31),
  292. OCRDMA_AE_MCQE_AE = Bit(30),
  293. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT = 16,
  294. OCRDMA_AE_MCQE_EVENT_TYPE_MASK =
  295. 0xFF << OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT,
  296. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT = 8,
  297. OCRDMA_AE_MCQE_EVENT_CODE_MASK =
  298. 0xFF << OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
  299. };
  300. struct ocrdma_ae_mcqe {
  301. u32 qpvalid_qpid;
  302. u32 cqvalid_cqid;
  303. u32 evt_tag;
  304. u32 valid_ae_event;
  305. };
  306. enum {
  307. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT = 0,
  308. OCRDMA_AE_PVID_MCQE_ENABLED_MASK = 0xFF,
  309. OCRDMA_AE_PVID_MCQE_TAG_SHIFT = 16,
  310. OCRDMA_AE_PVID_MCQE_TAG_MASK = 0xFFFF << OCRDMA_AE_PVID_MCQE_TAG_SHIFT
  311. };
  312. struct ocrdma_ae_pvid_mcqe {
  313. u32 tag_enabled;
  314. u32 event_tag;
  315. u32 rsvd1;
  316. u32 rsvd2;
  317. };
  318. enum {
  319. OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT = 16,
  320. OCRDMA_AE_MPA_MCQE_REQ_ID_MASK = 0xFFFF <<
  321. OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT,
  322. OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT = 8,
  323. OCRDMA_AE_MPA_MCQE_EVENT_CODE_MASK = 0xFF <<
  324. OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT,
  325. OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT = 16,
  326. OCRDMA_AE_MPA_MCQE_EVENT_TYPE_MASK = 0xFF <<
  327. OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT,
  328. OCRDMA_AE_MPA_MCQE_EVENT_AE_SHIFT = 30,
  329. OCRDMA_AE_MPA_MCQE_EVENT_AE_MASK = Bit(30),
  330. OCRDMA_AE_MPA_MCQE_EVENT_VALID_SHIFT = 31,
  331. OCRDMA_AE_MPA_MCQE_EVENT_VALID_MASK = Bit(31)
  332. };
  333. struct ocrdma_ae_mpa_mcqe {
  334. u32 req_id;
  335. u32 w1;
  336. u32 w2;
  337. u32 valid_ae_event;
  338. };
  339. enum {
  340. OCRDMA_AE_QP_MCQE_NEW_QP_STATE_SHIFT = 0,
  341. OCRDMA_AE_QP_MCQE_NEW_QP_STATE_MASK = 0xFFFF,
  342. OCRDMA_AE_QP_MCQE_QP_ID_SHIFT = 16,
  343. OCRDMA_AE_QP_MCQE_QP_ID_MASK = 0xFFFF <<
  344. OCRDMA_AE_QP_MCQE_QP_ID_SHIFT,
  345. OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT = 8,
  346. OCRDMA_AE_QP_MCQE_EVENT_CODE_MASK = 0xFF <<
  347. OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT,
  348. OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT = 16,
  349. OCRDMA_AE_QP_MCQE_EVENT_TYPE_MASK = 0xFF <<
  350. OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT,
  351. OCRDMA_AE_QP_MCQE_EVENT_AE_SHIFT = 30,
  352. OCRDMA_AE_QP_MCQE_EVENT_AE_MASK = Bit(30),
  353. OCRDMA_AE_QP_MCQE_EVENT_VALID_SHIFT = 31,
  354. OCRDMA_AE_QP_MCQE_EVENT_VALID_MASK = Bit(31)
  355. };
  356. struct ocrdma_ae_qp_mcqe {
  357. u32 qp_id_state;
  358. u32 w1;
  359. u32 w2;
  360. u32 valid_ae_event;
  361. };
  362. #define OCRDMA_ASYNC_RDMA_EVE_CODE 0x14
  363. #define OCRDMA_ASYNC_GRP5_EVE_CODE 0x5
  364. #define OCRDMA_ASYNC_EVENT_PVID_STATE 0x3
  365. enum OCRDMA_ASYNC_EVENT_TYPE {
  366. OCRDMA_CQ_ERROR = 0x00,
  367. OCRDMA_CQ_OVERRUN_ERROR = 0x01,
  368. OCRDMA_CQ_QPCAT_ERROR = 0x02,
  369. OCRDMA_QP_ACCESS_ERROR = 0x03,
  370. OCRDMA_QP_COMM_EST_EVENT = 0x04,
  371. OCRDMA_SQ_DRAINED_EVENT = 0x05,
  372. OCRDMA_DEVICE_FATAL_EVENT = 0x08,
  373. OCRDMA_SRQCAT_ERROR = 0x0E,
  374. OCRDMA_SRQ_LIMIT_EVENT = 0x0F,
  375. OCRDMA_QP_LAST_WQE_EVENT = 0x10
  376. };
  377. /* mailbox command request and responses */
  378. enum {
  379. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT = 2,
  380. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK = Bit(2),
  381. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT = 3,
  382. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK = Bit(3),
  383. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT = 8,
  384. OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK = 0xFFFFFF <<
  385. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT,
  386. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT = 16,
  387. OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK = 0xFFFF <<
  388. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT,
  389. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT = 8,
  390. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK = 0xFF <<
  391. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT,
  392. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT = 0,
  393. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK = 0xFFFF,
  394. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT = 16,
  395. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK = 0xFFFF <<
  396. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT,
  397. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT = 0,
  398. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK = 0xFFFF,
  399. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT = 16,
  400. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK = 0xFFFF <<
  401. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT,
  402. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET = 24,
  403. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK = 0xFF <<
  404. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET,
  405. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET = 16,
  406. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK = 0xFF <<
  407. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET,
  408. OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET = 0,
  409. OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_MASK = 0xFFFF <<
  410. OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET,
  411. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET = 16,
  412. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK = 0xFFFF <<
  413. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET,
  414. OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET = 0,
  415. OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_MASK = 0xFFFF <<
  416. OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET,
  417. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET = 16,
  418. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK = 0xFFFF <<
  419. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET,
  420. OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET = 0,
  421. OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_MASK = 0xFFFF <<
  422. OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET,
  423. OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET = 0,
  424. OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_MASK = 0xFFFF <<
  425. OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET,
  426. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET = 16,
  427. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_MASK = 0xFFFF <<
  428. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET,
  429. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET = 0,
  430. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK = 0xFFFF <<
  431. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET,
  432. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET = 16,
  433. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK = 0xFFFF <<
  434. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET,
  435. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET = 0,
  436. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK = 0xFFFF <<
  437. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET,
  438. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET = 16,
  439. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_MASK = 0xFFFF <<
  440. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET,
  441. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET = 0,
  442. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK = 0xFFFF <<
  443. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET,
  444. };
  445. struct ocrdma_mbx_query_config {
  446. struct ocrdma_mqe_hdr hdr;
  447. struct ocrdma_mbx_rsp rsp;
  448. u32 qp_srq_cq_ird_ord;
  449. u32 max_pd_ca_ack_delay;
  450. u32 max_write_send_sge;
  451. u32 max_ird_ord_per_qp;
  452. u32 max_shared_ird_ord;
  453. u32 max_mr;
  454. u32 max_mr_size_lo;
  455. u32 max_mr_size_hi;
  456. u32 max_num_mr_pbl;
  457. u32 max_mw;
  458. u32 max_fmr;
  459. u32 max_pages_per_frmr;
  460. u32 max_mcast_group;
  461. u32 max_mcast_qp_attach;
  462. u32 max_total_mcast_qp_attach;
  463. u32 wqe_rqe_stride_max_dpp_cqs;
  464. u32 max_srq_rpir_qps;
  465. u32 max_dpp_pds_credits;
  466. u32 max_dpp_credits_pds_per_pd;
  467. u32 max_wqes_rqes_per_q;
  468. u32 max_cq_cqes_per_cq;
  469. u32 max_srq_rqe_sge;
  470. };
  471. struct ocrdma_fw_ver_rsp {
  472. struct ocrdma_mqe_hdr hdr;
  473. struct ocrdma_mbx_rsp rsp;
  474. u8 running_ver[32];
  475. };
  476. struct ocrdma_fw_conf_rsp {
  477. struct ocrdma_mqe_hdr hdr;
  478. struct ocrdma_mbx_rsp rsp;
  479. u32 config_num;
  480. u32 asic_revision;
  481. u32 phy_port;
  482. u32 fn_mode;
  483. struct {
  484. u32 mode;
  485. u32 nic_wqid_base;
  486. u32 nic_wq_tot;
  487. u32 prot_wqid_base;
  488. u32 prot_wq_tot;
  489. u32 prot_rqid_base;
  490. u32 prot_rqid_tot;
  491. u32 rsvd[6];
  492. } ulp[2];
  493. u32 fn_capabilities;
  494. u32 rsvd1;
  495. u32 rsvd2;
  496. u32 base_eqid;
  497. u32 max_eq;
  498. };
  499. enum {
  500. OCRDMA_FN_MODE_RDMA = 0x4
  501. };
  502. struct ocrdma_get_phy_info_rsp {
  503. struct ocrdma_mqe_hdr hdr;
  504. struct ocrdma_mbx_rsp rsp;
  505. u16 phy_type;
  506. u16 interface_type;
  507. u32 misc_params;
  508. u16 ext_phy_details;
  509. u16 rsvd;
  510. u16 auto_speeds_supported;
  511. u16 fixed_speeds_supported;
  512. u32 future_use[2];
  513. };
  514. enum {
  515. OCRDMA_PHY_SPEED_ZERO = 0x0,
  516. OCRDMA_PHY_SPEED_10MBPS = 0x1,
  517. OCRDMA_PHY_SPEED_100MBPS = 0x2,
  518. OCRDMA_PHY_SPEED_1GBPS = 0x4,
  519. OCRDMA_PHY_SPEED_10GBPS = 0x8,
  520. OCRDMA_PHY_SPEED_40GBPS = 0x20
  521. };
  522. struct ocrdma_get_link_speed_rsp {
  523. struct ocrdma_mqe_hdr hdr;
  524. struct ocrdma_mbx_rsp rsp;
  525. u8 pt_port_num;
  526. u8 link_duplex;
  527. u8 phys_port_speed;
  528. u8 phys_port_fault;
  529. u16 rsvd1;
  530. u16 qos_lnk_speed;
  531. u8 logical_lnk_status;
  532. u8 rsvd2[3];
  533. };
  534. enum {
  535. OCRDMA_PHYS_LINK_SPEED_ZERO = 0x0,
  536. OCRDMA_PHYS_LINK_SPEED_10MBPS = 0x1,
  537. OCRDMA_PHYS_LINK_SPEED_100MBPS = 0x2,
  538. OCRDMA_PHYS_LINK_SPEED_1GBPS = 0x3,
  539. OCRDMA_PHYS_LINK_SPEED_10GBPS = 0x4,
  540. OCRDMA_PHYS_LINK_SPEED_20GBPS = 0x5,
  541. OCRDMA_PHYS_LINK_SPEED_25GBPS = 0x6,
  542. OCRDMA_PHYS_LINK_SPEED_40GBPS = 0x7,
  543. OCRDMA_PHYS_LINK_SPEED_100GBPS = 0x8
  544. };
  545. enum {
  546. OCRDMA_CREATE_CQ_VER2 = 2,
  547. OCRDMA_CREATE_CQ_VER3 = 3,
  548. OCRDMA_CREATE_CQ_PAGE_CNT_MASK = 0xFFFF,
  549. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT = 16,
  550. OCRDMA_CREATE_CQ_PAGE_SIZE_MASK = 0xFF,
  551. OCRDMA_CREATE_CQ_COALESCWM_SHIFT = 12,
  552. OCRDMA_CREATE_CQ_COALESCWM_MASK = Bit(13) | Bit(12),
  553. OCRDMA_CREATE_CQ_FLAGS_NODELAY = Bit(14),
  554. OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID = Bit(15),
  555. OCRDMA_CREATE_CQ_EQ_ID_MASK = 0xFFFF,
  556. OCRDMA_CREATE_CQ_CQE_COUNT_MASK = 0xFFFF
  557. };
  558. enum {
  559. OCRDMA_CREATE_CQ_VER0 = 0,
  560. OCRDMA_CREATE_CQ_DPP = 1,
  561. OCRDMA_CREATE_CQ_TYPE_SHIFT = 24,
  562. OCRDMA_CREATE_CQ_EQID_SHIFT = 22,
  563. OCRDMA_CREATE_CQ_CNT_SHIFT = 27,
  564. OCRDMA_CREATE_CQ_FLAGS_VALID = Bit(29),
  565. OCRDMA_CREATE_CQ_FLAGS_EVENTABLE = Bit(31),
  566. OCRDMA_CREATE_CQ_DEF_FLAGS = OCRDMA_CREATE_CQ_FLAGS_VALID |
  567. OCRDMA_CREATE_CQ_FLAGS_EVENTABLE |
  568. OCRDMA_CREATE_CQ_FLAGS_NODELAY
  569. };
  570. struct ocrdma_create_cq_cmd {
  571. struct ocrdma_mbx_hdr req;
  572. u32 pgsz_pgcnt;
  573. u32 ev_cnt_flags;
  574. u32 eqn;
  575. u16 cqe_count;
  576. u16 pd_id;
  577. u32 rsvd6;
  578. struct ocrdma_pa pa[OCRDMA_CREATE_CQ_MAX_PAGES];
  579. };
  580. struct ocrdma_create_cq {
  581. struct ocrdma_mqe_hdr hdr;
  582. struct ocrdma_create_cq_cmd cmd;
  583. };
  584. enum {
  585. OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK = 0xFFFF
  586. };
  587. struct ocrdma_create_cq_cmd_rsp {
  588. struct ocrdma_mbx_rsp rsp;
  589. u32 cq_id;
  590. };
  591. struct ocrdma_create_cq_rsp {
  592. struct ocrdma_mqe_hdr hdr;
  593. struct ocrdma_create_cq_cmd_rsp rsp;
  594. };
  595. enum {
  596. OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT = 22,
  597. OCRDMA_CREATE_MQ_CQ_ID_SHIFT = 16,
  598. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT = 16,
  599. OCRDMA_CREATE_MQ_VALID = Bit(31),
  600. OCRDMA_CREATE_MQ_ASYNC_CQ_VALID = Bit(0)
  601. };
  602. struct ocrdma_create_mq_req {
  603. struct ocrdma_mbx_hdr req;
  604. u32 cqid_pages;
  605. u32 async_event_bitmap;
  606. u32 async_cqid_ringsize;
  607. u32 valid;
  608. u32 async_cqid_valid;
  609. u32 rsvd;
  610. struct ocrdma_pa pa[8];
  611. };
  612. struct ocrdma_create_mq_rsp {
  613. struct ocrdma_mbx_rsp rsp;
  614. u32 id;
  615. };
  616. enum {
  617. OCRDMA_DESTROY_CQ_QID_SHIFT = 0,
  618. OCRDMA_DESTROY_CQ_QID_MASK = 0xFFFF,
  619. OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT = 16,
  620. OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_MASK = 0xFFFF <<
  621. OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT
  622. };
  623. struct ocrdma_destroy_cq {
  624. struct ocrdma_mqe_hdr hdr;
  625. struct ocrdma_mbx_hdr req;
  626. u32 bypass_flush_qid;
  627. };
  628. struct ocrdma_destroy_cq_rsp {
  629. struct ocrdma_mqe_hdr hdr;
  630. struct ocrdma_mbx_rsp rsp;
  631. };
  632. enum {
  633. OCRDMA_QPT_GSI = 1,
  634. OCRDMA_QPT_RC = 2,
  635. OCRDMA_QPT_UD = 4,
  636. };
  637. enum {
  638. OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT = 0,
  639. OCRDMA_CREATE_QP_REQ_PD_ID_MASK = 0xFFFF,
  640. OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT = 16,
  641. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT = 19,
  642. OCRDMA_CREATE_QP_REQ_QPT_SHIFT = 29,
  643. OCRDMA_CREATE_QP_REQ_QPT_MASK = Bit(31) | Bit(30) | Bit(29),
  644. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT = 0,
  645. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK = 0xFFFF,
  646. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT = 16,
  647. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK = 0xFFFF <<
  648. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT,
  649. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT = 0,
  650. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK = 0xFFFF,
  651. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT = 16,
  652. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK = 0xFFFF <<
  653. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT,
  654. OCRDMA_CREATE_QP_REQ_FMR_EN_SHIFT = 0,
  655. OCRDMA_CREATE_QP_REQ_FMR_EN_MASK = Bit(0),
  656. OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_SHIFT = 1,
  657. OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK = Bit(1),
  658. OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_SHIFT = 2,
  659. OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK = Bit(2),
  660. OCRDMA_CREATE_QP_REQ_INB_WREN_SHIFT = 3,
  661. OCRDMA_CREATE_QP_REQ_INB_WREN_MASK = Bit(3),
  662. OCRDMA_CREATE_QP_REQ_INB_RDEN_SHIFT = 4,
  663. OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK = Bit(4),
  664. OCRDMA_CREATE_QP_REQ_USE_SRQ_SHIFT = 5,
  665. OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK = Bit(5),
  666. OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_SHIFT = 6,
  667. OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_MASK = Bit(6),
  668. OCRDMA_CREATE_QP_REQ_ENABLE_DPP_SHIFT = 7,
  669. OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK = Bit(7),
  670. OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_SHIFT = 8,
  671. OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_MASK = Bit(8),
  672. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT = 16,
  673. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK = 0xFFFF <<
  674. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT,
  675. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT = 0,
  676. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK = 0xFFFF,
  677. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT = 16,
  678. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK = 0xFFFF <<
  679. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT,
  680. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT = 0,
  681. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK = 0xFFFF,
  682. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT = 16,
  683. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK = 0xFFFF <<
  684. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT,
  685. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT = 0,
  686. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK = 0xFFFF,
  687. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT = 16,
  688. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK = 0xFFFF <<
  689. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT,
  690. OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT = 0,
  691. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK = 0xFFFF,
  692. OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT = 16,
  693. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK = 0xFFFF <<
  694. OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT,
  695. OCRDMA_CREATE_QP_REQ_DPP_CQPID_SHIFT = 0,
  696. OCRDMA_CREATE_QP_REQ_DPP_CQPID_MASK = 0xFFFF,
  697. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT = 16,
  698. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_MASK = 0xFFFF <<
  699. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
  700. };
  701. enum {
  702. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT = 16,
  703. OCRDMA_CREATE_QP_RSP_DPP_PAGE_SHIFT = 1
  704. };
  705. #define MAX_OCRDMA_IRD_PAGES 4
  706. enum ocrdma_qp_flags {
  707. OCRDMA_QP_MW_BIND = 1,
  708. OCRDMA_QP_LKEY0 = (1 << 1),
  709. OCRDMA_QP_FAST_REG = (1 << 2),
  710. OCRDMA_QP_INB_RD = (1 << 6),
  711. OCRDMA_QP_INB_WR = (1 << 7),
  712. };
  713. enum ocrdma_qp_state {
  714. OCRDMA_QPS_RST = 0,
  715. OCRDMA_QPS_INIT = 1,
  716. OCRDMA_QPS_RTR = 2,
  717. OCRDMA_QPS_RTS = 3,
  718. OCRDMA_QPS_SQE = 4,
  719. OCRDMA_QPS_SQ_DRAINING = 5,
  720. OCRDMA_QPS_ERR = 6,
  721. OCRDMA_QPS_SQD = 7
  722. };
  723. struct ocrdma_create_qp_req {
  724. struct ocrdma_mqe_hdr hdr;
  725. struct ocrdma_mbx_hdr req;
  726. u32 type_pgsz_pdn;
  727. u32 max_wqe_rqe;
  728. u32 max_sge_send_write;
  729. u32 max_sge_recv_flags;
  730. u32 max_ord_ird;
  731. u32 num_wq_rq_pages;
  732. u32 wqe_rqe_size;
  733. u32 wq_rq_cqid;
  734. struct ocrdma_pa wq_addr[MAX_OCRDMA_QP_PAGES];
  735. struct ocrdma_pa rq_addr[MAX_OCRDMA_QP_PAGES];
  736. u32 dpp_credits_cqid;
  737. u32 rpir_lkey;
  738. struct ocrdma_pa ird_addr[MAX_OCRDMA_IRD_PAGES];
  739. };
  740. enum {
  741. OCRDMA_CREATE_QP_RSP_QP_ID_SHIFT = 0,
  742. OCRDMA_CREATE_QP_RSP_QP_ID_MASK = 0xFFFF,
  743. OCRDMA_CREATE_QP_RSP_MAX_RQE_SHIFT = 0,
  744. OCRDMA_CREATE_QP_RSP_MAX_RQE_MASK = 0xFFFF,
  745. OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT = 16,
  746. OCRDMA_CREATE_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
  747. OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT,
  748. OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_SHIFT = 0,
  749. OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_MASK = 0xFFFF,
  750. OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT = 16,
  751. OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_MASK = 0xFFFF <<
  752. OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT,
  753. OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT = 16,
  754. OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_MASK = 0xFFFF <<
  755. OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT,
  756. OCRDMA_CREATE_QP_RSP_MAX_IRD_SHIFT = 0,
  757. OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK = 0xFFFF,
  758. OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT = 16,
  759. OCRDMA_CREATE_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
  760. OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT,
  761. OCRDMA_CREATE_QP_RSP_RQ_ID_SHIFT = 0,
  762. OCRDMA_CREATE_QP_RSP_RQ_ID_MASK = 0xFFFF,
  763. OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT = 16,
  764. OCRDMA_CREATE_QP_RSP_SQ_ID_MASK = 0xFFFF <<
  765. OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT,
  766. OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK = Bit(0),
  767. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT = 1,
  768. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK = 0x7FFF <<
  769. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT,
  770. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT = 16,
  771. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK = 0xFFFF <<
  772. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT,
  773. };
  774. struct ocrdma_create_qp_rsp {
  775. struct ocrdma_mqe_hdr hdr;
  776. struct ocrdma_mbx_rsp rsp;
  777. u32 qp_id;
  778. u32 max_wqe_rqe;
  779. u32 max_sge_send_write;
  780. u32 max_sge_recv;
  781. u32 max_ord_ird;
  782. u32 sq_rq_id;
  783. u32 dpp_response;
  784. };
  785. struct ocrdma_destroy_qp {
  786. struct ocrdma_mqe_hdr hdr;
  787. struct ocrdma_mbx_hdr req;
  788. u32 qp_id;
  789. };
  790. struct ocrdma_destroy_qp_rsp {
  791. struct ocrdma_mqe_hdr hdr;
  792. struct ocrdma_mbx_rsp rsp;
  793. };
  794. enum {
  795. OCRDMA_MODIFY_QP_ID_SHIFT = 0,
  796. OCRDMA_MODIFY_QP_ID_MASK = 0xFFFF,
  797. OCRDMA_QP_PARA_QPS_VALID = Bit(0),
  798. OCRDMA_QP_PARA_SQD_ASYNC_VALID = Bit(1),
  799. OCRDMA_QP_PARA_PKEY_VALID = Bit(2),
  800. OCRDMA_QP_PARA_QKEY_VALID = Bit(3),
  801. OCRDMA_QP_PARA_PMTU_VALID = Bit(4),
  802. OCRDMA_QP_PARA_ACK_TO_VALID = Bit(5),
  803. OCRDMA_QP_PARA_RETRY_CNT_VALID = Bit(6),
  804. OCRDMA_QP_PARA_RRC_VALID = Bit(7),
  805. OCRDMA_QP_PARA_RQPSN_VALID = Bit(8),
  806. OCRDMA_QP_PARA_MAX_IRD_VALID = Bit(9),
  807. OCRDMA_QP_PARA_MAX_ORD_VALID = Bit(10),
  808. OCRDMA_QP_PARA_RNT_VALID = Bit(11),
  809. OCRDMA_QP_PARA_SQPSN_VALID = Bit(12),
  810. OCRDMA_QP_PARA_DST_QPN_VALID = Bit(13),
  811. OCRDMA_QP_PARA_MAX_WQE_VALID = Bit(14),
  812. OCRDMA_QP_PARA_MAX_RQE_VALID = Bit(15),
  813. OCRDMA_QP_PARA_SGE_SEND_VALID = Bit(16),
  814. OCRDMA_QP_PARA_SGE_RECV_VALID = Bit(17),
  815. OCRDMA_QP_PARA_SGE_WR_VALID = Bit(18),
  816. OCRDMA_QP_PARA_INB_RDEN_VALID = Bit(19),
  817. OCRDMA_QP_PARA_INB_WREN_VALID = Bit(20),
  818. OCRDMA_QP_PARA_FLOW_LBL_VALID = Bit(21),
  819. OCRDMA_QP_PARA_BIND_EN_VALID = Bit(22),
  820. OCRDMA_QP_PARA_ZLKEY_EN_VALID = Bit(23),
  821. OCRDMA_QP_PARA_FMR_EN_VALID = Bit(24),
  822. OCRDMA_QP_PARA_INBAT_EN_VALID = Bit(25),
  823. OCRDMA_QP_PARA_VLAN_EN_VALID = Bit(26),
  824. OCRDMA_MODIFY_QP_FLAGS_RD = Bit(0),
  825. OCRDMA_MODIFY_QP_FLAGS_WR = Bit(1),
  826. OCRDMA_MODIFY_QP_FLAGS_SEND = Bit(2),
  827. OCRDMA_MODIFY_QP_FLAGS_ATOMIC = Bit(3)
  828. };
  829. enum {
  830. OCRDMA_QP_PARAMS_SRQ_ID_SHIFT = 0,
  831. OCRDMA_QP_PARAMS_SRQ_ID_MASK = 0xFFFF,
  832. OCRDMA_QP_PARAMS_MAX_RQE_SHIFT = 0,
  833. OCRDMA_QP_PARAMS_MAX_RQE_MASK = 0xFFFF,
  834. OCRDMA_QP_PARAMS_MAX_WQE_SHIFT = 16,
  835. OCRDMA_QP_PARAMS_MAX_WQE_MASK = 0xFFFF <<
  836. OCRDMA_QP_PARAMS_MAX_WQE_SHIFT,
  837. OCRDMA_QP_PARAMS_MAX_SGE_WRITE_SHIFT = 0,
  838. OCRDMA_QP_PARAMS_MAX_SGE_WRITE_MASK = 0xFFFF,
  839. OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT = 16,
  840. OCRDMA_QP_PARAMS_MAX_SGE_SEND_MASK = 0xFFFF <<
  841. OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT,
  842. OCRDMA_QP_PARAMS_FLAGS_FMR_EN = Bit(0),
  843. OCRDMA_QP_PARAMS_FLAGS_LKEY_0_EN = Bit(1),
  844. OCRDMA_QP_PARAMS_FLAGS_BIND_MW_EN = Bit(2),
  845. OCRDMA_QP_PARAMS_FLAGS_INBWR_EN = Bit(3),
  846. OCRDMA_QP_PARAMS_FLAGS_INBRD_EN = Bit(4),
  847. OCRDMA_QP_PARAMS_STATE_SHIFT = 5,
  848. OCRDMA_QP_PARAMS_STATE_MASK = Bit(5) | Bit(6) | Bit(7),
  849. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC = Bit(8),
  850. OCRDMA_QP_PARAMS_FLAGS_INB_ATEN = Bit(9),
  851. OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT = 16,
  852. OCRDMA_QP_PARAMS_MAX_SGE_RECV_MASK = 0xFFFF <<
  853. OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT,
  854. OCRDMA_QP_PARAMS_MAX_IRD_SHIFT = 0,
  855. OCRDMA_QP_PARAMS_MAX_IRD_MASK = 0xFFFF,
  856. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT = 16,
  857. OCRDMA_QP_PARAMS_MAX_ORD_MASK = 0xFFFF <<
  858. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT,
  859. OCRDMA_QP_PARAMS_RQ_CQID_SHIFT = 0,
  860. OCRDMA_QP_PARAMS_RQ_CQID_MASK = 0xFFFF,
  861. OCRDMA_QP_PARAMS_WQ_CQID_SHIFT = 16,
  862. OCRDMA_QP_PARAMS_WQ_CQID_MASK = 0xFFFF <<
  863. OCRDMA_QP_PARAMS_WQ_CQID_SHIFT,
  864. OCRDMA_QP_PARAMS_RQ_PSN_SHIFT = 0,
  865. OCRDMA_QP_PARAMS_RQ_PSN_MASK = 0xFFFFFF,
  866. OCRDMA_QP_PARAMS_HOP_LMT_SHIFT = 24,
  867. OCRDMA_QP_PARAMS_HOP_LMT_MASK = 0xFF <<
  868. OCRDMA_QP_PARAMS_HOP_LMT_SHIFT,
  869. OCRDMA_QP_PARAMS_SQ_PSN_SHIFT = 0,
  870. OCRDMA_QP_PARAMS_SQ_PSN_MASK = 0xFFFFFF,
  871. OCRDMA_QP_PARAMS_TCLASS_SHIFT = 24,
  872. OCRDMA_QP_PARAMS_TCLASS_MASK = 0xFF <<
  873. OCRDMA_QP_PARAMS_TCLASS_SHIFT,
  874. OCRDMA_QP_PARAMS_DEST_QPN_SHIFT = 0,
  875. OCRDMA_QP_PARAMS_DEST_QPN_MASK = 0xFFFFFF,
  876. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT = 24,
  877. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK = 0x7 <<
  878. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT,
  879. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT = 27,
  880. OCRDMA_QP_PARAMS_ACK_TIMEOUT_MASK = 0x1F <<
  881. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT,
  882. OCRDMA_QP_PARAMS_PKEY_IDNEX_SHIFT = 0,
  883. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK = 0xFFFF,
  884. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT = 18,
  885. OCRDMA_QP_PARAMS_PATH_MTU_MASK = 0x3FFF <<
  886. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT,
  887. OCRDMA_QP_PARAMS_FLOW_LABEL_SHIFT = 0,
  888. OCRDMA_QP_PARAMS_FLOW_LABEL_MASK = 0xFFFFF,
  889. OCRDMA_QP_PARAMS_SL_SHIFT = 20,
  890. OCRDMA_QP_PARAMS_SL_MASK = 0xF <<
  891. OCRDMA_QP_PARAMS_SL_SHIFT,
  892. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT = 24,
  893. OCRDMA_QP_PARAMS_RETRY_CNT_MASK = 0x7 <<
  894. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT,
  895. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT = 27,
  896. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK = 0x1F <<
  897. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT,
  898. OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_SHIFT = 0,
  899. OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_MASK = 0xFFFF,
  900. OCRDMA_QP_PARAMS_VLAN_SHIFT = 16,
  901. OCRDMA_QP_PARAMS_VLAN_MASK = 0xFFFF <<
  902. OCRDMA_QP_PARAMS_VLAN_SHIFT
  903. };
  904. struct ocrdma_qp_params {
  905. u32 id;
  906. u32 max_wqe_rqe;
  907. u32 max_sge_send_write;
  908. u32 max_sge_recv_flags;
  909. u32 max_ord_ird;
  910. u32 wq_rq_cqid;
  911. u32 hop_lmt_rq_psn;
  912. u32 tclass_sq_psn;
  913. u32 ack_to_rnr_rtc_dest_qpn;
  914. u32 path_mtu_pkey_indx;
  915. u32 rnt_rc_sl_fl;
  916. u8 sgid[16];
  917. u8 dgid[16];
  918. u32 dmac_b0_to_b3;
  919. u32 vlan_dmac_b4_to_b5;
  920. u32 qkey;
  921. };
  922. struct ocrdma_modify_qp {
  923. struct ocrdma_mqe_hdr hdr;
  924. struct ocrdma_mbx_hdr req;
  925. struct ocrdma_qp_params params;
  926. u32 flags;
  927. u32 rdma_flags;
  928. u32 num_outstanding_atomic_rd;
  929. };
  930. enum {
  931. OCRDMA_MODIFY_QP_RSP_MAX_RQE_SHIFT = 0,
  932. OCRDMA_MODIFY_QP_RSP_MAX_RQE_MASK = 0xFFFF,
  933. OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT = 16,
  934. OCRDMA_MODIFY_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
  935. OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT,
  936. OCRDMA_MODIFY_QP_RSP_MAX_IRD_SHIFT = 0,
  937. OCRDMA_MODIFY_QP_RSP_MAX_IRD_MASK = 0xFFFF,
  938. OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT = 16,
  939. OCRDMA_MODIFY_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
  940. OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT
  941. };
  942. struct ocrdma_modify_qp_rsp {
  943. struct ocrdma_mqe_hdr hdr;
  944. struct ocrdma_mbx_rsp rsp;
  945. u32 max_wqe_rqe;
  946. u32 max_ord_ird;
  947. };
  948. struct ocrdma_query_qp {
  949. struct ocrdma_mqe_hdr hdr;
  950. struct ocrdma_mbx_hdr req;
  951. #define OCRDMA_QUERY_UP_QP_ID_SHIFT 0
  952. #define OCRDMA_QUERY_UP_QP_ID_MASK 0xFFFFFF
  953. u32 qp_id;
  954. };
  955. struct ocrdma_query_qp_rsp {
  956. struct ocrdma_mqe_hdr hdr;
  957. struct ocrdma_mbx_rsp rsp;
  958. struct ocrdma_qp_params params;
  959. };
  960. enum {
  961. OCRDMA_CREATE_SRQ_PD_ID_SHIFT = 0,
  962. OCRDMA_CREATE_SRQ_PD_ID_MASK = 0xFFFF,
  963. OCRDMA_CREATE_SRQ_PG_SZ_SHIFT = 16,
  964. OCRDMA_CREATE_SRQ_PG_SZ_MASK = 0x3 <<
  965. OCRDMA_CREATE_SRQ_PG_SZ_SHIFT,
  966. OCRDMA_CREATE_SRQ_MAX_RQE_SHIFT = 0,
  967. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT = 16,
  968. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_MASK = 0xFFFF <<
  969. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT,
  970. OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT = 0,
  971. OCRDMA_CREATE_SRQ_RQE_SIZE_MASK = 0xFFFF,
  972. OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT = 16,
  973. OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_MASK = 0xFFFF <<
  974. OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
  975. };
  976. struct ocrdma_create_srq {
  977. struct ocrdma_mqe_hdr hdr;
  978. struct ocrdma_mbx_hdr req;
  979. u32 pgsz_pdid;
  980. u32 max_sge_rqe;
  981. u32 pages_rqe_sz;
  982. struct ocrdma_pa rq_addr[MAX_OCRDMA_SRQ_PAGES];
  983. };
  984. enum {
  985. OCRDMA_CREATE_SRQ_RSP_SRQ_ID_SHIFT = 0,
  986. OCRDMA_CREATE_SRQ_RSP_SRQ_ID_MASK = 0xFFFFFF,
  987. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT = 0,
  988. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK = 0xFFFF,
  989. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT = 16,
  990. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK = 0xFFFF <<
  991. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
  992. };
  993. struct ocrdma_create_srq_rsp {
  994. struct ocrdma_mqe_hdr hdr;
  995. struct ocrdma_mbx_rsp rsp;
  996. u32 id;
  997. u32 max_sge_rqe_allocated;
  998. };
  999. enum {
  1000. OCRDMA_MODIFY_SRQ_ID_SHIFT = 0,
  1001. OCRDMA_MODIFY_SRQ_ID_MASK = 0xFFFFFF,
  1002. OCRDMA_MODIFY_SRQ_MAX_RQE_SHIFT = 0,
  1003. OCRDMA_MODIFY_SRQ_MAX_RQE_MASK = 0xFFFF,
  1004. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT = 16,
  1005. OCRDMA_MODIFY_SRQ__LIMIT_MASK = 0xFFFF <<
  1006. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
  1007. };
  1008. struct ocrdma_modify_srq {
  1009. struct ocrdma_mqe_hdr hdr;
  1010. struct ocrdma_mbx_rsp rep;
  1011. u32 id;
  1012. u32 limit_max_rqe;
  1013. };
  1014. enum {
  1015. OCRDMA_QUERY_SRQ_ID_SHIFT = 0,
  1016. OCRDMA_QUERY_SRQ_ID_MASK = 0xFFFFFF
  1017. };
  1018. struct ocrdma_query_srq {
  1019. struct ocrdma_mqe_hdr hdr;
  1020. struct ocrdma_mbx_rsp req;
  1021. u32 id;
  1022. };
  1023. enum {
  1024. OCRDMA_QUERY_SRQ_RSP_PD_ID_SHIFT = 0,
  1025. OCRDMA_QUERY_SRQ_RSP_PD_ID_MASK = 0xFFFF,
  1026. OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT = 16,
  1027. OCRDMA_QUERY_SRQ_RSP_MAX_RQE_MASK = 0xFFFF <<
  1028. OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT,
  1029. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_SHIFT = 0,
  1030. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK = 0xFFFF,
  1031. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT = 16,
  1032. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_MASK = 0xFFFF <<
  1033. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
  1034. };
  1035. struct ocrdma_query_srq_rsp {
  1036. struct ocrdma_mqe_hdr hdr;
  1037. struct ocrdma_mbx_rsp req;
  1038. u32 max_rqe_pdid;
  1039. u32 srq_lmt_max_sge;
  1040. };
  1041. enum {
  1042. OCRDMA_DESTROY_SRQ_ID_SHIFT = 0,
  1043. OCRDMA_DESTROY_SRQ_ID_MASK = 0xFFFFFF
  1044. };
  1045. struct ocrdma_destroy_srq {
  1046. struct ocrdma_mqe_hdr hdr;
  1047. struct ocrdma_mbx_rsp req;
  1048. u32 id;
  1049. };
  1050. enum {
  1051. OCRDMA_ALLOC_PD_ENABLE_DPP = BIT(16),
  1052. OCRDMA_PD_MAX_DPP_ENABLED_QP = 8,
  1053. OCRDMA_DPP_PAGE_SIZE = 4096
  1054. };
  1055. struct ocrdma_alloc_pd {
  1056. struct ocrdma_mqe_hdr hdr;
  1057. struct ocrdma_mbx_hdr req;
  1058. u32 enable_dpp_rsvd;
  1059. };
  1060. enum {
  1061. OCRDMA_ALLOC_PD_RSP_DPP = Bit(16),
  1062. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT = 20,
  1063. OCRDMA_ALLOC_PD_RSP_PDID_MASK = 0xFFFF,
  1064. };
  1065. struct ocrdma_alloc_pd_rsp {
  1066. struct ocrdma_mqe_hdr hdr;
  1067. struct ocrdma_mbx_rsp rsp;
  1068. u32 dpp_page_pdid;
  1069. };
  1070. struct ocrdma_dealloc_pd {
  1071. struct ocrdma_mqe_hdr hdr;
  1072. struct ocrdma_mbx_hdr req;
  1073. u32 id;
  1074. };
  1075. struct ocrdma_dealloc_pd_rsp {
  1076. struct ocrdma_mqe_hdr hdr;
  1077. struct ocrdma_mbx_rsp rsp;
  1078. };
  1079. enum {
  1080. OCRDMA_ADDR_CHECK_ENABLE = 1,
  1081. OCRDMA_ADDR_CHECK_DISABLE = 0
  1082. };
  1083. enum {
  1084. OCRDMA_ALLOC_LKEY_PD_ID_SHIFT = 0,
  1085. OCRDMA_ALLOC_LKEY_PD_ID_MASK = 0xFFFF,
  1086. OCRDMA_ALLOC_LKEY_ADDR_CHECK_SHIFT = 0,
  1087. OCRDMA_ALLOC_LKEY_ADDR_CHECK_MASK = Bit(0),
  1088. OCRDMA_ALLOC_LKEY_FMR_SHIFT = 1,
  1089. OCRDMA_ALLOC_LKEY_FMR_MASK = Bit(1),
  1090. OCRDMA_ALLOC_LKEY_REMOTE_INV_SHIFT = 2,
  1091. OCRDMA_ALLOC_LKEY_REMOTE_INV_MASK = Bit(2),
  1092. OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT = 3,
  1093. OCRDMA_ALLOC_LKEY_REMOTE_WR_MASK = Bit(3),
  1094. OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT = 4,
  1095. OCRDMA_ALLOC_LKEY_REMOTE_RD_MASK = Bit(4),
  1096. OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT = 5,
  1097. OCRDMA_ALLOC_LKEY_LOCAL_WR_MASK = Bit(5),
  1098. OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_MASK = Bit(6),
  1099. OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT = 6,
  1100. OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT = 16,
  1101. OCRDMA_ALLOC_LKEY_PBL_SIZE_MASK = 0xFFFF <<
  1102. OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
  1103. };
  1104. struct ocrdma_alloc_lkey {
  1105. struct ocrdma_mqe_hdr hdr;
  1106. struct ocrdma_mbx_hdr req;
  1107. u32 pdid;
  1108. u32 pbl_sz_flags;
  1109. };
  1110. struct ocrdma_alloc_lkey_rsp {
  1111. struct ocrdma_mqe_hdr hdr;
  1112. struct ocrdma_mbx_rsp rsp;
  1113. u32 lrkey;
  1114. u32 num_pbl_rsvd;
  1115. };
  1116. struct ocrdma_dealloc_lkey {
  1117. struct ocrdma_mqe_hdr hdr;
  1118. struct ocrdma_mbx_hdr req;
  1119. u32 lkey;
  1120. u32 rsvd_frmr;
  1121. };
  1122. struct ocrdma_dealloc_lkey_rsp {
  1123. struct ocrdma_mqe_hdr hdr;
  1124. struct ocrdma_mbx_rsp rsp;
  1125. };
  1126. #define MAX_OCRDMA_NSMR_PBL (u32)22
  1127. #define MAX_OCRDMA_PBL_SIZE 65536
  1128. #define MAX_OCRDMA_PBL_PER_LKEY 32767
  1129. enum {
  1130. OCRDMA_REG_NSMR_LRKEY_INDEX_SHIFT = 0,
  1131. OCRDMA_REG_NSMR_LRKEY_INDEX_MASK = 0xFFFFFF,
  1132. OCRDMA_REG_NSMR_LRKEY_SHIFT = 24,
  1133. OCRDMA_REG_NSMR_LRKEY_MASK = 0xFF <<
  1134. OCRDMA_REG_NSMR_LRKEY_SHIFT,
  1135. OCRDMA_REG_NSMR_PD_ID_SHIFT = 0,
  1136. OCRDMA_REG_NSMR_PD_ID_MASK = 0xFFFF,
  1137. OCRDMA_REG_NSMR_NUM_PBL_SHIFT = 16,
  1138. OCRDMA_REG_NSMR_NUM_PBL_MASK = 0xFFFF <<
  1139. OCRDMA_REG_NSMR_NUM_PBL_SHIFT,
  1140. OCRDMA_REG_NSMR_PBE_SIZE_SHIFT = 0,
  1141. OCRDMA_REG_NSMR_PBE_SIZE_MASK = 0xFFFF,
  1142. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT = 16,
  1143. OCRDMA_REG_NSMR_HPAGE_SIZE_MASK = 0xFF <<
  1144. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT,
  1145. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT = 24,
  1146. OCRDMA_REG_NSMR_BIND_MEMWIN_MASK = Bit(24),
  1147. OCRDMA_REG_NSMR_ZB_SHIFT = 25,
  1148. OCRDMA_REG_NSMR_ZB_SHIFT_MASK = Bit(25),
  1149. OCRDMA_REG_NSMR_REMOTE_INV_SHIFT = 26,
  1150. OCRDMA_REG_NSMR_REMOTE_INV_MASK = Bit(26),
  1151. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT = 27,
  1152. OCRDMA_REG_NSMR_REMOTE_WR_MASK = Bit(27),
  1153. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT = 28,
  1154. OCRDMA_REG_NSMR_REMOTE_RD_MASK = Bit(28),
  1155. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT = 29,
  1156. OCRDMA_REG_NSMR_LOCAL_WR_MASK = Bit(29),
  1157. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT = 30,
  1158. OCRDMA_REG_NSMR_REMOTE_ATOMIC_MASK = Bit(30),
  1159. OCRDMA_REG_NSMR_LAST_SHIFT = 31,
  1160. OCRDMA_REG_NSMR_LAST_MASK = Bit(31)
  1161. };
  1162. struct ocrdma_reg_nsmr {
  1163. struct ocrdma_mqe_hdr hdr;
  1164. struct ocrdma_mbx_hdr cmd;
  1165. u32 fr_mr;
  1166. u32 num_pbl_pdid;
  1167. u32 flags_hpage_pbe_sz;
  1168. u32 totlen_low;
  1169. u32 totlen_high;
  1170. u32 fbo_low;
  1171. u32 fbo_high;
  1172. u32 va_loaddr;
  1173. u32 va_hiaddr;
  1174. struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
  1175. };
  1176. enum {
  1177. OCRDMA_REG_NSMR_CONT_PBL_SHIFT = 0,
  1178. OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK = 0xFFFF,
  1179. OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT = 16,
  1180. OCRDMA_REG_NSMR_CONT_NUM_PBL_MASK = 0xFFFF <<
  1181. OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT,
  1182. OCRDMA_REG_NSMR_CONT_LAST_SHIFT = 31,
  1183. OCRDMA_REG_NSMR_CONT_LAST_MASK = Bit(31)
  1184. };
  1185. struct ocrdma_reg_nsmr_cont {
  1186. struct ocrdma_mqe_hdr hdr;
  1187. struct ocrdma_mbx_hdr cmd;
  1188. u32 lrkey;
  1189. u32 num_pbl_offset;
  1190. u32 last;
  1191. struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
  1192. };
  1193. struct ocrdma_pbe {
  1194. u32 pa_hi;
  1195. u32 pa_lo;
  1196. };
  1197. enum {
  1198. OCRDMA_REG_NSMR_RSP_NUM_PBL_SHIFT = 16,
  1199. OCRDMA_REG_NSMR_RSP_NUM_PBL_MASK = 0xFFFF0000
  1200. };
  1201. struct ocrdma_reg_nsmr_rsp {
  1202. struct ocrdma_mqe_hdr hdr;
  1203. struct ocrdma_mbx_rsp rsp;
  1204. u32 lrkey;
  1205. u32 num_pbl;
  1206. };
  1207. enum {
  1208. OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_SHIFT = 0,
  1209. OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_MASK = 0xFFFFFF,
  1210. OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT = 24,
  1211. OCRDMA_REG_NSMR_CONT_RSP_LRKEY_MASK = 0xFF <<
  1212. OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT,
  1213. OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT = 16,
  1214. OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_MASK = 0xFFFF <<
  1215. OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT
  1216. };
  1217. struct ocrdma_reg_nsmr_cont_rsp {
  1218. struct ocrdma_mqe_hdr hdr;
  1219. struct ocrdma_mbx_rsp rsp;
  1220. u32 lrkey_key_index;
  1221. u32 num_pbl;
  1222. };
  1223. enum {
  1224. OCRDMA_ALLOC_MW_PD_ID_SHIFT = 0,
  1225. OCRDMA_ALLOC_MW_PD_ID_MASK = 0xFFFF
  1226. };
  1227. struct ocrdma_alloc_mw {
  1228. struct ocrdma_mqe_hdr hdr;
  1229. struct ocrdma_mbx_hdr req;
  1230. u32 pdid;
  1231. };
  1232. enum {
  1233. OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_SHIFT = 0,
  1234. OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_MASK = 0xFFFFFF
  1235. };
  1236. struct ocrdma_alloc_mw_rsp {
  1237. struct ocrdma_mqe_hdr hdr;
  1238. struct ocrdma_mbx_rsp rsp;
  1239. u32 lrkey_index;
  1240. };
  1241. struct ocrdma_attach_mcast {
  1242. struct ocrdma_mqe_hdr hdr;
  1243. struct ocrdma_mbx_hdr req;
  1244. u32 qp_id;
  1245. u8 mgid[16];
  1246. u32 mac_b0_to_b3;
  1247. u32 vlan_mac_b4_to_b5;
  1248. };
  1249. struct ocrdma_attach_mcast_rsp {
  1250. struct ocrdma_mqe_hdr hdr;
  1251. struct ocrdma_mbx_rsp rsp;
  1252. };
  1253. struct ocrdma_detach_mcast {
  1254. struct ocrdma_mqe_hdr hdr;
  1255. struct ocrdma_mbx_hdr req;
  1256. u32 qp_id;
  1257. u8 mgid[16];
  1258. u32 mac_b0_to_b3;
  1259. u32 vlan_mac_b4_to_b5;
  1260. };
  1261. struct ocrdma_detach_mcast_rsp {
  1262. struct ocrdma_mqe_hdr hdr;
  1263. struct ocrdma_mbx_rsp rsp;
  1264. };
  1265. enum {
  1266. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT = 19,
  1267. OCRDMA_CREATE_AH_NUM_PAGES_MASK = 0xF <<
  1268. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT,
  1269. OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT = 16,
  1270. OCRDMA_CREATE_AH_PAGE_SIZE_MASK = 0x7 <<
  1271. OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT,
  1272. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT = 23,
  1273. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK = 0x1FF <<
  1274. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT,
  1275. };
  1276. #define OCRDMA_AH_TBL_PAGES 8
  1277. struct ocrdma_create_ah_tbl {
  1278. struct ocrdma_mqe_hdr hdr;
  1279. struct ocrdma_mbx_hdr req;
  1280. u32 ah_conf;
  1281. struct ocrdma_pa tbl_addr[8];
  1282. };
  1283. struct ocrdma_create_ah_tbl_rsp {
  1284. struct ocrdma_mqe_hdr hdr;
  1285. struct ocrdma_mbx_rsp rsp;
  1286. u32 ahid;
  1287. };
  1288. struct ocrdma_delete_ah_tbl {
  1289. struct ocrdma_mqe_hdr hdr;
  1290. struct ocrdma_mbx_hdr req;
  1291. u32 ahid;
  1292. };
  1293. struct ocrdma_delete_ah_tbl_rsp {
  1294. struct ocrdma_mqe_hdr hdr;
  1295. struct ocrdma_mbx_rsp rsp;
  1296. };
  1297. enum {
  1298. OCRDMA_EQE_VALID_SHIFT = 0,
  1299. OCRDMA_EQE_VALID_MASK = Bit(0),
  1300. OCRDMA_EQE_FOR_CQE_MASK = 0xFFFE,
  1301. OCRDMA_EQE_RESOURCE_ID_SHIFT = 16,
  1302. OCRDMA_EQE_RESOURCE_ID_MASK = 0xFFFF <<
  1303. OCRDMA_EQE_RESOURCE_ID_SHIFT,
  1304. };
  1305. struct ocrdma_eqe {
  1306. u32 id_valid;
  1307. };
  1308. enum OCRDMA_CQE_STATUS {
  1309. OCRDMA_CQE_SUCCESS = 0,
  1310. OCRDMA_CQE_LOC_LEN_ERR,
  1311. OCRDMA_CQE_LOC_QP_OP_ERR,
  1312. OCRDMA_CQE_LOC_EEC_OP_ERR,
  1313. OCRDMA_CQE_LOC_PROT_ERR,
  1314. OCRDMA_CQE_WR_FLUSH_ERR,
  1315. OCRDMA_CQE_MW_BIND_ERR,
  1316. OCRDMA_CQE_BAD_RESP_ERR,
  1317. OCRDMA_CQE_LOC_ACCESS_ERR,
  1318. OCRDMA_CQE_REM_INV_REQ_ERR,
  1319. OCRDMA_CQE_REM_ACCESS_ERR,
  1320. OCRDMA_CQE_REM_OP_ERR,
  1321. OCRDMA_CQE_RETRY_EXC_ERR,
  1322. OCRDMA_CQE_RNR_RETRY_EXC_ERR,
  1323. OCRDMA_CQE_LOC_RDD_VIOL_ERR,
  1324. OCRDMA_CQE_REM_INV_RD_REQ_ERR,
  1325. OCRDMA_CQE_REM_ABORT_ERR,
  1326. OCRDMA_CQE_INV_EECN_ERR,
  1327. OCRDMA_CQE_INV_EEC_STATE_ERR,
  1328. OCRDMA_CQE_FATAL_ERR,
  1329. OCRDMA_CQE_RESP_TIMEOUT_ERR,
  1330. OCRDMA_CQE_GENERAL_ERR
  1331. };
  1332. enum {
  1333. /* w0 */
  1334. OCRDMA_CQE_WQEIDX_SHIFT = 0,
  1335. OCRDMA_CQE_WQEIDX_MASK = 0xFFFF,
  1336. /* w1 */
  1337. OCRDMA_CQE_UD_XFER_LEN_SHIFT = 16,
  1338. OCRDMA_CQE_PKEY_SHIFT = 0,
  1339. OCRDMA_CQE_PKEY_MASK = 0xFFFF,
  1340. /* w2 */
  1341. OCRDMA_CQE_QPN_SHIFT = 0,
  1342. OCRDMA_CQE_QPN_MASK = 0x0000FFFF,
  1343. OCRDMA_CQE_BUFTAG_SHIFT = 16,
  1344. OCRDMA_CQE_BUFTAG_MASK = 0xFFFF << OCRDMA_CQE_BUFTAG_SHIFT,
  1345. /* w3 */
  1346. OCRDMA_CQE_UD_STATUS_SHIFT = 24,
  1347. OCRDMA_CQE_UD_STATUS_MASK = 0x7 << OCRDMA_CQE_UD_STATUS_SHIFT,
  1348. OCRDMA_CQE_STATUS_SHIFT = 16,
  1349. OCRDMA_CQE_STATUS_MASK = 0xFF << OCRDMA_CQE_STATUS_SHIFT,
  1350. OCRDMA_CQE_VALID = Bit(31),
  1351. OCRDMA_CQE_INVALIDATE = Bit(30),
  1352. OCRDMA_CQE_QTYPE = Bit(29),
  1353. OCRDMA_CQE_IMM = Bit(28),
  1354. OCRDMA_CQE_WRITE_IMM = Bit(27),
  1355. OCRDMA_CQE_QTYPE_SQ = 0,
  1356. OCRDMA_CQE_QTYPE_RQ = 1,
  1357. OCRDMA_CQE_SRCQP_MASK = 0xFFFFFF
  1358. };
  1359. struct ocrdma_cqe {
  1360. union {
  1361. /* w0 to w2 */
  1362. struct {
  1363. u32 wqeidx;
  1364. u32 bytes_xfered;
  1365. u32 qpn;
  1366. } wq;
  1367. struct {
  1368. u32 lkey_immdt;
  1369. u32 rxlen;
  1370. u32 buftag_qpn;
  1371. } rq;
  1372. struct {
  1373. u32 lkey_immdt;
  1374. u32 rxlen_pkey;
  1375. u32 buftag_qpn;
  1376. } ud;
  1377. struct {
  1378. u32 word_0;
  1379. u32 word_1;
  1380. u32 qpn;
  1381. } cmn;
  1382. };
  1383. u32 flags_status_srcqpn; /* w3 */
  1384. };
  1385. struct ocrdma_sge {
  1386. u32 addr_hi;
  1387. u32 addr_lo;
  1388. u32 lrkey;
  1389. u32 len;
  1390. };
  1391. enum {
  1392. OCRDMA_FLAG_SIG = 0x1,
  1393. OCRDMA_FLAG_INV = 0x2,
  1394. OCRDMA_FLAG_FENCE_L = 0x4,
  1395. OCRDMA_FLAG_FENCE_R = 0x8,
  1396. OCRDMA_FLAG_SOLICIT = 0x10,
  1397. OCRDMA_FLAG_IMM = 0x20,
  1398. /* Stag flags */
  1399. OCRDMA_LKEY_FLAG_LOCAL_WR = 0x1,
  1400. OCRDMA_LKEY_FLAG_REMOTE_RD = 0x2,
  1401. OCRDMA_LKEY_FLAG_REMOTE_WR = 0x4,
  1402. OCRDMA_LKEY_FLAG_VATO = 0x8,
  1403. };
  1404. enum OCRDMA_WQE_OPCODE {
  1405. OCRDMA_WRITE = 0x06,
  1406. OCRDMA_READ = 0x0C,
  1407. OCRDMA_RESV0 = 0x02,
  1408. OCRDMA_SEND = 0x00,
  1409. OCRDMA_CMP_SWP = 0x14,
  1410. OCRDMA_BIND_MW = 0x10,
  1411. OCRDMA_FR_MR = 0x11,
  1412. OCRDMA_RESV1 = 0x0A,
  1413. OCRDMA_LKEY_INV = 0x15,
  1414. OCRDMA_FETCH_ADD = 0x13,
  1415. OCRDMA_POST_RQ = 0x12
  1416. };
  1417. enum {
  1418. OCRDMA_TYPE_INLINE = 0x0,
  1419. OCRDMA_TYPE_LKEY = 0x1,
  1420. };
  1421. enum {
  1422. OCRDMA_WQE_OPCODE_SHIFT = 0,
  1423. OCRDMA_WQE_OPCODE_MASK = 0x0000001F,
  1424. OCRDMA_WQE_FLAGS_SHIFT = 5,
  1425. OCRDMA_WQE_TYPE_SHIFT = 16,
  1426. OCRDMA_WQE_TYPE_MASK = 0x00030000,
  1427. OCRDMA_WQE_SIZE_SHIFT = 18,
  1428. OCRDMA_WQE_SIZE_MASK = 0xFF,
  1429. OCRDMA_WQE_NXT_WQE_SIZE_SHIFT = 25,
  1430. OCRDMA_WQE_LKEY_FLAGS_SHIFT = 0,
  1431. OCRDMA_WQE_LKEY_FLAGS_MASK = 0xF
  1432. };
  1433. /* header WQE for all the SQ and RQ operations */
  1434. struct ocrdma_hdr_wqe {
  1435. u32 cw;
  1436. union {
  1437. u32 rsvd_tag;
  1438. u32 rsvd_lkey_flags;
  1439. };
  1440. union {
  1441. u32 immdt;
  1442. u32 lkey;
  1443. };
  1444. u32 total_len;
  1445. };
  1446. struct ocrdma_ewqe_ud_hdr {
  1447. u32 rsvd_dest_qpn;
  1448. u32 qkey;
  1449. u32 rsvd_ahid;
  1450. u32 rsvd;
  1451. };
  1452. /* extended wqe followed by hdr_wqe for Fast Memory register */
  1453. struct ocrdma_ewqe_fr {
  1454. u32 va_hi;
  1455. u32 va_lo;
  1456. u32 fbo_hi;
  1457. u32 fbo_lo;
  1458. u32 size_sge;
  1459. u32 num_sges;
  1460. u32 rsvd;
  1461. u32 rsvd2;
  1462. };
  1463. struct ocrdma_eth_basic {
  1464. u8 dmac[6];
  1465. u8 smac[6];
  1466. __be16 eth_type;
  1467. } __packed;
  1468. struct ocrdma_eth_vlan {
  1469. u8 dmac[6];
  1470. u8 smac[6];
  1471. __be16 eth_type;
  1472. __be16 vlan_tag;
  1473. #define OCRDMA_ROCE_ETH_TYPE 0x8915
  1474. __be16 roce_eth_type;
  1475. } __packed;
  1476. struct ocrdma_grh {
  1477. __be32 tclass_flow;
  1478. __be32 pdid_hoplimit;
  1479. u8 sgid[16];
  1480. u8 dgid[16];
  1481. u16 rsvd;
  1482. } __packed;
  1483. #define OCRDMA_AV_VALID Bit(7)
  1484. #define OCRDMA_AV_VLAN_VALID Bit(1)
  1485. struct ocrdma_av {
  1486. struct ocrdma_eth_vlan eth_hdr;
  1487. struct ocrdma_grh grh;
  1488. u32 valid;
  1489. } __packed;
  1490. struct ocrdma_rsrc_stats {
  1491. u32 dpp_pds;
  1492. u32 non_dpp_pds;
  1493. u32 rc_dpp_qps;
  1494. u32 uc_dpp_qps;
  1495. u32 ud_dpp_qps;
  1496. u32 rc_non_dpp_qps;
  1497. u32 rsvd;
  1498. u32 uc_non_dpp_qps;
  1499. u32 ud_non_dpp_qps;
  1500. u32 rsvd1;
  1501. u32 srqs;
  1502. u32 rbqs;
  1503. u32 r64K_nsmr;
  1504. u32 r64K_to_2M_nsmr;
  1505. u32 r2M_to_44M_nsmr;
  1506. u32 r44M_to_1G_nsmr;
  1507. u32 r1G_to_4G_nsmr;
  1508. u32 nsmr_count_4G_to_32G;
  1509. u32 r32G_to_64G_nsmr;
  1510. u32 r64G_to_128G_nsmr;
  1511. u32 r128G_to_higher_nsmr;
  1512. u32 embedded_nsmr;
  1513. u32 frmr;
  1514. u32 prefetch_qps;
  1515. u32 ondemand_qps;
  1516. u32 phy_mr;
  1517. u32 mw;
  1518. u32 rsvd2[7];
  1519. };
  1520. struct ocrdma_db_err_stats {
  1521. u32 sq_doorbell_errors;
  1522. u32 cq_doorbell_errors;
  1523. u32 rq_srq_doorbell_errors;
  1524. u32 cq_overflow_errors;
  1525. u32 rsvd[4];
  1526. };
  1527. struct ocrdma_wqe_stats {
  1528. u32 large_send_rc_wqes_lo;
  1529. u32 large_send_rc_wqes_hi;
  1530. u32 large_write_rc_wqes_lo;
  1531. u32 large_write_rc_wqes_hi;
  1532. u32 rsvd[4];
  1533. u32 read_wqes_lo;
  1534. u32 read_wqes_hi;
  1535. u32 frmr_wqes_lo;
  1536. u32 frmr_wqes_hi;
  1537. u32 mw_bind_wqes_lo;
  1538. u32 mw_bind_wqes_hi;
  1539. u32 invalidate_wqes_lo;
  1540. u32 invalidate_wqes_hi;
  1541. u32 rsvd1[2];
  1542. u32 dpp_wqe_drops;
  1543. u32 rsvd2[5];
  1544. };
  1545. struct ocrdma_tx_stats {
  1546. u32 send_pkts_lo;
  1547. u32 send_pkts_hi;
  1548. u32 write_pkts_lo;
  1549. u32 write_pkts_hi;
  1550. u32 read_pkts_lo;
  1551. u32 read_pkts_hi;
  1552. u32 read_rsp_pkts_lo;
  1553. u32 read_rsp_pkts_hi;
  1554. u32 ack_pkts_lo;
  1555. u32 ack_pkts_hi;
  1556. u32 send_bytes_lo;
  1557. u32 send_bytes_hi;
  1558. u32 write_bytes_lo;
  1559. u32 write_bytes_hi;
  1560. u32 read_req_bytes_lo;
  1561. u32 read_req_bytes_hi;
  1562. u32 read_rsp_bytes_lo;
  1563. u32 read_rsp_bytes_hi;
  1564. u32 ack_timeouts;
  1565. u32 rsvd[5];
  1566. };
  1567. struct ocrdma_tx_qp_err_stats {
  1568. u32 local_length_errors;
  1569. u32 local_protection_errors;
  1570. u32 local_qp_operation_errors;
  1571. u32 retry_count_exceeded_errors;
  1572. u32 rnr_retry_count_exceeded_errors;
  1573. u32 rsvd[3];
  1574. };
  1575. struct ocrdma_rx_stats {
  1576. u32 roce_frame_bytes_lo;
  1577. u32 roce_frame_bytes_hi;
  1578. u32 roce_frame_icrc_drops;
  1579. u32 roce_frame_payload_len_drops;
  1580. u32 ud_drops;
  1581. u32 qp1_drops;
  1582. u32 psn_error_request_packets;
  1583. u32 psn_error_resp_packets;
  1584. u32 rnr_nak_timeouts;
  1585. u32 rnr_nak_receives;
  1586. u32 roce_frame_rxmt_drops;
  1587. u32 nak_count_psn_sequence_errors;
  1588. u32 rc_drop_count_lookup_errors;
  1589. u32 rq_rnr_naks;
  1590. u32 srq_rnr_naks;
  1591. u32 roce_frames_lo;
  1592. u32 roce_frames_hi;
  1593. u32 rsvd;
  1594. };
  1595. struct ocrdma_rx_qp_err_stats {
  1596. u32 nak_invalid_requst_errors;
  1597. u32 nak_remote_operation_errors;
  1598. u32 nak_count_remote_access_errors;
  1599. u32 local_length_errors;
  1600. u32 local_protection_errors;
  1601. u32 local_qp_operation_errors;
  1602. u32 rsvd[2];
  1603. };
  1604. struct ocrdma_tx_dbg_stats {
  1605. u32 data[100];
  1606. };
  1607. struct ocrdma_rx_dbg_stats {
  1608. u32 data[200];
  1609. };
  1610. struct ocrdma_rdma_stats_req {
  1611. struct ocrdma_mbx_hdr hdr;
  1612. u8 reset_stats;
  1613. u8 rsvd[3];
  1614. } __packed;
  1615. struct ocrdma_rdma_stats_resp {
  1616. struct ocrdma_mbx_hdr hdr;
  1617. struct ocrdma_rsrc_stats act_rsrc_stats;
  1618. struct ocrdma_rsrc_stats th_rsrc_stats;
  1619. struct ocrdma_db_err_stats db_err_stats;
  1620. struct ocrdma_wqe_stats wqe_stats;
  1621. struct ocrdma_tx_stats tx_stats;
  1622. struct ocrdma_tx_qp_err_stats tx_qp_err_stats;
  1623. struct ocrdma_rx_stats rx_stats;
  1624. struct ocrdma_rx_qp_err_stats rx_qp_err_stats;
  1625. struct ocrdma_tx_dbg_stats tx_dbg_stats;
  1626. struct ocrdma_rx_dbg_stats rx_dbg_stats;
  1627. } __packed;
  1628. struct mgmt_hba_attribs {
  1629. u8 flashrom_version_string[32];
  1630. u8 manufacturer_name[32];
  1631. u32 supported_modes;
  1632. u32 rsvd0[3];
  1633. u8 ncsi_ver_string[12];
  1634. u32 default_extended_timeout;
  1635. u8 controller_model_number[32];
  1636. u8 controller_description[64];
  1637. u8 controller_serial_number[32];
  1638. u8 ip_version_string[32];
  1639. u8 firmware_version_string[32];
  1640. u8 bios_version_string[32];
  1641. u8 redboot_version_string[32];
  1642. u8 driver_version_string[32];
  1643. u8 fw_on_flash_version_string[32];
  1644. u32 functionalities_supported;
  1645. u16 max_cdblength;
  1646. u8 asic_revision;
  1647. u8 generational_guid[16];
  1648. u8 hba_port_count;
  1649. u16 default_link_down_timeout;
  1650. u8 iscsi_ver_min_max;
  1651. u8 multifunction_device;
  1652. u8 cache_valid;
  1653. u8 hba_status;
  1654. u8 max_domains_supported;
  1655. u8 phy_port;
  1656. u32 firmware_post_status;
  1657. u32 hba_mtu[8];
  1658. u32 rsvd1[4];
  1659. };
  1660. struct mgmt_controller_attrib {
  1661. struct mgmt_hba_attribs hba_attribs;
  1662. u16 pci_vendor_id;
  1663. u16 pci_device_id;
  1664. u16 pci_sub_vendor_id;
  1665. u16 pci_sub_system_id;
  1666. u8 pci_bus_number;
  1667. u8 pci_device_number;
  1668. u8 pci_function_number;
  1669. u8 interface_type;
  1670. u64 unique_identifier;
  1671. u32 rsvd0[5];
  1672. };
  1673. struct ocrdma_get_ctrl_attribs_rsp {
  1674. struct ocrdma_mbx_hdr hdr;
  1675. struct mgmt_controller_attrib ctrl_attribs;
  1676. };
  1677. #endif /* __OCRDMA_SLI_H__ */