ocrdma_hw.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include "ocrdma.h"
  34. #include "ocrdma_hw.h"
  35. #include "ocrdma_verbs.h"
  36. #include "ocrdma_ah.h"
  37. enum mbx_status {
  38. OCRDMA_MBX_STATUS_FAILED = 1,
  39. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  40. OCRDMA_MBX_STATUS_OOR = 100,
  41. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  42. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  43. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  44. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  45. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  46. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  47. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  48. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  49. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  50. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  51. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  52. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  53. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  54. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  55. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  56. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  57. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  58. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  59. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  60. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  62. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  63. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  64. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  65. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  66. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  67. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  68. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  69. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  70. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  71. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  72. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  73. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  74. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  76. };
  77. enum additional_status {
  78. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  79. };
  80. enum cqe_status {
  81. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  82. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  83. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  84. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  85. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  86. };
  87. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  88. {
  89. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  90. }
  91. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  92. {
  93. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  94. }
  95. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  96. {
  97. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  98. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  99. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  100. return NULL;
  101. return cqe;
  102. }
  103. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  104. {
  105. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  106. }
  107. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  108. {
  109. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  110. }
  111. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  112. {
  113. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  114. }
  115. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  116. {
  117. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  118. }
  119. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  120. {
  121. switch (qps) {
  122. case OCRDMA_QPS_RST:
  123. return IB_QPS_RESET;
  124. case OCRDMA_QPS_INIT:
  125. return IB_QPS_INIT;
  126. case OCRDMA_QPS_RTR:
  127. return IB_QPS_RTR;
  128. case OCRDMA_QPS_RTS:
  129. return IB_QPS_RTS;
  130. case OCRDMA_QPS_SQD:
  131. case OCRDMA_QPS_SQ_DRAINING:
  132. return IB_QPS_SQD;
  133. case OCRDMA_QPS_SQE:
  134. return IB_QPS_SQE;
  135. case OCRDMA_QPS_ERR:
  136. return IB_QPS_ERR;
  137. }
  138. return IB_QPS_ERR;
  139. }
  140. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  141. {
  142. switch (qps) {
  143. case IB_QPS_RESET:
  144. return OCRDMA_QPS_RST;
  145. case IB_QPS_INIT:
  146. return OCRDMA_QPS_INIT;
  147. case IB_QPS_RTR:
  148. return OCRDMA_QPS_RTR;
  149. case IB_QPS_RTS:
  150. return OCRDMA_QPS_RTS;
  151. case IB_QPS_SQD:
  152. return OCRDMA_QPS_SQD;
  153. case IB_QPS_SQE:
  154. return OCRDMA_QPS_SQE;
  155. case IB_QPS_ERR:
  156. return OCRDMA_QPS_ERR;
  157. }
  158. return OCRDMA_QPS_ERR;
  159. }
  160. static int ocrdma_get_mbx_errno(u32 status)
  161. {
  162. int err_num;
  163. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  164. OCRDMA_MBX_RSP_STATUS_SHIFT;
  165. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  166. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  167. switch (mbox_status) {
  168. case OCRDMA_MBX_STATUS_OOR:
  169. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  170. err_num = -EAGAIN;
  171. break;
  172. case OCRDMA_MBX_STATUS_INVALID_PD:
  173. case OCRDMA_MBX_STATUS_INVALID_CQ:
  174. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  175. case OCRDMA_MBX_STATUS_INVALID_QP:
  176. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  177. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  178. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  179. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  181. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  182. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  183. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  184. case OCRDMA_MBX_STATUS_INVALID_VA:
  185. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  186. case OCRDMA_MBX_STATUS_INVALID_FBO:
  187. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  188. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  189. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  190. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  191. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  192. err_num = -EINVAL;
  193. break;
  194. case OCRDMA_MBX_STATUS_PD_INUSE:
  195. case OCRDMA_MBX_STATUS_QP_BOUND:
  196. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_BOUND:
  198. err_num = -EBUSY;
  199. break;
  200. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  201. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  209. err_num = -ENOBUFS;
  210. break;
  211. case OCRDMA_MBX_STATUS_FAILED:
  212. switch (add_status) {
  213. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  214. err_num = -EAGAIN;
  215. break;
  216. }
  217. default:
  218. err_num = -EFAULT;
  219. }
  220. return err_num;
  221. }
  222. char *port_speed_string(struct ocrdma_dev *dev)
  223. {
  224. char *str = "";
  225. u16 speeds_supported;
  226. speeds_supported = dev->phy.fixed_speeds_supported |
  227. dev->phy.auto_speeds_supported;
  228. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  229. str = "40Gbps ";
  230. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  231. str = "10Gbps ";
  232. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  233. str = "1Gbps ";
  234. return str;
  235. }
  236. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  237. {
  238. int err_num = -EINVAL;
  239. switch (cqe_status) {
  240. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  241. err_num = -EPERM;
  242. break;
  243. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  244. err_num = -EINVAL;
  245. break;
  246. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  247. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  248. err_num = -EINVAL;
  249. break;
  250. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  251. default:
  252. err_num = -EINVAL;
  253. break;
  254. }
  255. return err_num;
  256. }
  257. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  258. bool solicited, u16 cqe_popped)
  259. {
  260. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  261. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  262. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  263. if (armed)
  264. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  265. if (solicited)
  266. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  267. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  268. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  269. }
  270. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  271. {
  272. u32 val = 0;
  273. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  274. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  275. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  276. }
  277. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  278. bool arm, bool clear_int, u16 num_eqe)
  279. {
  280. u32 val = 0;
  281. val |= eq_id & OCRDMA_EQ_ID_MASK;
  282. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  283. if (arm)
  284. val |= (1 << OCRDMA_REARM_SHIFT);
  285. if (clear_int)
  286. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  287. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  288. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  289. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  290. }
  291. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  292. u8 opcode, u8 subsys, u32 cmd_len)
  293. {
  294. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  295. cmd_hdr->timeout = 20; /* seconds */
  296. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  297. }
  298. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  299. {
  300. struct ocrdma_mqe *mqe;
  301. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  302. if (!mqe)
  303. return NULL;
  304. mqe->hdr.spcl_sge_cnt_emb |=
  305. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  306. OCRDMA_MQE_HDR_EMB_MASK;
  307. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  308. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  309. mqe->hdr.pyld_len);
  310. return mqe;
  311. }
  312. static void *ocrdma_alloc_mqe(void)
  313. {
  314. return kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  315. }
  316. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  317. {
  318. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  319. }
  320. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  321. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  322. {
  323. memset(q, 0, sizeof(*q));
  324. q->len = len;
  325. q->entry_size = entry_size;
  326. q->size = len * entry_size;
  327. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  328. &q->dma, GFP_KERNEL);
  329. if (!q->va)
  330. return -ENOMEM;
  331. memset(q->va, 0, q->size);
  332. return 0;
  333. }
  334. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  335. dma_addr_t host_pa, int hw_page_size)
  336. {
  337. int i;
  338. for (i = 0; i < cnt; i++) {
  339. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  340. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  341. host_pa += hw_page_size;
  342. }
  343. }
  344. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  345. struct ocrdma_queue_info *q, int queue_type)
  346. {
  347. u8 opcode = 0;
  348. int status;
  349. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  350. switch (queue_type) {
  351. case QTYPE_MCCQ:
  352. opcode = OCRDMA_CMD_DELETE_MQ;
  353. break;
  354. case QTYPE_CQ:
  355. opcode = OCRDMA_CMD_DELETE_CQ;
  356. break;
  357. case QTYPE_EQ:
  358. opcode = OCRDMA_CMD_DELETE_EQ;
  359. break;
  360. default:
  361. BUG();
  362. }
  363. memset(cmd, 0, sizeof(*cmd));
  364. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  365. cmd->id = q->id;
  366. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  367. cmd, sizeof(*cmd), NULL, NULL);
  368. if (!status)
  369. q->created = false;
  370. return status;
  371. }
  372. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  373. {
  374. int status;
  375. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  376. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  377. memset(cmd, 0, sizeof(*cmd));
  378. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  379. sizeof(*cmd));
  380. cmd->req.rsvd_version = 2;
  381. cmd->num_pages = 4;
  382. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  383. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  384. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  385. PAGE_SIZE_4K);
  386. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  387. NULL);
  388. if (!status) {
  389. eq->q.id = rsp->vector_eqid & 0xffff;
  390. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  391. eq->q.created = true;
  392. }
  393. return status;
  394. }
  395. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  396. struct ocrdma_eq *eq, u16 q_len)
  397. {
  398. int status;
  399. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  400. sizeof(struct ocrdma_eqe));
  401. if (status)
  402. return status;
  403. status = ocrdma_mbx_create_eq(dev, eq);
  404. if (status)
  405. goto mbx_err;
  406. eq->dev = dev;
  407. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  408. return 0;
  409. mbx_err:
  410. ocrdma_free_q(dev, &eq->q);
  411. return status;
  412. }
  413. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  414. {
  415. int irq;
  416. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  417. irq = dev->nic_info.pdev->irq;
  418. else
  419. irq = dev->nic_info.msix.vector_list[eq->vector];
  420. return irq;
  421. }
  422. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  423. {
  424. if (eq->q.created) {
  425. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  426. ocrdma_free_q(dev, &eq->q);
  427. }
  428. }
  429. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  430. {
  431. int irq;
  432. /* disarm EQ so that interrupts are not generated
  433. * during freeing and EQ delete is in progress.
  434. */
  435. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  436. irq = ocrdma_get_irq(dev, eq);
  437. free_irq(irq, eq);
  438. _ocrdma_destroy_eq(dev, eq);
  439. }
  440. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  441. {
  442. int i;
  443. for (i = 0; i < dev->eq_cnt; i++)
  444. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  445. }
  446. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  447. struct ocrdma_queue_info *cq,
  448. struct ocrdma_queue_info *eq)
  449. {
  450. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  451. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  452. int status;
  453. memset(cmd, 0, sizeof(*cmd));
  454. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  455. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  456. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  457. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  458. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  459. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  460. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  461. cmd->eqn = eq->id;
  462. cmd->cqe_count = cq->size / sizeof(struct ocrdma_mcqe);
  463. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  464. cq->dma, PAGE_SIZE_4K);
  465. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  466. cmd, sizeof(*cmd), NULL, NULL);
  467. if (!status) {
  468. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  469. cq->created = true;
  470. }
  471. return status;
  472. }
  473. static u32 ocrdma_encoded_q_len(int q_len)
  474. {
  475. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  476. if (len_encoded == 16)
  477. len_encoded = 0;
  478. return len_encoded;
  479. }
  480. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  481. struct ocrdma_queue_info *mq,
  482. struct ocrdma_queue_info *cq)
  483. {
  484. int num_pages, status;
  485. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  486. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  487. struct ocrdma_pa *pa;
  488. memset(cmd, 0, sizeof(*cmd));
  489. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  490. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  491. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  492. cmd->req.rsvd_version = 1;
  493. cmd->cqid_pages = num_pages;
  494. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  495. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  496. cmd->async_event_bitmap = Bit(OCRDMA_ASYNC_GRP5_EVE_CODE);
  497. cmd->async_event_bitmap |= Bit(OCRDMA_ASYNC_RDMA_EVE_CODE);
  498. cmd->async_cqid_ringsize = cq->id;
  499. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  500. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  501. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  502. pa = &cmd->pa[0];
  503. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  504. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  505. cmd, sizeof(*cmd), NULL, NULL);
  506. if (!status) {
  507. mq->id = rsp->id;
  508. mq->created = true;
  509. }
  510. return status;
  511. }
  512. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  513. {
  514. int status;
  515. /* Alloc completion queue for Mailbox queue */
  516. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  517. sizeof(struct ocrdma_mcqe));
  518. if (status)
  519. goto alloc_err;
  520. dev->eq_tbl[0].cq_cnt++;
  521. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  522. if (status)
  523. goto mbx_cq_free;
  524. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  525. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  526. mutex_init(&dev->mqe_ctx.lock);
  527. /* Alloc Mailbox queue */
  528. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  529. sizeof(struct ocrdma_mqe));
  530. if (status)
  531. goto mbx_cq_destroy;
  532. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  533. if (status)
  534. goto mbx_q_free;
  535. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  536. return 0;
  537. mbx_q_free:
  538. ocrdma_free_q(dev, &dev->mq.sq);
  539. mbx_cq_destroy:
  540. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  541. mbx_cq_free:
  542. ocrdma_free_q(dev, &dev->mq.cq);
  543. alloc_err:
  544. return status;
  545. }
  546. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  547. {
  548. struct ocrdma_queue_info *mbxq, *cq;
  549. /* mqe_ctx lock synchronizes with any other pending cmds. */
  550. mutex_lock(&dev->mqe_ctx.lock);
  551. mbxq = &dev->mq.sq;
  552. if (mbxq->created) {
  553. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  554. ocrdma_free_q(dev, mbxq);
  555. }
  556. mutex_unlock(&dev->mqe_ctx.lock);
  557. cq = &dev->mq.cq;
  558. if (cq->created) {
  559. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  560. ocrdma_free_q(dev, cq);
  561. }
  562. }
  563. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  564. struct ocrdma_qp *qp)
  565. {
  566. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  567. enum ib_qp_state old_ib_qps;
  568. if (qp == NULL)
  569. BUG();
  570. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  571. }
  572. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  573. struct ocrdma_ae_mcqe *cqe)
  574. {
  575. struct ocrdma_qp *qp = NULL;
  576. struct ocrdma_cq *cq = NULL;
  577. struct ib_event ib_evt = { 0 };
  578. int cq_event = 0;
  579. int qp_event = 1;
  580. int srq_event = 0;
  581. int dev_event = 0;
  582. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  583. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  584. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  585. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  586. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  587. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  588. ib_evt.device = &dev->ibdev;
  589. switch (type) {
  590. case OCRDMA_CQ_ERROR:
  591. ib_evt.element.cq = &cq->ibcq;
  592. ib_evt.event = IB_EVENT_CQ_ERR;
  593. cq_event = 1;
  594. qp_event = 0;
  595. break;
  596. case OCRDMA_CQ_OVERRUN_ERROR:
  597. ib_evt.element.cq = &cq->ibcq;
  598. ib_evt.event = IB_EVENT_CQ_ERR;
  599. cq_event = 1;
  600. qp_event = 0;
  601. break;
  602. case OCRDMA_CQ_QPCAT_ERROR:
  603. ib_evt.element.qp = &qp->ibqp;
  604. ib_evt.event = IB_EVENT_QP_FATAL;
  605. ocrdma_process_qpcat_error(dev, qp);
  606. break;
  607. case OCRDMA_QP_ACCESS_ERROR:
  608. ib_evt.element.qp = &qp->ibqp;
  609. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  610. break;
  611. case OCRDMA_QP_COMM_EST_EVENT:
  612. ib_evt.element.qp = &qp->ibqp;
  613. ib_evt.event = IB_EVENT_COMM_EST;
  614. break;
  615. case OCRDMA_SQ_DRAINED_EVENT:
  616. ib_evt.element.qp = &qp->ibqp;
  617. ib_evt.event = IB_EVENT_SQ_DRAINED;
  618. break;
  619. case OCRDMA_DEVICE_FATAL_EVENT:
  620. ib_evt.element.port_num = 1;
  621. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  622. qp_event = 0;
  623. dev_event = 1;
  624. break;
  625. case OCRDMA_SRQCAT_ERROR:
  626. ib_evt.element.srq = &qp->srq->ibsrq;
  627. ib_evt.event = IB_EVENT_SRQ_ERR;
  628. srq_event = 1;
  629. qp_event = 0;
  630. break;
  631. case OCRDMA_SRQ_LIMIT_EVENT:
  632. ib_evt.element.srq = &qp->srq->ibsrq;
  633. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  634. srq_event = 1;
  635. qp_event = 0;
  636. break;
  637. case OCRDMA_QP_LAST_WQE_EVENT:
  638. ib_evt.element.qp = &qp->ibqp;
  639. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  640. break;
  641. default:
  642. cq_event = 0;
  643. qp_event = 0;
  644. srq_event = 0;
  645. dev_event = 0;
  646. pr_err("%s() unknown type=0x%x\n", __func__, type);
  647. break;
  648. }
  649. if (qp_event) {
  650. if (qp->ibqp.event_handler)
  651. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  652. } else if (cq_event) {
  653. if (cq->ibcq.event_handler)
  654. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  655. } else if (srq_event) {
  656. if (qp->srq->ibsrq.event_handler)
  657. qp->srq->ibsrq.event_handler(&ib_evt,
  658. qp->srq->ibsrq.
  659. srq_context);
  660. } else if (dev_event) {
  661. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  662. ib_dispatch_event(&ib_evt);
  663. }
  664. }
  665. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  666. struct ocrdma_ae_mcqe *cqe)
  667. {
  668. struct ocrdma_ae_pvid_mcqe *evt;
  669. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  670. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  671. switch (type) {
  672. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  673. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  674. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  675. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  676. dev->pvid = ((evt->tag_enabled &
  677. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  678. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  679. break;
  680. default:
  681. /* Not interested evts. */
  682. break;
  683. }
  684. }
  685. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  686. {
  687. /* async CQE processing */
  688. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  689. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  690. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  691. if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
  692. ocrdma_dispatch_ibevent(dev, cqe);
  693. else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
  694. ocrdma_process_grp5_aync(dev, cqe);
  695. else
  696. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  697. dev->id, evt_code);
  698. }
  699. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  700. {
  701. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  702. dev->mqe_ctx.cqe_status = (cqe->status &
  703. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  704. dev->mqe_ctx.ext_status =
  705. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  706. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  707. dev->mqe_ctx.cmd_done = true;
  708. wake_up(&dev->mqe_ctx.cmd_wait);
  709. } else
  710. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  711. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  712. }
  713. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  714. {
  715. u16 cqe_popped = 0;
  716. struct ocrdma_mcqe *cqe;
  717. while (1) {
  718. cqe = ocrdma_get_mcqe(dev);
  719. if (cqe == NULL)
  720. break;
  721. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  722. cqe_popped += 1;
  723. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  724. ocrdma_process_acqe(dev, cqe);
  725. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  726. ocrdma_process_mcqe(dev, cqe);
  727. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  728. ocrdma_mcq_inc_tail(dev);
  729. }
  730. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  731. return 0;
  732. }
  733. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  734. struct ocrdma_cq *cq)
  735. {
  736. unsigned long flags;
  737. struct ocrdma_qp *qp;
  738. bool buddy_cq_found = false;
  739. /* Go through list of QPs in error state which are using this CQ
  740. * and invoke its callback handler to trigger CQE processing for
  741. * error/flushed CQE. It is rare to find more than few entries in
  742. * this list as most consumers stops after getting error CQE.
  743. * List is traversed only once when a matching buddy cq found for a QP.
  744. */
  745. spin_lock_irqsave(&dev->flush_q_lock, flags);
  746. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  747. if (qp->srq)
  748. continue;
  749. /* if wq and rq share the same cq, than comp_handler
  750. * is already invoked.
  751. */
  752. if (qp->sq_cq == qp->rq_cq)
  753. continue;
  754. /* if completion came on sq, rq's cq is buddy cq.
  755. * if completion came on rq, sq's cq is buddy cq.
  756. */
  757. if (qp->sq_cq == cq)
  758. cq = qp->rq_cq;
  759. else
  760. cq = qp->sq_cq;
  761. buddy_cq_found = true;
  762. break;
  763. }
  764. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  765. if (buddy_cq_found == false)
  766. return;
  767. if (cq->ibcq.comp_handler) {
  768. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  769. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  770. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  771. }
  772. }
  773. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  774. {
  775. unsigned long flags;
  776. struct ocrdma_cq *cq;
  777. if (cq_idx >= OCRDMA_MAX_CQ)
  778. BUG();
  779. cq = dev->cq_tbl[cq_idx];
  780. if (cq == NULL)
  781. return;
  782. if (cq->ibcq.comp_handler) {
  783. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  784. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  785. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  786. }
  787. ocrdma_qp_buddy_cq_handler(dev, cq);
  788. }
  789. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  790. {
  791. /* process the MQ-CQE. */
  792. if (cq_id == dev->mq.cq.id)
  793. ocrdma_mq_cq_handler(dev, cq_id);
  794. else
  795. ocrdma_qp_cq_handler(dev, cq_id);
  796. }
  797. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  798. {
  799. struct ocrdma_eq *eq = handle;
  800. struct ocrdma_dev *dev = eq->dev;
  801. struct ocrdma_eqe eqe;
  802. struct ocrdma_eqe *ptr;
  803. u16 cq_id;
  804. int budget = eq->cq_cnt;
  805. do {
  806. ptr = ocrdma_get_eqe(eq);
  807. eqe = *ptr;
  808. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  809. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  810. break;
  811. ptr->id_valid = 0;
  812. /* ring eq doorbell as soon as its consumed. */
  813. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  814. /* check whether its CQE or not. */
  815. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  816. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  817. ocrdma_cq_handler(dev, cq_id);
  818. }
  819. ocrdma_eq_inc_tail(eq);
  820. /* There can be a stale EQE after the last bound CQ is
  821. * destroyed. EQE valid and budget == 0 implies this.
  822. */
  823. if (budget)
  824. budget--;
  825. } while (budget);
  826. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  827. return IRQ_HANDLED;
  828. }
  829. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  830. {
  831. struct ocrdma_mqe *mqe;
  832. dev->mqe_ctx.tag = dev->mq.sq.head;
  833. dev->mqe_ctx.cmd_done = false;
  834. mqe = ocrdma_get_mqe(dev);
  835. cmd->hdr.tag_lo = dev->mq.sq.head;
  836. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  837. /* make sure descriptor is written before ringing doorbell */
  838. wmb();
  839. ocrdma_mq_inc_head(dev);
  840. ocrdma_ring_mq_db(dev);
  841. }
  842. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  843. {
  844. long status;
  845. /* 30 sec timeout */
  846. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  847. (dev->mqe_ctx.cmd_done != false),
  848. msecs_to_jiffies(30000));
  849. if (status)
  850. return 0;
  851. else
  852. return -1;
  853. }
  854. /* issue a mailbox command on the MQ */
  855. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  856. {
  857. int status = 0;
  858. u16 cqe_status, ext_status;
  859. struct ocrdma_mqe *rsp_mqe;
  860. struct ocrdma_mbx_rsp *rsp = NULL;
  861. mutex_lock(&dev->mqe_ctx.lock);
  862. ocrdma_post_mqe(dev, mqe);
  863. status = ocrdma_wait_mqe_cmpl(dev);
  864. if (status)
  865. goto mbx_err;
  866. cqe_status = dev->mqe_ctx.cqe_status;
  867. ext_status = dev->mqe_ctx.ext_status;
  868. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  869. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  870. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  871. OCRDMA_MQE_HDR_EMB_SHIFT)
  872. rsp = &mqe->u.rsp;
  873. if (cqe_status || ext_status) {
  874. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
  875. __func__, cqe_status, ext_status);
  876. if (rsp) {
  877. /* This is for embedded cmds. */
  878. pr_err("opcode=0x%x, subsystem=0x%x\n",
  879. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  880. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  881. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  882. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  883. }
  884. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  885. goto mbx_err;
  886. }
  887. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  888. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  889. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  890. mbx_err:
  891. mutex_unlock(&dev->mqe_ctx.lock);
  892. return status;
  893. }
  894. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  895. void *payload_va)
  896. {
  897. int status = 0;
  898. struct ocrdma_mbx_rsp *rsp = payload_va;
  899. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  900. OCRDMA_MQE_HDR_EMB_SHIFT)
  901. BUG();
  902. status = ocrdma_mbx_cmd(dev, mqe);
  903. if (!status)
  904. /* For non embedded, only CQE failures are handled in
  905. * ocrdma_mbx_cmd. We need to check for RSP errors.
  906. */
  907. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  908. status = ocrdma_get_mbx_errno(rsp->status);
  909. if (status)
  910. pr_err("opcode=0x%x, subsystem=0x%x\n",
  911. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  912. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  913. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  914. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  915. return status;
  916. }
  917. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  918. struct ocrdma_dev_attr *attr,
  919. struct ocrdma_mbx_query_config *rsp)
  920. {
  921. attr->max_pd =
  922. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  923. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  924. attr->max_qp =
  925. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  926. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  927. attr->max_srq =
  928. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  929. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  930. attr->max_send_sge = ((rsp->max_write_send_sge &
  931. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  932. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  933. attr->max_recv_sge = (rsp->max_write_send_sge &
  934. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  935. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  936. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  937. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  938. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  939. attr->max_rdma_sge = (rsp->max_write_send_sge &
  940. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
  941. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
  942. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  943. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  944. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  945. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  946. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  947. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  948. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  949. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  950. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  951. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  952. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  953. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  954. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  955. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  956. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  957. attr->max_mw = rsp->max_mw;
  958. attr->max_mr = rsp->max_mr;
  959. attr->max_mr_size = ~0ull;
  960. attr->max_fmr = 0;
  961. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  962. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  963. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  964. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  965. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  966. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  967. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  968. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  969. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  970. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  971. OCRDMA_WQE_STRIDE;
  972. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  973. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  974. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  975. OCRDMA_WQE_STRIDE;
  976. attr->max_inline_data =
  977. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  978. sizeof(struct ocrdma_sge));
  979. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  980. attr->ird = 1;
  981. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  982. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  983. }
  984. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  985. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  986. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  987. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  988. }
  989. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  990. struct ocrdma_fw_conf_rsp *conf)
  991. {
  992. u32 fn_mode;
  993. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  994. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  995. return -EINVAL;
  996. dev->base_eqid = conf->base_eqid;
  997. dev->max_eq = conf->max_eq;
  998. return 0;
  999. }
  1000. /* can be issued only during init time. */
  1001. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1002. {
  1003. int status = -ENOMEM;
  1004. struct ocrdma_mqe *cmd;
  1005. struct ocrdma_fw_ver_rsp *rsp;
  1006. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1007. if (!cmd)
  1008. return -ENOMEM;
  1009. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1010. OCRDMA_CMD_GET_FW_VER,
  1011. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1012. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1013. if (status)
  1014. goto mbx_err;
  1015. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1016. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1017. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1018. sizeof(rsp->running_ver));
  1019. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1020. mbx_err:
  1021. kfree(cmd);
  1022. return status;
  1023. }
  1024. /* can be issued only during init time. */
  1025. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1026. {
  1027. int status = -ENOMEM;
  1028. struct ocrdma_mqe *cmd;
  1029. struct ocrdma_fw_conf_rsp *rsp;
  1030. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1031. if (!cmd)
  1032. return -ENOMEM;
  1033. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1034. OCRDMA_CMD_GET_FW_CONFIG,
  1035. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1036. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1037. if (status)
  1038. goto mbx_err;
  1039. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1040. status = ocrdma_check_fw_config(dev, rsp);
  1041. mbx_err:
  1042. kfree(cmd);
  1043. return status;
  1044. }
  1045. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1046. {
  1047. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1048. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1049. struct ocrdma_rdma_stats_resp *old_stats = NULL;
  1050. int status;
  1051. old_stats = kzalloc(sizeof(*old_stats), GFP_KERNEL);
  1052. if (old_stats == NULL)
  1053. return -ENOMEM;
  1054. memset(mqe, 0, sizeof(*mqe));
  1055. mqe->hdr.pyld_len = dev->stats_mem.size;
  1056. mqe->hdr.spcl_sge_cnt_emb |=
  1057. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1058. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1059. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1060. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1061. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1062. /* Cache the old stats */
  1063. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1064. memset(req, 0, dev->stats_mem.size);
  1065. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1066. OCRDMA_CMD_GET_RDMA_STATS,
  1067. OCRDMA_SUBSYS_ROCE,
  1068. dev->stats_mem.size);
  1069. if (reset)
  1070. req->reset_stats = reset;
  1071. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1072. if (status)
  1073. /* Copy from cache, if mbox fails */
  1074. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1075. else
  1076. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1077. kfree(old_stats);
  1078. return status;
  1079. }
  1080. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1081. {
  1082. int status = -ENOMEM;
  1083. struct ocrdma_dma_mem dma;
  1084. struct ocrdma_mqe *mqe;
  1085. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1086. struct mgmt_hba_attribs *hba_attribs;
  1087. mqe = ocrdma_alloc_mqe();
  1088. if (!mqe)
  1089. return status;
  1090. memset(mqe, 0, sizeof(*mqe));
  1091. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1092. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1093. dma.size, &dma.pa, GFP_KERNEL);
  1094. if (!dma.va)
  1095. goto free_mqe;
  1096. mqe->hdr.pyld_len = dma.size;
  1097. mqe->hdr.spcl_sge_cnt_emb |=
  1098. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1099. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1100. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1101. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1102. mqe->u.nonemb_req.sge[0].len = dma.size;
  1103. memset(dma.va, 0, dma.size);
  1104. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1105. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1106. OCRDMA_SUBSYS_COMMON,
  1107. dma.size);
  1108. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1109. if (!status) {
  1110. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1111. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1112. dev->hba_port_num = hba_attribs->phy_port;
  1113. strncpy(dev->model_number,
  1114. hba_attribs->controller_model_number, 31);
  1115. }
  1116. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1117. free_mqe:
  1118. kfree(mqe);
  1119. return status;
  1120. }
  1121. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1122. {
  1123. int status = -ENOMEM;
  1124. struct ocrdma_mbx_query_config *rsp;
  1125. struct ocrdma_mqe *cmd;
  1126. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1127. if (!cmd)
  1128. return status;
  1129. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1130. if (status)
  1131. goto mbx_err;
  1132. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1133. ocrdma_get_attr(dev, &dev->attr, rsp);
  1134. mbx_err:
  1135. kfree(cmd);
  1136. return status;
  1137. }
  1138. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
  1139. {
  1140. int status = -ENOMEM;
  1141. struct ocrdma_get_link_speed_rsp *rsp;
  1142. struct ocrdma_mqe *cmd;
  1143. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1144. sizeof(*cmd));
  1145. if (!cmd)
  1146. return status;
  1147. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1148. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1149. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1150. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1151. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1152. if (status)
  1153. goto mbx_err;
  1154. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1155. *lnk_speed = rsp->phys_port_speed;
  1156. mbx_err:
  1157. kfree(cmd);
  1158. return status;
  1159. }
  1160. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1161. {
  1162. int status = -ENOMEM;
  1163. struct ocrdma_mqe *cmd;
  1164. struct ocrdma_get_phy_info_rsp *rsp;
  1165. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1166. if (!cmd)
  1167. return status;
  1168. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1169. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1170. sizeof(*cmd));
  1171. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1172. if (status)
  1173. goto mbx_err;
  1174. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1175. dev->phy.phy_type = le16_to_cpu(rsp->phy_type);
  1176. dev->phy.auto_speeds_supported =
  1177. le16_to_cpu(rsp->auto_speeds_supported);
  1178. dev->phy.fixed_speeds_supported =
  1179. le16_to_cpu(rsp->fixed_speeds_supported);
  1180. mbx_err:
  1181. kfree(cmd);
  1182. return status;
  1183. }
  1184. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1185. {
  1186. int status = -ENOMEM;
  1187. struct ocrdma_alloc_pd *cmd;
  1188. struct ocrdma_alloc_pd_rsp *rsp;
  1189. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1190. if (!cmd)
  1191. return status;
  1192. if (pd->dpp_enabled)
  1193. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1194. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1195. if (status)
  1196. goto mbx_err;
  1197. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1198. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1199. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1200. pd->dpp_enabled = true;
  1201. pd->dpp_page = rsp->dpp_page_pdid >>
  1202. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1203. } else {
  1204. pd->dpp_enabled = false;
  1205. pd->num_dpp_qp = 0;
  1206. }
  1207. mbx_err:
  1208. kfree(cmd);
  1209. return status;
  1210. }
  1211. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1212. {
  1213. int status = -ENOMEM;
  1214. struct ocrdma_dealloc_pd *cmd;
  1215. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1216. if (!cmd)
  1217. return status;
  1218. cmd->id = pd->id;
  1219. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1220. kfree(cmd);
  1221. return status;
  1222. }
  1223. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1224. int *num_pages, int *page_size)
  1225. {
  1226. int i;
  1227. int mem_size;
  1228. *num_entries = roundup_pow_of_two(*num_entries);
  1229. mem_size = *num_entries * entry_size;
  1230. /* find the possible lowest possible multiplier */
  1231. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1232. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1233. break;
  1234. }
  1235. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1236. return -EINVAL;
  1237. mem_size = roundup(mem_size,
  1238. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1239. *num_pages =
  1240. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1241. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1242. *num_entries = mem_size / entry_size;
  1243. return 0;
  1244. }
  1245. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1246. {
  1247. int i;
  1248. int status = 0;
  1249. int max_ah;
  1250. struct ocrdma_create_ah_tbl *cmd;
  1251. struct ocrdma_create_ah_tbl_rsp *rsp;
  1252. struct pci_dev *pdev = dev->nic_info.pdev;
  1253. dma_addr_t pa;
  1254. struct ocrdma_pbe *pbes;
  1255. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1256. if (!cmd)
  1257. return status;
  1258. max_ah = OCRDMA_MAX_AH;
  1259. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1260. /* number of PBEs in PBL */
  1261. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1262. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1263. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1264. /* page size */
  1265. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1266. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1267. break;
  1268. }
  1269. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1270. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1271. /* ah_entry size */
  1272. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1273. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1274. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1275. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1276. &dev->av_tbl.pbl.pa,
  1277. GFP_KERNEL);
  1278. if (dev->av_tbl.pbl.va == NULL)
  1279. goto mem_err;
  1280. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1281. &pa, GFP_KERNEL);
  1282. if (dev->av_tbl.va == NULL)
  1283. goto mem_err_ah;
  1284. dev->av_tbl.pa = pa;
  1285. dev->av_tbl.num_ah = max_ah;
  1286. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1287. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1288. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1289. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1290. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1291. pa += PAGE_SIZE;
  1292. }
  1293. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1294. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1295. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1296. if (status)
  1297. goto mbx_err;
  1298. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1299. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1300. kfree(cmd);
  1301. return 0;
  1302. mbx_err:
  1303. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1304. dev->av_tbl.pa);
  1305. dev->av_tbl.va = NULL;
  1306. mem_err_ah:
  1307. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1308. dev->av_tbl.pbl.pa);
  1309. dev->av_tbl.pbl.va = NULL;
  1310. dev->av_tbl.size = 0;
  1311. mem_err:
  1312. kfree(cmd);
  1313. return status;
  1314. }
  1315. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1316. {
  1317. struct ocrdma_delete_ah_tbl *cmd;
  1318. struct pci_dev *pdev = dev->nic_info.pdev;
  1319. if (dev->av_tbl.va == NULL)
  1320. return;
  1321. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1322. if (!cmd)
  1323. return;
  1324. cmd->ahid = dev->av_tbl.ahid;
  1325. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1326. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1327. dev->av_tbl.pa);
  1328. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1329. dev->av_tbl.pbl.pa);
  1330. kfree(cmd);
  1331. }
  1332. /* Multiple CQs uses the EQ. This routine returns least used
  1333. * EQ to associate with CQ. This will distributes the interrupt
  1334. * processing and CPU load to associated EQ, vector and so to that CPU.
  1335. */
  1336. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1337. {
  1338. int i, selected_eq = 0, cq_cnt = 0;
  1339. u16 eq_id;
  1340. mutex_lock(&dev->dev_lock);
  1341. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1342. eq_id = dev->eq_tbl[0].q.id;
  1343. /* find the EQ which is has the least number of
  1344. * CQs associated with it.
  1345. */
  1346. for (i = 0; i < dev->eq_cnt; i++) {
  1347. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1348. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1349. eq_id = dev->eq_tbl[i].q.id;
  1350. selected_eq = i;
  1351. }
  1352. }
  1353. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1354. mutex_unlock(&dev->dev_lock);
  1355. return eq_id;
  1356. }
  1357. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1358. {
  1359. int i;
  1360. mutex_lock(&dev->dev_lock);
  1361. i = ocrdma_get_eq_table_index(dev, eq_id);
  1362. if (i == -EINVAL)
  1363. BUG();
  1364. dev->eq_tbl[i].cq_cnt -= 1;
  1365. mutex_unlock(&dev->dev_lock);
  1366. }
  1367. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1368. int entries, int dpp_cq, u16 pd_id)
  1369. {
  1370. int status = -ENOMEM; int max_hw_cqe;
  1371. struct pci_dev *pdev = dev->nic_info.pdev;
  1372. struct ocrdma_create_cq *cmd;
  1373. struct ocrdma_create_cq_rsp *rsp;
  1374. u32 hw_pages, cqe_size, page_size, cqe_count;
  1375. if (entries > dev->attr.max_cqe) {
  1376. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1377. __func__, dev->id, dev->attr.max_cqe, entries);
  1378. return -EINVAL;
  1379. }
  1380. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1381. return -EINVAL;
  1382. if (dpp_cq) {
  1383. cq->max_hw_cqe = 1;
  1384. max_hw_cqe = 1;
  1385. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1386. hw_pages = 1;
  1387. } else {
  1388. cq->max_hw_cqe = dev->attr.max_cqe;
  1389. max_hw_cqe = dev->attr.max_cqe;
  1390. cqe_size = sizeof(struct ocrdma_cqe);
  1391. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1392. }
  1393. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1394. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1395. if (!cmd)
  1396. return -ENOMEM;
  1397. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1398. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1399. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1400. if (!cq->va) {
  1401. status = -ENOMEM;
  1402. goto mem_err;
  1403. }
  1404. memset(cq->va, 0, cq->len);
  1405. page_size = cq->len / hw_pages;
  1406. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1407. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1408. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1409. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1410. cq->eqn = ocrdma_bind_eq(dev);
  1411. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1412. cqe_count = cq->len / cqe_size;
  1413. cq->cqe_cnt = cqe_count;
  1414. if (cqe_count > 1024) {
  1415. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1416. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1417. } else {
  1418. u8 count = 0;
  1419. switch (cqe_count) {
  1420. case 256:
  1421. count = 0;
  1422. break;
  1423. case 512:
  1424. count = 1;
  1425. break;
  1426. case 1024:
  1427. count = 2;
  1428. break;
  1429. default:
  1430. goto mbx_err;
  1431. }
  1432. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1433. }
  1434. /* shared eq between all the consumer cqs. */
  1435. cmd->cmd.eqn = cq->eqn;
  1436. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1437. if (dpp_cq)
  1438. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1439. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1440. cq->phase_change = false;
  1441. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1442. } else {
  1443. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1444. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1445. cq->phase_change = true;
  1446. }
  1447. cmd->cmd.pd_id = pd_id; /* valid only for v3 */
  1448. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1449. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1450. if (status)
  1451. goto mbx_err;
  1452. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1453. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1454. kfree(cmd);
  1455. return 0;
  1456. mbx_err:
  1457. ocrdma_unbind_eq(dev, cq->eqn);
  1458. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1459. mem_err:
  1460. kfree(cmd);
  1461. return status;
  1462. }
  1463. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1464. {
  1465. int status = -ENOMEM;
  1466. struct ocrdma_destroy_cq *cmd;
  1467. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1468. if (!cmd)
  1469. return status;
  1470. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1471. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1472. cmd->bypass_flush_qid |=
  1473. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1474. OCRDMA_DESTROY_CQ_QID_MASK;
  1475. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1476. ocrdma_unbind_eq(dev, cq->eqn);
  1477. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1478. kfree(cmd);
  1479. return status;
  1480. }
  1481. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1482. u32 pdid, int addr_check)
  1483. {
  1484. int status = -ENOMEM;
  1485. struct ocrdma_alloc_lkey *cmd;
  1486. struct ocrdma_alloc_lkey_rsp *rsp;
  1487. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1488. if (!cmd)
  1489. return status;
  1490. cmd->pdid = pdid;
  1491. cmd->pbl_sz_flags |= addr_check;
  1492. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1493. cmd->pbl_sz_flags |=
  1494. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1495. cmd->pbl_sz_flags |=
  1496. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1497. cmd->pbl_sz_flags |=
  1498. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1499. cmd->pbl_sz_flags |=
  1500. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1501. cmd->pbl_sz_flags |=
  1502. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1503. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1504. if (status)
  1505. goto mbx_err;
  1506. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1507. hwmr->lkey = rsp->lrkey;
  1508. mbx_err:
  1509. kfree(cmd);
  1510. return status;
  1511. }
  1512. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1513. {
  1514. int status = -ENOMEM;
  1515. struct ocrdma_dealloc_lkey *cmd;
  1516. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1517. if (!cmd)
  1518. return -ENOMEM;
  1519. cmd->lkey = lkey;
  1520. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1521. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1522. if (status)
  1523. goto mbx_err;
  1524. mbx_err:
  1525. kfree(cmd);
  1526. return status;
  1527. }
  1528. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1529. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1530. {
  1531. int status = -ENOMEM;
  1532. int i;
  1533. struct ocrdma_reg_nsmr *cmd;
  1534. struct ocrdma_reg_nsmr_rsp *rsp;
  1535. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1536. if (!cmd)
  1537. return -ENOMEM;
  1538. cmd->num_pbl_pdid =
  1539. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1540. cmd->fr_mr = hwmr->fr_mr;
  1541. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1542. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1543. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1544. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1545. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1546. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1547. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1548. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1549. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1550. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1551. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1552. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1553. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1554. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1555. cmd->totlen_low = hwmr->len;
  1556. cmd->totlen_high = upper_32_bits(hwmr->len);
  1557. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1558. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1559. cmd->va_loaddr = (u32) hwmr->va;
  1560. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1561. for (i = 0; i < pbl_cnt; i++) {
  1562. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1563. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1564. }
  1565. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1566. if (status)
  1567. goto mbx_err;
  1568. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1569. hwmr->lkey = rsp->lrkey;
  1570. mbx_err:
  1571. kfree(cmd);
  1572. return status;
  1573. }
  1574. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1575. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1576. u32 pbl_offset, u32 last)
  1577. {
  1578. int status = -ENOMEM;
  1579. int i;
  1580. struct ocrdma_reg_nsmr_cont *cmd;
  1581. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1582. if (!cmd)
  1583. return -ENOMEM;
  1584. cmd->lrkey = hwmr->lkey;
  1585. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1586. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1587. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1588. for (i = 0; i < pbl_cnt; i++) {
  1589. cmd->pbl[i].lo =
  1590. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1591. cmd->pbl[i].hi =
  1592. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1593. }
  1594. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1595. if (status)
  1596. goto mbx_err;
  1597. mbx_err:
  1598. kfree(cmd);
  1599. return status;
  1600. }
  1601. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1602. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1603. {
  1604. int status;
  1605. u32 last = 0;
  1606. u32 cur_pbl_cnt, pbl_offset;
  1607. u32 pending_pbl_cnt = hwmr->num_pbls;
  1608. pbl_offset = 0;
  1609. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1610. if (cur_pbl_cnt == pending_pbl_cnt)
  1611. last = 1;
  1612. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1613. cur_pbl_cnt, hwmr->pbe_size, last);
  1614. if (status) {
  1615. pr_err("%s() status=%d\n", __func__, status);
  1616. return status;
  1617. }
  1618. /* if there is no more pbls to register then exit. */
  1619. if (last)
  1620. return 0;
  1621. while (!last) {
  1622. pbl_offset += cur_pbl_cnt;
  1623. pending_pbl_cnt -= cur_pbl_cnt;
  1624. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1625. /* if we reach the end of the pbls, then need to set the last
  1626. * bit, indicating no more pbls to register for this memory key.
  1627. */
  1628. if (cur_pbl_cnt == pending_pbl_cnt)
  1629. last = 1;
  1630. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1631. pbl_offset, last);
  1632. if (status)
  1633. break;
  1634. }
  1635. if (status)
  1636. pr_err("%s() err. status=%d\n", __func__, status);
  1637. return status;
  1638. }
  1639. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1640. {
  1641. struct ocrdma_qp *tmp;
  1642. bool found = false;
  1643. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1644. if (qp == tmp) {
  1645. found = true;
  1646. break;
  1647. }
  1648. }
  1649. return found;
  1650. }
  1651. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1652. {
  1653. struct ocrdma_qp *tmp;
  1654. bool found = false;
  1655. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1656. if (qp == tmp) {
  1657. found = true;
  1658. break;
  1659. }
  1660. }
  1661. return found;
  1662. }
  1663. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1664. {
  1665. bool found;
  1666. unsigned long flags;
  1667. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1668. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1669. if (!found)
  1670. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1671. if (!qp->srq) {
  1672. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1673. if (!found)
  1674. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1675. }
  1676. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1677. }
  1678. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1679. {
  1680. qp->sq.head = 0;
  1681. qp->sq.tail = 0;
  1682. qp->rq.head = 0;
  1683. qp->rq.tail = 0;
  1684. }
  1685. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1686. enum ib_qp_state *old_ib_state)
  1687. {
  1688. unsigned long flags;
  1689. int status = 0;
  1690. enum ocrdma_qp_state new_state;
  1691. new_state = get_ocrdma_qp_state(new_ib_state);
  1692. /* sync with wqe and rqe posting */
  1693. spin_lock_irqsave(&qp->q_lock, flags);
  1694. if (old_ib_state)
  1695. *old_ib_state = get_ibqp_state(qp->state);
  1696. if (new_state == qp->state) {
  1697. spin_unlock_irqrestore(&qp->q_lock, flags);
  1698. return 1;
  1699. }
  1700. if (new_state == OCRDMA_QPS_INIT) {
  1701. ocrdma_init_hwq_ptr(qp);
  1702. ocrdma_del_flush_qp(qp);
  1703. } else if (new_state == OCRDMA_QPS_ERR) {
  1704. ocrdma_flush_qp(qp);
  1705. }
  1706. qp->state = new_state;
  1707. spin_unlock_irqrestore(&qp->q_lock, flags);
  1708. return status;
  1709. }
  1710. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1711. {
  1712. u32 flags = 0;
  1713. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1714. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1715. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1716. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1717. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1718. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1719. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1720. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1721. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1722. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1723. return flags;
  1724. }
  1725. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1726. struct ib_qp_init_attr *attrs,
  1727. struct ocrdma_qp *qp)
  1728. {
  1729. int status;
  1730. u32 len, hw_pages, hw_page_size;
  1731. dma_addr_t pa;
  1732. struct ocrdma_dev *dev = qp->dev;
  1733. struct pci_dev *pdev = dev->nic_info.pdev;
  1734. u32 max_wqe_allocated;
  1735. u32 max_sges = attrs->cap.max_send_sge;
  1736. /* QP1 may exceed 127 */
  1737. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1738. dev->attr.max_wqe);
  1739. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1740. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1741. if (status) {
  1742. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1743. max_wqe_allocated);
  1744. return -EINVAL;
  1745. }
  1746. qp->sq.max_cnt = max_wqe_allocated;
  1747. len = (hw_pages * hw_page_size);
  1748. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1749. if (!qp->sq.va)
  1750. return -EINVAL;
  1751. memset(qp->sq.va, 0, len);
  1752. qp->sq.len = len;
  1753. qp->sq.pa = pa;
  1754. qp->sq.entry_size = dev->attr.wqe_size;
  1755. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1756. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1757. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1758. cmd->num_wq_rq_pages |= (hw_pages <<
  1759. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1760. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1761. cmd->max_sge_send_write |= (max_sges <<
  1762. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1763. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1764. cmd->max_sge_send_write |= (max_sges <<
  1765. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1766. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1767. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1768. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1769. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1770. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1771. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1772. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1773. return 0;
  1774. }
  1775. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1776. struct ib_qp_init_attr *attrs,
  1777. struct ocrdma_qp *qp)
  1778. {
  1779. int status;
  1780. u32 len, hw_pages, hw_page_size;
  1781. dma_addr_t pa = 0;
  1782. struct ocrdma_dev *dev = qp->dev;
  1783. struct pci_dev *pdev = dev->nic_info.pdev;
  1784. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1785. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1786. &hw_pages, &hw_page_size);
  1787. if (status) {
  1788. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1789. attrs->cap.max_recv_wr + 1);
  1790. return status;
  1791. }
  1792. qp->rq.max_cnt = max_rqe_allocated;
  1793. len = (hw_pages * hw_page_size);
  1794. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1795. if (!qp->rq.va)
  1796. return -ENOMEM;
  1797. memset(qp->rq.va, 0, len);
  1798. qp->rq.pa = pa;
  1799. qp->rq.len = len;
  1800. qp->rq.entry_size = dev->attr.rqe_size;
  1801. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1802. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1803. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1804. cmd->num_wq_rq_pages |=
  1805. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1806. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1807. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1808. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1809. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1810. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1811. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1812. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1813. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1814. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1815. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1816. return 0;
  1817. }
  1818. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1819. struct ocrdma_pd *pd,
  1820. struct ocrdma_qp *qp,
  1821. u8 enable_dpp_cq, u16 dpp_cq_id)
  1822. {
  1823. pd->num_dpp_qp--;
  1824. qp->dpp_enabled = true;
  1825. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1826. if (!enable_dpp_cq)
  1827. return;
  1828. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1829. cmd->dpp_credits_cqid = dpp_cq_id;
  1830. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1831. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1832. }
  1833. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1834. struct ocrdma_qp *qp)
  1835. {
  1836. struct ocrdma_dev *dev = qp->dev;
  1837. struct pci_dev *pdev = dev->nic_info.pdev;
  1838. dma_addr_t pa = 0;
  1839. int ird_page_size = dev->attr.ird_page_size;
  1840. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1841. struct ocrdma_hdr_wqe *rqe;
  1842. int i = 0;
  1843. if (dev->attr.ird == 0)
  1844. return 0;
  1845. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1846. &pa, GFP_KERNEL);
  1847. if (!qp->ird_q_va)
  1848. return -ENOMEM;
  1849. memset(qp->ird_q_va, 0, ird_q_len);
  1850. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1851. pa, ird_page_size);
  1852. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  1853. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  1854. (i * dev->attr.rqe_size));
  1855. rqe->cw = 0;
  1856. rqe->cw |= 2;
  1857. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  1858. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  1859. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  1860. }
  1861. return 0;
  1862. }
  1863. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1864. struct ocrdma_qp *qp,
  1865. struct ib_qp_init_attr *attrs,
  1866. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1867. {
  1868. u32 max_wqe_allocated, max_rqe_allocated;
  1869. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1870. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1871. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1872. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1873. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1874. qp->dpp_enabled = false;
  1875. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1876. qp->dpp_enabled = true;
  1877. *dpp_credit_lmt = (rsp->dpp_response &
  1878. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1879. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1880. *dpp_offset = (rsp->dpp_response &
  1881. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1882. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1883. }
  1884. max_wqe_allocated =
  1885. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1886. max_wqe_allocated = 1 << max_wqe_allocated;
  1887. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1888. qp->sq.max_cnt = max_wqe_allocated;
  1889. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1890. if (!attrs->srq) {
  1891. qp->rq.max_cnt = max_rqe_allocated;
  1892. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1893. }
  1894. }
  1895. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1896. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1897. u16 *dpp_credit_lmt)
  1898. {
  1899. int status = -ENOMEM;
  1900. u32 flags = 0;
  1901. struct ocrdma_dev *dev = qp->dev;
  1902. struct ocrdma_pd *pd = qp->pd;
  1903. struct pci_dev *pdev = dev->nic_info.pdev;
  1904. struct ocrdma_cq *cq;
  1905. struct ocrdma_create_qp_req *cmd;
  1906. struct ocrdma_create_qp_rsp *rsp;
  1907. int qptype;
  1908. switch (attrs->qp_type) {
  1909. case IB_QPT_GSI:
  1910. qptype = OCRDMA_QPT_GSI;
  1911. break;
  1912. case IB_QPT_RC:
  1913. qptype = OCRDMA_QPT_RC;
  1914. break;
  1915. case IB_QPT_UD:
  1916. qptype = OCRDMA_QPT_UD;
  1917. break;
  1918. default:
  1919. return -EINVAL;
  1920. }
  1921. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1922. if (!cmd)
  1923. return status;
  1924. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1925. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1926. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1927. if (status)
  1928. goto sq_err;
  1929. if (attrs->srq) {
  1930. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1931. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1932. cmd->rq_addr[0].lo = srq->id;
  1933. qp->srq = srq;
  1934. } else {
  1935. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1936. if (status)
  1937. goto rq_err;
  1938. }
  1939. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1940. if (status)
  1941. goto mbx_err;
  1942. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1943. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1944. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1945. cmd->max_sge_recv_flags |= flags;
  1946. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1947. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1948. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1949. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1950. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1951. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1952. cq = get_ocrdma_cq(attrs->send_cq);
  1953. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1954. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1955. qp->sq_cq = cq;
  1956. cq = get_ocrdma_cq(attrs->recv_cq);
  1957. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1958. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1959. qp->rq_cq = cq;
  1960. if (pd->dpp_enabled && pd->num_dpp_qp) {
  1961. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1962. dpp_cq_id);
  1963. }
  1964. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1965. if (status)
  1966. goto mbx_err;
  1967. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1968. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1969. qp->state = OCRDMA_QPS_RST;
  1970. kfree(cmd);
  1971. return 0;
  1972. mbx_err:
  1973. if (qp->rq.va)
  1974. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1975. rq_err:
  1976. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1977. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1978. sq_err:
  1979. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1980. kfree(cmd);
  1981. return status;
  1982. }
  1983. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1984. struct ocrdma_qp_params *param)
  1985. {
  1986. int status = -ENOMEM;
  1987. struct ocrdma_query_qp *cmd;
  1988. struct ocrdma_query_qp_rsp *rsp;
  1989. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1990. if (!cmd)
  1991. return status;
  1992. cmd->qp_id = qp->id;
  1993. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1994. if (status)
  1995. goto mbx_err;
  1996. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1997. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1998. mbx_err:
  1999. kfree(cmd);
  2000. return status;
  2001. }
  2002. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2003. struct ocrdma_modify_qp *cmd,
  2004. struct ib_qp_attr *attrs)
  2005. {
  2006. int status;
  2007. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  2008. union ib_gid sgid, zgid;
  2009. u32 vlan_id;
  2010. u8 mac_addr[6];
  2011. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  2012. return -EINVAL;
  2013. cmd->params.tclass_sq_psn |=
  2014. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2015. cmd->params.rnt_rc_sl_fl |=
  2016. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2017. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  2018. cmd->params.hop_lmt_rq_psn |=
  2019. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2020. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2021. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  2022. sizeof(cmd->params.dgid));
  2023. status = ocrdma_query_gid(&qp->dev->ibdev, 1,
  2024. ah_attr->grh.sgid_index, &sgid);
  2025. if (status)
  2026. return status;
  2027. memset(&zgid, 0, sizeof(zgid));
  2028. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  2029. return -EINVAL;
  2030. qp->sgid_idx = ah_attr->grh.sgid_index;
  2031. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2032. ocrdma_resolve_dmac(qp->dev, ah_attr, &mac_addr[0]);
  2033. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2034. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2035. /* convert them to LE format. */
  2036. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2037. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2038. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2039. vlan_id = ah_attr->vlan_id;
  2040. if (vlan_id && (vlan_id < 0x1000)) {
  2041. cmd->params.vlan_dmac_b4_to_b5 |=
  2042. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2043. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2044. }
  2045. return 0;
  2046. }
  2047. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2048. struct ocrdma_modify_qp *cmd,
  2049. struct ib_qp_attr *attrs, int attr_mask)
  2050. {
  2051. int status = 0;
  2052. if (attr_mask & IB_QP_PKEY_INDEX) {
  2053. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2054. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2055. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2056. }
  2057. if (attr_mask & IB_QP_QKEY) {
  2058. qp->qkey = attrs->qkey;
  2059. cmd->params.qkey = attrs->qkey;
  2060. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2061. }
  2062. if (attr_mask & IB_QP_AV) {
  2063. status = ocrdma_set_av_params(qp, cmd, attrs);
  2064. if (status)
  2065. return status;
  2066. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2067. /* set the default mac address for UD, GSI QPs */
  2068. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  2069. (qp->dev->nic_info.mac_addr[1] << 8) |
  2070. (qp->dev->nic_info.mac_addr[2] << 16) |
  2071. (qp->dev->nic_info.mac_addr[3] << 24);
  2072. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  2073. (qp->dev->nic_info.mac_addr[5] << 8);
  2074. }
  2075. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2076. attrs->en_sqd_async_notify) {
  2077. cmd->params.max_sge_recv_flags |=
  2078. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2079. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2080. }
  2081. if (attr_mask & IB_QP_DEST_QPN) {
  2082. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2083. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2084. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2085. }
  2086. if (attr_mask & IB_QP_PATH_MTU) {
  2087. if (attrs->path_mtu < IB_MTU_256 ||
  2088. attrs->path_mtu > IB_MTU_4096) {
  2089. status = -EINVAL;
  2090. goto pmtu_err;
  2091. }
  2092. cmd->params.path_mtu_pkey_indx |=
  2093. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2094. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2095. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2096. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2097. }
  2098. if (attr_mask & IB_QP_TIMEOUT) {
  2099. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2100. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2101. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2102. }
  2103. if (attr_mask & IB_QP_RETRY_CNT) {
  2104. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2105. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2106. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2107. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2108. }
  2109. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2110. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2111. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2112. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2113. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2114. }
  2115. if (attr_mask & IB_QP_RNR_RETRY) {
  2116. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2117. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2118. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2119. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2120. }
  2121. if (attr_mask & IB_QP_SQ_PSN) {
  2122. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2123. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2124. }
  2125. if (attr_mask & IB_QP_RQ_PSN) {
  2126. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2127. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2128. }
  2129. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2130. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2131. status = -EINVAL;
  2132. goto pmtu_err;
  2133. }
  2134. qp->max_ord = attrs->max_rd_atomic;
  2135. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2136. }
  2137. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2138. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2139. status = -EINVAL;
  2140. goto pmtu_err;
  2141. }
  2142. qp->max_ird = attrs->max_dest_rd_atomic;
  2143. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2144. }
  2145. cmd->params.max_ord_ird = (qp->max_ord <<
  2146. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2147. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2148. pmtu_err:
  2149. return status;
  2150. }
  2151. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2152. struct ib_qp_attr *attrs, int attr_mask)
  2153. {
  2154. int status = -ENOMEM;
  2155. struct ocrdma_modify_qp *cmd;
  2156. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2157. if (!cmd)
  2158. return status;
  2159. cmd->params.id = qp->id;
  2160. cmd->flags = 0;
  2161. if (attr_mask & IB_QP_STATE) {
  2162. cmd->params.max_sge_recv_flags |=
  2163. (get_ocrdma_qp_state(attrs->qp_state) <<
  2164. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2165. OCRDMA_QP_PARAMS_STATE_MASK;
  2166. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2167. } else {
  2168. cmd->params.max_sge_recv_flags |=
  2169. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2170. OCRDMA_QP_PARAMS_STATE_MASK;
  2171. }
  2172. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2173. if (status)
  2174. goto mbx_err;
  2175. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2176. if (status)
  2177. goto mbx_err;
  2178. mbx_err:
  2179. kfree(cmd);
  2180. return status;
  2181. }
  2182. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2183. {
  2184. int status = -ENOMEM;
  2185. struct ocrdma_destroy_qp *cmd;
  2186. struct pci_dev *pdev = dev->nic_info.pdev;
  2187. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2188. if (!cmd)
  2189. return status;
  2190. cmd->qp_id = qp->id;
  2191. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2192. if (status)
  2193. goto mbx_err;
  2194. mbx_err:
  2195. kfree(cmd);
  2196. if (qp->sq.va)
  2197. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2198. if (!qp->srq && qp->rq.va)
  2199. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2200. if (qp->dpp_enabled)
  2201. qp->pd->num_dpp_qp++;
  2202. return status;
  2203. }
  2204. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2205. struct ib_srq_init_attr *srq_attr,
  2206. struct ocrdma_pd *pd)
  2207. {
  2208. int status = -ENOMEM;
  2209. int hw_pages, hw_page_size;
  2210. int len;
  2211. struct ocrdma_create_srq_rsp *rsp;
  2212. struct ocrdma_create_srq *cmd;
  2213. dma_addr_t pa;
  2214. struct pci_dev *pdev = dev->nic_info.pdev;
  2215. u32 max_rqe_allocated;
  2216. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2217. if (!cmd)
  2218. return status;
  2219. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2220. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2221. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2222. dev->attr.rqe_size,
  2223. &hw_pages, &hw_page_size);
  2224. if (status) {
  2225. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2226. srq_attr->attr.max_wr);
  2227. status = -EINVAL;
  2228. goto ret;
  2229. }
  2230. len = hw_pages * hw_page_size;
  2231. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2232. if (!srq->rq.va) {
  2233. status = -ENOMEM;
  2234. goto ret;
  2235. }
  2236. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2237. srq->rq.entry_size = dev->attr.rqe_size;
  2238. srq->rq.pa = pa;
  2239. srq->rq.len = len;
  2240. srq->rq.max_cnt = max_rqe_allocated;
  2241. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2242. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2243. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2244. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2245. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2246. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2247. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2248. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2249. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2250. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2251. if (status)
  2252. goto mbx_err;
  2253. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2254. srq->id = rsp->id;
  2255. srq->rq.dbid = rsp->id;
  2256. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2257. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2258. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2259. max_rqe_allocated = (1 << max_rqe_allocated);
  2260. srq->rq.max_cnt = max_rqe_allocated;
  2261. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2262. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2263. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2264. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2265. goto ret;
  2266. mbx_err:
  2267. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2268. ret:
  2269. kfree(cmd);
  2270. return status;
  2271. }
  2272. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2273. {
  2274. int status = -ENOMEM;
  2275. struct ocrdma_modify_srq *cmd;
  2276. struct ocrdma_pd *pd = srq->pd;
  2277. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2278. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2279. if (!cmd)
  2280. return status;
  2281. cmd->id = srq->id;
  2282. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2283. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2284. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2285. kfree(cmd);
  2286. return status;
  2287. }
  2288. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2289. {
  2290. int status = -ENOMEM;
  2291. struct ocrdma_query_srq *cmd;
  2292. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2293. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2294. if (!cmd)
  2295. return status;
  2296. cmd->id = srq->rq.dbid;
  2297. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2298. if (status == 0) {
  2299. struct ocrdma_query_srq_rsp *rsp =
  2300. (struct ocrdma_query_srq_rsp *)cmd;
  2301. srq_attr->max_sge =
  2302. rsp->srq_lmt_max_sge &
  2303. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2304. srq_attr->max_wr =
  2305. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2306. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2307. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2308. }
  2309. kfree(cmd);
  2310. return status;
  2311. }
  2312. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2313. {
  2314. int status = -ENOMEM;
  2315. struct ocrdma_destroy_srq *cmd;
  2316. struct pci_dev *pdev = dev->nic_info.pdev;
  2317. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2318. if (!cmd)
  2319. return status;
  2320. cmd->id = srq->id;
  2321. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2322. if (srq->rq.va)
  2323. dma_free_coherent(&pdev->dev, srq->rq.len,
  2324. srq->rq.va, srq->rq.pa);
  2325. kfree(cmd);
  2326. return status;
  2327. }
  2328. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2329. {
  2330. int i;
  2331. int status = -EINVAL;
  2332. struct ocrdma_av *av;
  2333. unsigned long flags;
  2334. av = dev->av_tbl.va;
  2335. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2336. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2337. if (av->valid == 0) {
  2338. av->valid = OCRDMA_AV_VALID;
  2339. ah->av = av;
  2340. ah->id = i;
  2341. status = 0;
  2342. break;
  2343. }
  2344. av++;
  2345. }
  2346. if (i == dev->av_tbl.num_ah)
  2347. status = -EAGAIN;
  2348. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2349. return status;
  2350. }
  2351. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2352. {
  2353. unsigned long flags;
  2354. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2355. ah->av->valid = 0;
  2356. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2357. return 0;
  2358. }
  2359. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2360. {
  2361. int num_eq, i, status = 0;
  2362. int irq;
  2363. unsigned long flags = 0;
  2364. num_eq = dev->nic_info.msix.num_vectors -
  2365. dev->nic_info.msix.start_vector;
  2366. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2367. num_eq = 1;
  2368. flags = IRQF_SHARED;
  2369. } else {
  2370. num_eq = min_t(u32, num_eq, num_online_cpus());
  2371. }
  2372. if (!num_eq)
  2373. return -EINVAL;
  2374. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2375. if (!dev->eq_tbl)
  2376. return -ENOMEM;
  2377. for (i = 0; i < num_eq; i++) {
  2378. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2379. OCRDMA_EQ_LEN);
  2380. if (status) {
  2381. status = -EINVAL;
  2382. break;
  2383. }
  2384. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2385. dev->id, i);
  2386. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2387. status = request_irq(irq, ocrdma_irq_handler, flags,
  2388. dev->eq_tbl[i].irq_name,
  2389. &dev->eq_tbl[i]);
  2390. if (status)
  2391. goto done;
  2392. dev->eq_cnt += 1;
  2393. }
  2394. /* one eq is sufficient for data path to work */
  2395. return 0;
  2396. done:
  2397. ocrdma_destroy_eqs(dev);
  2398. return status;
  2399. }
  2400. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2401. {
  2402. int status;
  2403. /* create the eqs */
  2404. status = ocrdma_create_eqs(dev);
  2405. if (status)
  2406. goto qpeq_err;
  2407. status = ocrdma_create_mq(dev);
  2408. if (status)
  2409. goto mq_err;
  2410. status = ocrdma_mbx_query_fw_config(dev);
  2411. if (status)
  2412. goto conf_err;
  2413. status = ocrdma_mbx_query_dev(dev);
  2414. if (status)
  2415. goto conf_err;
  2416. status = ocrdma_mbx_query_fw_ver(dev);
  2417. if (status)
  2418. goto conf_err;
  2419. status = ocrdma_mbx_create_ah_tbl(dev);
  2420. if (status)
  2421. goto conf_err;
  2422. status = ocrdma_mbx_get_phy_info(dev);
  2423. if (status)
  2424. goto conf_err;
  2425. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2426. if (status)
  2427. goto conf_err;
  2428. return 0;
  2429. conf_err:
  2430. ocrdma_destroy_mq(dev);
  2431. mq_err:
  2432. ocrdma_destroy_eqs(dev);
  2433. qpeq_err:
  2434. pr_err("%s() status=%d\n", __func__, status);
  2435. return status;
  2436. }
  2437. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2438. {
  2439. ocrdma_mbx_delete_ah_tbl(dev);
  2440. /* cleanup the eqs */
  2441. ocrdma_destroy_eqs(dev);
  2442. /* cleanup the control path */
  2443. ocrdma_destroy_mq(dev);
  2444. }