qp.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. struct umr_wr {
  67. u64 virt_addr;
  68. struct ib_pd *pd;
  69. unsigned int page_shift;
  70. unsigned int npages;
  71. u32 length;
  72. int access_flags;
  73. u32 mkey;
  74. };
  75. static int is_qp0(enum ib_qp_type qp_type)
  76. {
  77. return qp_type == IB_QPT_SMI;
  78. }
  79. static int is_qp1(enum ib_qp_type qp_type)
  80. {
  81. return qp_type == IB_QPT_GSI;
  82. }
  83. static int is_sqp(enum ib_qp_type qp_type)
  84. {
  85. return is_qp0(qp_type) || is_qp1(qp_type);
  86. }
  87. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  88. {
  89. return mlx5_buf_offset(&qp->buf, offset);
  90. }
  91. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  92. {
  93. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  94. }
  95. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  98. }
  99. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  100. {
  101. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  102. struct ib_event event;
  103. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  104. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  105. if (ibqp->event_handler) {
  106. event.device = ibqp->device;
  107. event.element.qp = ibqp;
  108. switch (type) {
  109. case MLX5_EVENT_TYPE_PATH_MIG:
  110. event.event = IB_EVENT_PATH_MIG;
  111. break;
  112. case MLX5_EVENT_TYPE_COMM_EST:
  113. event.event = IB_EVENT_COMM_EST;
  114. break;
  115. case MLX5_EVENT_TYPE_SQ_DRAINED:
  116. event.event = IB_EVENT_SQ_DRAINED;
  117. break;
  118. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  119. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  120. break;
  121. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  122. event.event = IB_EVENT_QP_FATAL;
  123. break;
  124. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  125. event.event = IB_EVENT_PATH_MIG_ERR;
  126. break;
  127. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  128. event.event = IB_EVENT_QP_REQ_ERR;
  129. break;
  130. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  131. event.event = IB_EVENT_QP_ACCESS_ERR;
  132. break;
  133. default:
  134. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  135. return;
  136. }
  137. ibqp->event_handler(&event, ibqp->qp_context);
  138. }
  139. }
  140. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  141. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  142. {
  143. int wqe_size;
  144. int wq_size;
  145. /* Sanity check RQ size before proceeding */
  146. if (cap->max_recv_wr > dev->mdev.caps.max_wqes)
  147. return -EINVAL;
  148. if (!has_rq) {
  149. qp->rq.max_gs = 0;
  150. qp->rq.wqe_cnt = 0;
  151. qp->rq.wqe_shift = 0;
  152. } else {
  153. if (ucmd) {
  154. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  155. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  156. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  157. qp->rq.max_post = qp->rq.wqe_cnt;
  158. } else {
  159. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  160. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  161. wqe_size = roundup_pow_of_two(wqe_size);
  162. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  163. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  164. qp->rq.wqe_cnt = wq_size / wqe_size;
  165. if (wqe_size > dev->mdev.caps.max_rq_desc_sz) {
  166. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  167. wqe_size,
  168. dev->mdev.caps.max_rq_desc_sz);
  169. return -EINVAL;
  170. }
  171. qp->rq.wqe_shift = ilog2(wqe_size);
  172. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  173. qp->rq.max_post = qp->rq.wqe_cnt;
  174. }
  175. }
  176. return 0;
  177. }
  178. static int sq_overhead(enum ib_qp_type qp_type)
  179. {
  180. int size = 0;
  181. switch (qp_type) {
  182. case IB_QPT_XRC_INI:
  183. size += sizeof(struct mlx5_wqe_xrc_seg);
  184. /* fall through */
  185. case IB_QPT_RC:
  186. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  187. sizeof(struct mlx5_wqe_atomic_seg) +
  188. sizeof(struct mlx5_wqe_raddr_seg);
  189. break;
  190. case IB_QPT_XRC_TGT:
  191. return 0;
  192. case IB_QPT_UC:
  193. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  194. sizeof(struct mlx5_wqe_raddr_seg) +
  195. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  196. sizeof(struct mlx5_mkey_seg);
  197. break;
  198. case IB_QPT_UD:
  199. case IB_QPT_SMI:
  200. case IB_QPT_GSI:
  201. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  202. sizeof(struct mlx5_wqe_datagram_seg);
  203. break;
  204. case MLX5_IB_QPT_REG_UMR:
  205. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  206. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  207. sizeof(struct mlx5_mkey_seg);
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. return size;
  213. }
  214. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  215. {
  216. int inl_size = 0;
  217. int size;
  218. size = sq_overhead(attr->qp_type);
  219. if (size < 0)
  220. return size;
  221. if (attr->cap.max_inline_data) {
  222. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  223. attr->cap.max_inline_data;
  224. }
  225. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  226. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  227. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  228. return MLX5_SIG_WQE_SIZE;
  229. else
  230. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  231. }
  232. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  233. struct mlx5_ib_qp *qp)
  234. {
  235. int wqe_size;
  236. int wq_size;
  237. if (!attr->cap.max_send_wr)
  238. return 0;
  239. wqe_size = calc_send_wqe(attr);
  240. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  241. if (wqe_size < 0)
  242. return wqe_size;
  243. if (wqe_size > dev->mdev.caps.max_sq_desc_sz) {
  244. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  245. wqe_size, dev->mdev.caps.max_sq_desc_sz);
  246. return -EINVAL;
  247. }
  248. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  249. sizeof(struct mlx5_wqe_inline_seg);
  250. attr->cap.max_inline_data = qp->max_inline_data;
  251. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  252. qp->signature_en = true;
  253. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  254. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  255. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  256. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  257. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  258. return -ENOMEM;
  259. }
  260. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  261. qp->sq.max_gs = attr->cap.max_send_sge;
  262. qp->sq.max_post = wq_size / wqe_size;
  263. attr->cap.max_send_wr = qp->sq.max_post;
  264. return wq_size;
  265. }
  266. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  267. struct mlx5_ib_qp *qp,
  268. struct mlx5_ib_create_qp *ucmd)
  269. {
  270. int desc_sz = 1 << qp->sq.wqe_shift;
  271. if (desc_sz > dev->mdev.caps.max_sq_desc_sz) {
  272. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  273. desc_sz, dev->mdev.caps.max_sq_desc_sz);
  274. return -EINVAL;
  275. }
  276. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  277. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  278. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  279. return -EINVAL;
  280. }
  281. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  282. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  283. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  284. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  285. return -EINVAL;
  286. }
  287. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  288. (qp->sq.wqe_cnt << 6);
  289. return 0;
  290. }
  291. static int qp_has_rq(struct ib_qp_init_attr *attr)
  292. {
  293. if (attr->qp_type == IB_QPT_XRC_INI ||
  294. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  295. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  296. !attr->cap.max_recv_wr)
  297. return 0;
  298. return 1;
  299. }
  300. static int first_med_uuar(void)
  301. {
  302. return 1;
  303. }
  304. static int next_uuar(int n)
  305. {
  306. n++;
  307. while (((n % 4) & 2))
  308. n++;
  309. return n;
  310. }
  311. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  312. {
  313. int n;
  314. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  315. uuari->num_low_latency_uuars - 1;
  316. return n >= 0 ? n : 0;
  317. }
  318. static int max_uuari(struct mlx5_uuar_info *uuari)
  319. {
  320. return uuari->num_uars * 4;
  321. }
  322. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  323. {
  324. int med;
  325. int i;
  326. int t;
  327. med = num_med_uuar(uuari);
  328. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  329. t++;
  330. if (t == med)
  331. return next_uuar(i);
  332. }
  333. return 0;
  334. }
  335. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  336. {
  337. int i;
  338. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  339. if (!test_bit(i, uuari->bitmap)) {
  340. set_bit(i, uuari->bitmap);
  341. uuari->count[i]++;
  342. return i;
  343. }
  344. }
  345. return -ENOMEM;
  346. }
  347. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  348. {
  349. int minidx = first_med_uuar();
  350. int i;
  351. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  352. if (uuari->count[i] < uuari->count[minidx])
  353. minidx = i;
  354. }
  355. uuari->count[minidx]++;
  356. return minidx;
  357. }
  358. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  359. enum mlx5_ib_latency_class lat)
  360. {
  361. int uuarn = -EINVAL;
  362. mutex_lock(&uuari->lock);
  363. switch (lat) {
  364. case MLX5_IB_LATENCY_CLASS_LOW:
  365. uuarn = 0;
  366. uuari->count[uuarn]++;
  367. break;
  368. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  369. if (uuari->ver < 2)
  370. uuarn = -ENOMEM;
  371. else
  372. uuarn = alloc_med_class_uuar(uuari);
  373. break;
  374. case MLX5_IB_LATENCY_CLASS_HIGH:
  375. if (uuari->ver < 2)
  376. uuarn = -ENOMEM;
  377. else
  378. uuarn = alloc_high_class_uuar(uuari);
  379. break;
  380. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  381. uuarn = 2;
  382. break;
  383. }
  384. mutex_unlock(&uuari->lock);
  385. return uuarn;
  386. }
  387. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  388. {
  389. clear_bit(uuarn, uuari->bitmap);
  390. --uuari->count[uuarn];
  391. }
  392. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  393. {
  394. clear_bit(uuarn, uuari->bitmap);
  395. --uuari->count[uuarn];
  396. }
  397. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  398. {
  399. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  400. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  401. mutex_lock(&uuari->lock);
  402. if (uuarn == 0) {
  403. --uuari->count[uuarn];
  404. goto out;
  405. }
  406. if (uuarn < high_uuar) {
  407. free_med_class_uuar(uuari, uuarn);
  408. goto out;
  409. }
  410. free_high_class_uuar(uuari, uuarn);
  411. out:
  412. mutex_unlock(&uuari->lock);
  413. }
  414. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  415. {
  416. switch (state) {
  417. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  418. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  419. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  420. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  421. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  422. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  423. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  424. default: return -1;
  425. }
  426. }
  427. static int to_mlx5_st(enum ib_qp_type type)
  428. {
  429. switch (type) {
  430. case IB_QPT_RC: return MLX5_QP_ST_RC;
  431. case IB_QPT_UC: return MLX5_QP_ST_UC;
  432. case IB_QPT_UD: return MLX5_QP_ST_UD;
  433. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  434. case IB_QPT_XRC_INI:
  435. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  436. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  437. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  438. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  439. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  440. case IB_QPT_RAW_PACKET:
  441. case IB_QPT_MAX:
  442. default: return -EINVAL;
  443. }
  444. }
  445. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  446. {
  447. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  448. }
  449. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  450. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  451. struct mlx5_create_qp_mbox_in **in,
  452. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  453. {
  454. struct mlx5_ib_ucontext *context;
  455. struct mlx5_ib_create_qp ucmd;
  456. int page_shift = 0;
  457. int uar_index;
  458. int npages;
  459. u32 offset = 0;
  460. int uuarn;
  461. int ncont = 0;
  462. int err;
  463. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  464. if (err) {
  465. mlx5_ib_dbg(dev, "copy failed\n");
  466. return err;
  467. }
  468. context = to_mucontext(pd->uobject->context);
  469. /*
  470. * TBD: should come from the verbs when we have the API
  471. */
  472. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  473. if (uuarn < 0) {
  474. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  475. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  476. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  477. if (uuarn < 0) {
  478. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  479. mlx5_ib_dbg(dev, "reverting to high latency\n");
  480. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  481. if (uuarn < 0) {
  482. mlx5_ib_warn(dev, "uuar allocation failed\n");
  483. return uuarn;
  484. }
  485. }
  486. }
  487. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  488. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  489. qp->rq.offset = 0;
  490. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  491. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  492. err = set_user_buf_size(dev, qp, &ucmd);
  493. if (err)
  494. goto err_uuar;
  495. if (ucmd.buf_addr && qp->buf_size) {
  496. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  497. qp->buf_size, 0, 0);
  498. if (IS_ERR(qp->umem)) {
  499. mlx5_ib_dbg(dev, "umem_get failed\n");
  500. err = PTR_ERR(qp->umem);
  501. goto err_uuar;
  502. }
  503. } else {
  504. qp->umem = NULL;
  505. }
  506. if (qp->umem) {
  507. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  508. &ncont, NULL);
  509. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  510. if (err) {
  511. mlx5_ib_warn(dev, "bad offset\n");
  512. goto err_umem;
  513. }
  514. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  515. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  516. }
  517. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  518. *in = mlx5_vzalloc(*inlen);
  519. if (!*in) {
  520. err = -ENOMEM;
  521. goto err_umem;
  522. }
  523. if (qp->umem)
  524. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  525. (*in)->ctx.log_pg_sz_remote_qpn =
  526. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  527. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  528. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  529. resp->uuar_index = uuarn;
  530. qp->uuarn = uuarn;
  531. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  532. if (err) {
  533. mlx5_ib_dbg(dev, "map failed\n");
  534. goto err_free;
  535. }
  536. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  537. if (err) {
  538. mlx5_ib_dbg(dev, "copy failed\n");
  539. goto err_unmap;
  540. }
  541. qp->create_type = MLX5_QP_USER;
  542. return 0;
  543. err_unmap:
  544. mlx5_ib_db_unmap_user(context, &qp->db);
  545. err_free:
  546. mlx5_vfree(*in);
  547. err_umem:
  548. if (qp->umem)
  549. ib_umem_release(qp->umem);
  550. err_uuar:
  551. free_uuar(&context->uuari, uuarn);
  552. return err;
  553. }
  554. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  555. {
  556. struct mlx5_ib_ucontext *context;
  557. context = to_mucontext(pd->uobject->context);
  558. mlx5_ib_db_unmap_user(context, &qp->db);
  559. if (qp->umem)
  560. ib_umem_release(qp->umem);
  561. free_uuar(&context->uuari, qp->uuarn);
  562. }
  563. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  564. struct ib_qp_init_attr *init_attr,
  565. struct mlx5_ib_qp *qp,
  566. struct mlx5_create_qp_mbox_in **in, int *inlen)
  567. {
  568. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  569. struct mlx5_uuar_info *uuari;
  570. int uar_index;
  571. int uuarn;
  572. int err;
  573. uuari = &dev->mdev.priv.uuari;
  574. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  575. return -EINVAL;
  576. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  577. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  578. uuarn = alloc_uuar(uuari, lc);
  579. if (uuarn < 0) {
  580. mlx5_ib_dbg(dev, "\n");
  581. return -ENOMEM;
  582. }
  583. qp->bf = &uuari->bfs[uuarn];
  584. uar_index = qp->bf->uar->index;
  585. err = calc_sq_size(dev, init_attr, qp);
  586. if (err < 0) {
  587. mlx5_ib_dbg(dev, "err %d\n", err);
  588. goto err_uuar;
  589. }
  590. qp->rq.offset = 0;
  591. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  592. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  593. err = mlx5_buf_alloc(&dev->mdev, qp->buf_size, PAGE_SIZE * 2, &qp->buf);
  594. if (err) {
  595. mlx5_ib_dbg(dev, "err %d\n", err);
  596. goto err_uuar;
  597. }
  598. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  599. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  600. *in = mlx5_vzalloc(*inlen);
  601. if (!*in) {
  602. err = -ENOMEM;
  603. goto err_buf;
  604. }
  605. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  606. (*in)->ctx.log_pg_sz_remote_qpn =
  607. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  608. /* Set "fast registration enabled" for all kernel QPs */
  609. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  610. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  611. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  612. err = mlx5_db_alloc(&dev->mdev, &qp->db);
  613. if (err) {
  614. mlx5_ib_dbg(dev, "err %d\n", err);
  615. goto err_free;
  616. }
  617. qp->db.db[0] = 0;
  618. qp->db.db[1] = 0;
  619. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  620. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  621. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  622. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  623. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  624. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  625. !qp->sq.w_list || !qp->sq.wqe_head) {
  626. err = -ENOMEM;
  627. goto err_wrid;
  628. }
  629. qp->create_type = MLX5_QP_KERNEL;
  630. return 0;
  631. err_wrid:
  632. mlx5_db_free(&dev->mdev, &qp->db);
  633. kfree(qp->sq.wqe_head);
  634. kfree(qp->sq.w_list);
  635. kfree(qp->sq.wrid);
  636. kfree(qp->sq.wr_data);
  637. kfree(qp->rq.wrid);
  638. err_free:
  639. mlx5_vfree(*in);
  640. err_buf:
  641. mlx5_buf_free(&dev->mdev, &qp->buf);
  642. err_uuar:
  643. free_uuar(&dev->mdev.priv.uuari, uuarn);
  644. return err;
  645. }
  646. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  647. {
  648. mlx5_db_free(&dev->mdev, &qp->db);
  649. kfree(qp->sq.wqe_head);
  650. kfree(qp->sq.w_list);
  651. kfree(qp->sq.wrid);
  652. kfree(qp->sq.wr_data);
  653. kfree(qp->rq.wrid);
  654. mlx5_buf_free(&dev->mdev, &qp->buf);
  655. free_uuar(&dev->mdev.priv.uuari, qp->bf->uuarn);
  656. }
  657. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  658. {
  659. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  660. (attr->qp_type == IB_QPT_XRC_INI))
  661. return cpu_to_be32(MLX5_SRQ_RQ);
  662. else if (!qp->has_rq)
  663. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  664. else
  665. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  666. }
  667. static int is_connected(enum ib_qp_type qp_type)
  668. {
  669. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  670. return 1;
  671. return 0;
  672. }
  673. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  674. struct ib_qp_init_attr *init_attr,
  675. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  676. {
  677. struct mlx5_ib_resources *devr = &dev->devr;
  678. struct mlx5_ib_create_qp_resp resp;
  679. struct mlx5_create_qp_mbox_in *in;
  680. struct mlx5_ib_create_qp ucmd;
  681. int inlen = sizeof(*in);
  682. int err;
  683. mutex_init(&qp->mutex);
  684. spin_lock_init(&qp->sq.lock);
  685. spin_lock_init(&qp->rq.lock);
  686. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  687. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_BLOCK_MCAST)) {
  688. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  689. return -EINVAL;
  690. } else {
  691. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  692. }
  693. }
  694. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  695. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  696. if (pd && pd->uobject) {
  697. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  698. mlx5_ib_dbg(dev, "copy failed\n");
  699. return -EFAULT;
  700. }
  701. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  702. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  703. } else {
  704. qp->wq_sig = !!wq_signature;
  705. }
  706. qp->has_rq = qp_has_rq(init_attr);
  707. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  708. qp, (pd && pd->uobject) ? &ucmd : NULL);
  709. if (err) {
  710. mlx5_ib_dbg(dev, "err %d\n", err);
  711. return err;
  712. }
  713. if (pd) {
  714. if (pd->uobject) {
  715. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  716. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  717. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  718. mlx5_ib_dbg(dev, "invalid rq params\n");
  719. return -EINVAL;
  720. }
  721. if (ucmd.sq_wqe_count > dev->mdev.caps.max_wqes) {
  722. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  723. ucmd.sq_wqe_count, dev->mdev.caps.max_wqes);
  724. return -EINVAL;
  725. }
  726. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  727. if (err)
  728. mlx5_ib_dbg(dev, "err %d\n", err);
  729. } else {
  730. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  731. if (err)
  732. mlx5_ib_dbg(dev, "err %d\n", err);
  733. else
  734. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  735. }
  736. if (err)
  737. return err;
  738. } else {
  739. in = mlx5_vzalloc(sizeof(*in));
  740. if (!in)
  741. return -ENOMEM;
  742. qp->create_type = MLX5_QP_EMPTY;
  743. }
  744. if (is_sqp(init_attr->qp_type))
  745. qp->port = init_attr->port_num;
  746. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  747. MLX5_QP_PM_MIGRATED << 11);
  748. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  749. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  750. else
  751. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  752. if (qp->wq_sig)
  753. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  754. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  755. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  756. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  757. int rcqe_sz;
  758. int scqe_sz;
  759. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  760. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  761. if (rcqe_sz == 128)
  762. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  763. else
  764. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  765. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  766. if (scqe_sz == 128)
  767. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  768. else
  769. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  770. }
  771. }
  772. if (qp->rq.wqe_cnt) {
  773. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  774. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  775. }
  776. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  777. if (qp->sq.wqe_cnt)
  778. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  779. else
  780. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  781. /* Set default resources */
  782. switch (init_attr->qp_type) {
  783. case IB_QPT_XRC_TGT:
  784. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  785. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  786. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  787. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  788. break;
  789. case IB_QPT_XRC_INI:
  790. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  791. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  792. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  793. break;
  794. default:
  795. if (init_attr->srq) {
  796. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  797. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  798. } else {
  799. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  800. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  801. }
  802. }
  803. if (init_attr->send_cq)
  804. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  805. if (init_attr->recv_cq)
  806. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  807. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  808. err = mlx5_core_create_qp(&dev->mdev, &qp->mqp, in, inlen);
  809. if (err) {
  810. mlx5_ib_dbg(dev, "create qp failed\n");
  811. goto err_create;
  812. }
  813. mlx5_vfree(in);
  814. /* Hardware wants QPN written in big-endian order (after
  815. * shifting) for send doorbell. Precompute this value to save
  816. * a little bit when posting sends.
  817. */
  818. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  819. qp->mqp.event = mlx5_ib_qp_event;
  820. return 0;
  821. err_create:
  822. if (qp->create_type == MLX5_QP_USER)
  823. destroy_qp_user(pd, qp);
  824. else if (qp->create_type == MLX5_QP_KERNEL)
  825. destroy_qp_kernel(dev, qp);
  826. mlx5_vfree(in);
  827. return err;
  828. }
  829. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  830. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  831. {
  832. if (send_cq) {
  833. if (recv_cq) {
  834. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  835. spin_lock_irq(&send_cq->lock);
  836. spin_lock_nested(&recv_cq->lock,
  837. SINGLE_DEPTH_NESTING);
  838. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  839. spin_lock_irq(&send_cq->lock);
  840. __acquire(&recv_cq->lock);
  841. } else {
  842. spin_lock_irq(&recv_cq->lock);
  843. spin_lock_nested(&send_cq->lock,
  844. SINGLE_DEPTH_NESTING);
  845. }
  846. } else {
  847. spin_lock_irq(&send_cq->lock);
  848. }
  849. } else if (recv_cq) {
  850. spin_lock_irq(&recv_cq->lock);
  851. }
  852. }
  853. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  854. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  855. {
  856. if (send_cq) {
  857. if (recv_cq) {
  858. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  859. spin_unlock(&recv_cq->lock);
  860. spin_unlock_irq(&send_cq->lock);
  861. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  862. __release(&recv_cq->lock);
  863. spin_unlock_irq(&send_cq->lock);
  864. } else {
  865. spin_unlock(&send_cq->lock);
  866. spin_unlock_irq(&recv_cq->lock);
  867. }
  868. } else {
  869. spin_unlock_irq(&send_cq->lock);
  870. }
  871. } else if (recv_cq) {
  872. spin_unlock_irq(&recv_cq->lock);
  873. }
  874. }
  875. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  876. {
  877. return to_mpd(qp->ibqp.pd);
  878. }
  879. static void get_cqs(struct mlx5_ib_qp *qp,
  880. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  881. {
  882. switch (qp->ibqp.qp_type) {
  883. case IB_QPT_XRC_TGT:
  884. *send_cq = NULL;
  885. *recv_cq = NULL;
  886. break;
  887. case MLX5_IB_QPT_REG_UMR:
  888. case IB_QPT_XRC_INI:
  889. *send_cq = to_mcq(qp->ibqp.send_cq);
  890. *recv_cq = NULL;
  891. break;
  892. case IB_QPT_SMI:
  893. case IB_QPT_GSI:
  894. case IB_QPT_RC:
  895. case IB_QPT_UC:
  896. case IB_QPT_UD:
  897. case IB_QPT_RAW_IPV6:
  898. case IB_QPT_RAW_ETHERTYPE:
  899. *send_cq = to_mcq(qp->ibqp.send_cq);
  900. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  901. break;
  902. case IB_QPT_RAW_PACKET:
  903. case IB_QPT_MAX:
  904. default:
  905. *send_cq = NULL;
  906. *recv_cq = NULL;
  907. break;
  908. }
  909. }
  910. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  911. {
  912. struct mlx5_ib_cq *send_cq, *recv_cq;
  913. struct mlx5_modify_qp_mbox_in *in;
  914. int err;
  915. in = kzalloc(sizeof(*in), GFP_KERNEL);
  916. if (!in)
  917. return;
  918. if (qp->state != IB_QPS_RESET)
  919. if (mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(qp->state),
  920. MLX5_QP_STATE_RST, in, sizeof(*in), &qp->mqp))
  921. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  922. qp->mqp.qpn);
  923. get_cqs(qp, &send_cq, &recv_cq);
  924. if (qp->create_type == MLX5_QP_KERNEL) {
  925. mlx5_ib_lock_cqs(send_cq, recv_cq);
  926. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  927. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  928. if (send_cq != recv_cq)
  929. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  930. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  931. }
  932. err = mlx5_core_destroy_qp(&dev->mdev, &qp->mqp);
  933. if (err)
  934. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  935. kfree(in);
  936. if (qp->create_type == MLX5_QP_KERNEL)
  937. destroy_qp_kernel(dev, qp);
  938. else if (qp->create_type == MLX5_QP_USER)
  939. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  940. }
  941. static const char *ib_qp_type_str(enum ib_qp_type type)
  942. {
  943. switch (type) {
  944. case IB_QPT_SMI:
  945. return "IB_QPT_SMI";
  946. case IB_QPT_GSI:
  947. return "IB_QPT_GSI";
  948. case IB_QPT_RC:
  949. return "IB_QPT_RC";
  950. case IB_QPT_UC:
  951. return "IB_QPT_UC";
  952. case IB_QPT_UD:
  953. return "IB_QPT_UD";
  954. case IB_QPT_RAW_IPV6:
  955. return "IB_QPT_RAW_IPV6";
  956. case IB_QPT_RAW_ETHERTYPE:
  957. return "IB_QPT_RAW_ETHERTYPE";
  958. case IB_QPT_XRC_INI:
  959. return "IB_QPT_XRC_INI";
  960. case IB_QPT_XRC_TGT:
  961. return "IB_QPT_XRC_TGT";
  962. case IB_QPT_RAW_PACKET:
  963. return "IB_QPT_RAW_PACKET";
  964. case MLX5_IB_QPT_REG_UMR:
  965. return "MLX5_IB_QPT_REG_UMR";
  966. case IB_QPT_MAX:
  967. default:
  968. return "Invalid QP type";
  969. }
  970. }
  971. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  972. struct ib_qp_init_attr *init_attr,
  973. struct ib_udata *udata)
  974. {
  975. struct mlx5_ib_dev *dev;
  976. struct mlx5_ib_qp *qp;
  977. u16 xrcdn = 0;
  978. int err;
  979. if (pd) {
  980. dev = to_mdev(pd->device);
  981. } else {
  982. /* being cautious here */
  983. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  984. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  985. pr_warn("%s: no PD for transport %s\n", __func__,
  986. ib_qp_type_str(init_attr->qp_type));
  987. return ERR_PTR(-EINVAL);
  988. }
  989. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  990. }
  991. switch (init_attr->qp_type) {
  992. case IB_QPT_XRC_TGT:
  993. case IB_QPT_XRC_INI:
  994. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC)) {
  995. mlx5_ib_dbg(dev, "XRC not supported\n");
  996. return ERR_PTR(-ENOSYS);
  997. }
  998. init_attr->recv_cq = NULL;
  999. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1000. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1001. init_attr->send_cq = NULL;
  1002. }
  1003. /* fall through */
  1004. case IB_QPT_RC:
  1005. case IB_QPT_UC:
  1006. case IB_QPT_UD:
  1007. case IB_QPT_SMI:
  1008. case IB_QPT_GSI:
  1009. case MLX5_IB_QPT_REG_UMR:
  1010. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1011. if (!qp)
  1012. return ERR_PTR(-ENOMEM);
  1013. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1014. if (err) {
  1015. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1016. kfree(qp);
  1017. return ERR_PTR(err);
  1018. }
  1019. if (is_qp0(init_attr->qp_type))
  1020. qp->ibqp.qp_num = 0;
  1021. else if (is_qp1(init_attr->qp_type))
  1022. qp->ibqp.qp_num = 1;
  1023. else
  1024. qp->ibqp.qp_num = qp->mqp.qpn;
  1025. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1026. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1027. to_mcq(init_attr->send_cq)->mcq.cqn);
  1028. qp->xrcdn = xrcdn;
  1029. break;
  1030. case IB_QPT_RAW_IPV6:
  1031. case IB_QPT_RAW_ETHERTYPE:
  1032. case IB_QPT_RAW_PACKET:
  1033. case IB_QPT_MAX:
  1034. default:
  1035. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1036. init_attr->qp_type);
  1037. /* Don't support raw QPs */
  1038. return ERR_PTR(-EINVAL);
  1039. }
  1040. return &qp->ibqp;
  1041. }
  1042. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1043. {
  1044. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1045. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1046. destroy_qp_common(dev, mqp);
  1047. kfree(mqp);
  1048. return 0;
  1049. }
  1050. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1051. int attr_mask)
  1052. {
  1053. u32 hw_access_flags = 0;
  1054. u8 dest_rd_atomic;
  1055. u32 access_flags;
  1056. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1057. dest_rd_atomic = attr->max_dest_rd_atomic;
  1058. else
  1059. dest_rd_atomic = qp->resp_depth;
  1060. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1061. access_flags = attr->qp_access_flags;
  1062. else
  1063. access_flags = qp->atomic_rd_en;
  1064. if (!dest_rd_atomic)
  1065. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1066. if (access_flags & IB_ACCESS_REMOTE_READ)
  1067. hw_access_flags |= MLX5_QP_BIT_RRE;
  1068. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1069. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1070. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1071. hw_access_flags |= MLX5_QP_BIT_RWE;
  1072. return cpu_to_be32(hw_access_flags);
  1073. }
  1074. enum {
  1075. MLX5_PATH_FLAG_FL = 1 << 0,
  1076. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1077. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1078. };
  1079. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1080. {
  1081. if (rate == IB_RATE_PORT_CURRENT) {
  1082. return 0;
  1083. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1084. return -EINVAL;
  1085. } else {
  1086. while (rate != IB_RATE_2_5_GBPS &&
  1087. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1088. dev->mdev.caps.stat_rate_support))
  1089. --rate;
  1090. }
  1091. return rate + MLX5_STAT_RATE_OFFSET;
  1092. }
  1093. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1094. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1095. u32 path_flags, const struct ib_qp_attr *attr)
  1096. {
  1097. int err;
  1098. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1099. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1100. if (attr_mask & IB_QP_PKEY_INDEX)
  1101. path->pkey_index = attr->pkey_index;
  1102. path->grh_mlid = ah->src_path_bits & 0x7f;
  1103. path->rlid = cpu_to_be16(ah->dlid);
  1104. if (ah->ah_flags & IB_AH_GRH) {
  1105. path->grh_mlid |= 1 << 7;
  1106. path->mgid_index = ah->grh.sgid_index;
  1107. path->hop_limit = ah->grh.hop_limit;
  1108. path->tclass_flowlabel =
  1109. cpu_to_be32((ah->grh.traffic_class << 20) |
  1110. (ah->grh.flow_label));
  1111. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1112. }
  1113. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1114. if (err < 0)
  1115. return err;
  1116. path->static_rate = err;
  1117. path->port = port;
  1118. if (ah->ah_flags & IB_AH_GRH) {
  1119. if (ah->grh.sgid_index >= dev->mdev.caps.port[port - 1].gid_table_len) {
  1120. pr_err(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  1121. ah->grh.sgid_index, dev->mdev.caps.port[port - 1].gid_table_len);
  1122. return -EINVAL;
  1123. }
  1124. path->grh_mlid |= 1 << 7;
  1125. path->mgid_index = ah->grh.sgid_index;
  1126. path->hop_limit = ah->grh.hop_limit;
  1127. path->tclass_flowlabel =
  1128. cpu_to_be32((ah->grh.traffic_class << 20) |
  1129. (ah->grh.flow_label));
  1130. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1131. }
  1132. if (attr_mask & IB_QP_TIMEOUT)
  1133. path->ackto_lt = attr->timeout << 3;
  1134. path->sl = ah->sl & 0xf;
  1135. return 0;
  1136. }
  1137. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1138. [MLX5_QP_STATE_INIT] = {
  1139. [MLX5_QP_STATE_INIT] = {
  1140. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1141. MLX5_QP_OPTPAR_RAE |
  1142. MLX5_QP_OPTPAR_RWE |
  1143. MLX5_QP_OPTPAR_PKEY_INDEX |
  1144. MLX5_QP_OPTPAR_PRI_PORT,
  1145. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1146. MLX5_QP_OPTPAR_PKEY_INDEX |
  1147. MLX5_QP_OPTPAR_PRI_PORT,
  1148. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1149. MLX5_QP_OPTPAR_Q_KEY |
  1150. MLX5_QP_OPTPAR_PRI_PORT,
  1151. },
  1152. [MLX5_QP_STATE_RTR] = {
  1153. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1154. MLX5_QP_OPTPAR_RRE |
  1155. MLX5_QP_OPTPAR_RAE |
  1156. MLX5_QP_OPTPAR_RWE |
  1157. MLX5_QP_OPTPAR_PKEY_INDEX,
  1158. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1159. MLX5_QP_OPTPAR_RWE |
  1160. MLX5_QP_OPTPAR_PKEY_INDEX,
  1161. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1162. MLX5_QP_OPTPAR_Q_KEY,
  1163. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1164. MLX5_QP_OPTPAR_Q_KEY,
  1165. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1166. MLX5_QP_OPTPAR_RRE |
  1167. MLX5_QP_OPTPAR_RAE |
  1168. MLX5_QP_OPTPAR_RWE |
  1169. MLX5_QP_OPTPAR_PKEY_INDEX,
  1170. },
  1171. },
  1172. [MLX5_QP_STATE_RTR] = {
  1173. [MLX5_QP_STATE_RTS] = {
  1174. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1175. MLX5_QP_OPTPAR_RRE |
  1176. MLX5_QP_OPTPAR_RAE |
  1177. MLX5_QP_OPTPAR_RWE |
  1178. MLX5_QP_OPTPAR_PM_STATE |
  1179. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1180. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1181. MLX5_QP_OPTPAR_RWE |
  1182. MLX5_QP_OPTPAR_PM_STATE,
  1183. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1184. },
  1185. },
  1186. [MLX5_QP_STATE_RTS] = {
  1187. [MLX5_QP_STATE_RTS] = {
  1188. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1189. MLX5_QP_OPTPAR_RAE |
  1190. MLX5_QP_OPTPAR_RWE |
  1191. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1192. MLX5_QP_OPTPAR_PM_STATE |
  1193. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1194. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1195. MLX5_QP_OPTPAR_PM_STATE |
  1196. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1197. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1198. MLX5_QP_OPTPAR_SRQN |
  1199. MLX5_QP_OPTPAR_CQN_RCV,
  1200. },
  1201. },
  1202. [MLX5_QP_STATE_SQER] = {
  1203. [MLX5_QP_STATE_RTS] = {
  1204. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1205. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1206. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1207. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1208. MLX5_QP_OPTPAR_RWE |
  1209. MLX5_QP_OPTPAR_RAE |
  1210. MLX5_QP_OPTPAR_RRE,
  1211. },
  1212. },
  1213. };
  1214. static int ib_nr_to_mlx5_nr(int ib_mask)
  1215. {
  1216. switch (ib_mask) {
  1217. case IB_QP_STATE:
  1218. return 0;
  1219. case IB_QP_CUR_STATE:
  1220. return 0;
  1221. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1222. return 0;
  1223. case IB_QP_ACCESS_FLAGS:
  1224. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1225. MLX5_QP_OPTPAR_RAE;
  1226. case IB_QP_PKEY_INDEX:
  1227. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1228. case IB_QP_PORT:
  1229. return MLX5_QP_OPTPAR_PRI_PORT;
  1230. case IB_QP_QKEY:
  1231. return MLX5_QP_OPTPAR_Q_KEY;
  1232. case IB_QP_AV:
  1233. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1234. MLX5_QP_OPTPAR_PRI_PORT;
  1235. case IB_QP_PATH_MTU:
  1236. return 0;
  1237. case IB_QP_TIMEOUT:
  1238. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1239. case IB_QP_RETRY_CNT:
  1240. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1241. case IB_QP_RNR_RETRY:
  1242. return MLX5_QP_OPTPAR_RNR_RETRY;
  1243. case IB_QP_RQ_PSN:
  1244. return 0;
  1245. case IB_QP_MAX_QP_RD_ATOMIC:
  1246. return MLX5_QP_OPTPAR_SRA_MAX;
  1247. case IB_QP_ALT_PATH:
  1248. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1249. case IB_QP_MIN_RNR_TIMER:
  1250. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1251. case IB_QP_SQ_PSN:
  1252. return 0;
  1253. case IB_QP_MAX_DEST_RD_ATOMIC:
  1254. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1255. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1256. case IB_QP_PATH_MIG_STATE:
  1257. return MLX5_QP_OPTPAR_PM_STATE;
  1258. case IB_QP_CAP:
  1259. return 0;
  1260. case IB_QP_DEST_QPN:
  1261. return 0;
  1262. }
  1263. return 0;
  1264. }
  1265. static int ib_mask_to_mlx5_opt(int ib_mask)
  1266. {
  1267. int result = 0;
  1268. int i;
  1269. for (i = 0; i < 8 * sizeof(int); i++) {
  1270. if ((1 << i) & ib_mask)
  1271. result |= ib_nr_to_mlx5_nr(1 << i);
  1272. }
  1273. return result;
  1274. }
  1275. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1276. const struct ib_qp_attr *attr, int attr_mask,
  1277. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1278. {
  1279. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1280. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1281. struct mlx5_ib_cq *send_cq, *recv_cq;
  1282. struct mlx5_qp_context *context;
  1283. struct mlx5_modify_qp_mbox_in *in;
  1284. struct mlx5_ib_pd *pd;
  1285. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1286. enum mlx5_qp_optpar optpar;
  1287. int sqd_event;
  1288. int mlx5_st;
  1289. int err;
  1290. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1291. if (!in)
  1292. return -ENOMEM;
  1293. context = &in->ctx;
  1294. err = to_mlx5_st(ibqp->qp_type);
  1295. if (err < 0)
  1296. goto out;
  1297. context->flags = cpu_to_be32(err << 16);
  1298. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1299. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1300. } else {
  1301. switch (attr->path_mig_state) {
  1302. case IB_MIG_MIGRATED:
  1303. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1304. break;
  1305. case IB_MIG_REARM:
  1306. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1307. break;
  1308. case IB_MIG_ARMED:
  1309. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1310. break;
  1311. }
  1312. }
  1313. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1314. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1315. } else if (ibqp->qp_type == IB_QPT_UD ||
  1316. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1317. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1318. } else if (attr_mask & IB_QP_PATH_MTU) {
  1319. if (attr->path_mtu < IB_MTU_256 ||
  1320. attr->path_mtu > IB_MTU_4096) {
  1321. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1322. err = -EINVAL;
  1323. goto out;
  1324. }
  1325. context->mtu_msgmax = (attr->path_mtu << 5) | dev->mdev.caps.log_max_msg;
  1326. }
  1327. if (attr_mask & IB_QP_DEST_QPN)
  1328. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1329. if (attr_mask & IB_QP_PKEY_INDEX)
  1330. context->pri_path.pkey_index = attr->pkey_index;
  1331. /* todo implement counter_index functionality */
  1332. if (is_sqp(ibqp->qp_type))
  1333. context->pri_path.port = qp->port;
  1334. if (attr_mask & IB_QP_PORT)
  1335. context->pri_path.port = attr->port_num;
  1336. if (attr_mask & IB_QP_AV) {
  1337. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1338. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1339. attr_mask, 0, attr);
  1340. if (err)
  1341. goto out;
  1342. }
  1343. if (attr_mask & IB_QP_TIMEOUT)
  1344. context->pri_path.ackto_lt |= attr->timeout << 3;
  1345. if (attr_mask & IB_QP_ALT_PATH) {
  1346. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1347. attr->alt_port_num, attr_mask, 0, attr);
  1348. if (err)
  1349. goto out;
  1350. }
  1351. pd = get_pd(qp);
  1352. get_cqs(qp, &send_cq, &recv_cq);
  1353. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1354. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1355. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1356. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1357. if (attr_mask & IB_QP_RNR_RETRY)
  1358. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1359. if (attr_mask & IB_QP_RETRY_CNT)
  1360. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1361. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1362. if (attr->max_rd_atomic)
  1363. context->params1 |=
  1364. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1365. }
  1366. if (attr_mask & IB_QP_SQ_PSN)
  1367. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1368. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1369. if (attr->max_dest_rd_atomic)
  1370. context->params2 |=
  1371. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1372. }
  1373. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1374. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1375. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1376. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1377. if (attr_mask & IB_QP_RQ_PSN)
  1378. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1379. if (attr_mask & IB_QP_QKEY)
  1380. context->qkey = cpu_to_be32(attr->qkey);
  1381. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1382. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1383. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1384. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1385. sqd_event = 1;
  1386. else
  1387. sqd_event = 0;
  1388. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1389. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1390. mlx5_cur = to_mlx5_state(cur_state);
  1391. mlx5_new = to_mlx5_state(new_state);
  1392. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1393. if (mlx5_st < 0)
  1394. goto out;
  1395. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1396. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1397. in->optparam = cpu_to_be32(optpar);
  1398. err = mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(cur_state),
  1399. to_mlx5_state(new_state), in, sqd_event,
  1400. &qp->mqp);
  1401. if (err)
  1402. goto out;
  1403. qp->state = new_state;
  1404. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1405. qp->atomic_rd_en = attr->qp_access_flags;
  1406. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1407. qp->resp_depth = attr->max_dest_rd_atomic;
  1408. if (attr_mask & IB_QP_PORT)
  1409. qp->port = attr->port_num;
  1410. if (attr_mask & IB_QP_ALT_PATH)
  1411. qp->alt_port = attr->alt_port_num;
  1412. /*
  1413. * If we moved a kernel QP to RESET, clean up all old CQ
  1414. * entries and reinitialize the QP.
  1415. */
  1416. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1417. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1418. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1419. if (send_cq != recv_cq)
  1420. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1421. qp->rq.head = 0;
  1422. qp->rq.tail = 0;
  1423. qp->sq.head = 0;
  1424. qp->sq.tail = 0;
  1425. qp->sq.cur_post = 0;
  1426. qp->sq.last_poll = 0;
  1427. qp->db.db[MLX5_RCV_DBR] = 0;
  1428. qp->db.db[MLX5_SND_DBR] = 0;
  1429. }
  1430. out:
  1431. kfree(in);
  1432. return err;
  1433. }
  1434. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1435. int attr_mask, struct ib_udata *udata)
  1436. {
  1437. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1438. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1439. enum ib_qp_state cur_state, new_state;
  1440. int err = -EINVAL;
  1441. int port;
  1442. mutex_lock(&qp->mutex);
  1443. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1444. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1445. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1446. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1447. IB_LINK_LAYER_UNSPECIFIED))
  1448. goto out;
  1449. if ((attr_mask & IB_QP_PORT) &&
  1450. (attr->port_num == 0 || attr->port_num > dev->mdev.caps.num_ports))
  1451. goto out;
  1452. if (attr_mask & IB_QP_PKEY_INDEX) {
  1453. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1454. if (attr->pkey_index >= dev->mdev.caps.port[port - 1].pkey_table_len)
  1455. goto out;
  1456. }
  1457. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1458. attr->max_rd_atomic > dev->mdev.caps.max_ra_res_qp)
  1459. goto out;
  1460. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1461. attr->max_dest_rd_atomic > dev->mdev.caps.max_ra_req_qp)
  1462. goto out;
  1463. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1464. err = 0;
  1465. goto out;
  1466. }
  1467. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1468. out:
  1469. mutex_unlock(&qp->mutex);
  1470. return err;
  1471. }
  1472. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1473. {
  1474. struct mlx5_ib_cq *cq;
  1475. unsigned cur;
  1476. cur = wq->head - wq->tail;
  1477. if (likely(cur + nreq < wq->max_post))
  1478. return 0;
  1479. cq = to_mcq(ib_cq);
  1480. spin_lock(&cq->lock);
  1481. cur = wq->head - wq->tail;
  1482. spin_unlock(&cq->lock);
  1483. return cur + nreq >= wq->max_post;
  1484. }
  1485. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1486. u64 remote_addr, u32 rkey)
  1487. {
  1488. rseg->raddr = cpu_to_be64(remote_addr);
  1489. rseg->rkey = cpu_to_be32(rkey);
  1490. rseg->reserved = 0;
  1491. }
  1492. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1493. struct ib_send_wr *wr)
  1494. {
  1495. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1496. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1497. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1498. }
  1499. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1500. {
  1501. dseg->byte_count = cpu_to_be32(sg->length);
  1502. dseg->lkey = cpu_to_be32(sg->lkey);
  1503. dseg->addr = cpu_to_be64(sg->addr);
  1504. }
  1505. static __be16 get_klm_octo(int npages)
  1506. {
  1507. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1508. }
  1509. static __be64 frwr_mkey_mask(void)
  1510. {
  1511. u64 result;
  1512. result = MLX5_MKEY_MASK_LEN |
  1513. MLX5_MKEY_MASK_PAGE_SIZE |
  1514. MLX5_MKEY_MASK_START_ADDR |
  1515. MLX5_MKEY_MASK_EN_RINVAL |
  1516. MLX5_MKEY_MASK_KEY |
  1517. MLX5_MKEY_MASK_LR |
  1518. MLX5_MKEY_MASK_LW |
  1519. MLX5_MKEY_MASK_RR |
  1520. MLX5_MKEY_MASK_RW |
  1521. MLX5_MKEY_MASK_A |
  1522. MLX5_MKEY_MASK_SMALL_FENCE |
  1523. MLX5_MKEY_MASK_FREE;
  1524. return cpu_to_be64(result);
  1525. }
  1526. static __be64 sig_mkey_mask(void)
  1527. {
  1528. u64 result;
  1529. result = MLX5_MKEY_MASK_LEN |
  1530. MLX5_MKEY_MASK_PAGE_SIZE |
  1531. MLX5_MKEY_MASK_START_ADDR |
  1532. MLX5_MKEY_MASK_EN_SIGERR |
  1533. MLX5_MKEY_MASK_EN_RINVAL |
  1534. MLX5_MKEY_MASK_KEY |
  1535. MLX5_MKEY_MASK_LR |
  1536. MLX5_MKEY_MASK_LW |
  1537. MLX5_MKEY_MASK_RR |
  1538. MLX5_MKEY_MASK_RW |
  1539. MLX5_MKEY_MASK_SMALL_FENCE |
  1540. MLX5_MKEY_MASK_FREE |
  1541. MLX5_MKEY_MASK_BSF_EN;
  1542. return cpu_to_be64(result);
  1543. }
  1544. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1545. struct ib_send_wr *wr, int li)
  1546. {
  1547. memset(umr, 0, sizeof(*umr));
  1548. if (li) {
  1549. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1550. umr->flags = 1 << 7;
  1551. return;
  1552. }
  1553. umr->flags = (1 << 5); /* fail if not free */
  1554. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1555. umr->mkey_mask = frwr_mkey_mask();
  1556. }
  1557. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1558. struct ib_send_wr *wr)
  1559. {
  1560. struct umr_wr *umrwr = (struct umr_wr *)&wr->wr.fast_reg;
  1561. u64 mask;
  1562. memset(umr, 0, sizeof(*umr));
  1563. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1564. umr->flags = 1 << 5; /* fail if not free */
  1565. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1566. mask = MLX5_MKEY_MASK_LEN |
  1567. MLX5_MKEY_MASK_PAGE_SIZE |
  1568. MLX5_MKEY_MASK_START_ADDR |
  1569. MLX5_MKEY_MASK_PD |
  1570. MLX5_MKEY_MASK_LR |
  1571. MLX5_MKEY_MASK_LW |
  1572. MLX5_MKEY_MASK_KEY |
  1573. MLX5_MKEY_MASK_RR |
  1574. MLX5_MKEY_MASK_RW |
  1575. MLX5_MKEY_MASK_A |
  1576. MLX5_MKEY_MASK_FREE;
  1577. umr->mkey_mask = cpu_to_be64(mask);
  1578. } else {
  1579. umr->flags = 2 << 5; /* fail if free */
  1580. mask = MLX5_MKEY_MASK_FREE;
  1581. umr->mkey_mask = cpu_to_be64(mask);
  1582. }
  1583. if (!wr->num_sge)
  1584. umr->flags |= (1 << 7); /* inline */
  1585. }
  1586. static u8 get_umr_flags(int acc)
  1587. {
  1588. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1589. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1590. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1591. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1592. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  1593. }
  1594. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1595. int li, int *writ)
  1596. {
  1597. memset(seg, 0, sizeof(*seg));
  1598. if (li) {
  1599. seg->status = 1 << 6;
  1600. return;
  1601. }
  1602. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags) |
  1603. MLX5_ACCESS_MODE_MTT;
  1604. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1605. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1606. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1607. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1608. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1609. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1610. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1611. }
  1612. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1613. {
  1614. memset(seg, 0, sizeof(*seg));
  1615. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1616. seg->status = 1 << 6;
  1617. return;
  1618. }
  1619. seg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1620. seg->flags_pd = cpu_to_be32(to_mpd((struct ib_pd *)wr->wr.fast_reg.page_list)->pdn);
  1621. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1622. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1623. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1624. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1625. mlx5_mkey_variant(wr->wr.fast_reg.rkey));
  1626. }
  1627. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1628. struct ib_send_wr *wr,
  1629. struct mlx5_core_dev *mdev,
  1630. struct mlx5_ib_pd *pd,
  1631. int writ)
  1632. {
  1633. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1634. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1635. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1636. int i;
  1637. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1638. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1639. dseg->addr = cpu_to_be64(mfrpl->map);
  1640. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1641. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1642. }
  1643. static __be32 send_ieth(struct ib_send_wr *wr)
  1644. {
  1645. switch (wr->opcode) {
  1646. case IB_WR_SEND_WITH_IMM:
  1647. case IB_WR_RDMA_WRITE_WITH_IMM:
  1648. return wr->ex.imm_data;
  1649. case IB_WR_SEND_WITH_INV:
  1650. return cpu_to_be32(wr->ex.invalidate_rkey);
  1651. default:
  1652. return 0;
  1653. }
  1654. }
  1655. static u8 calc_sig(void *wqe, int size)
  1656. {
  1657. u8 *p = wqe;
  1658. u8 res = 0;
  1659. int i;
  1660. for (i = 0; i < size; i++)
  1661. res ^= p[i];
  1662. return ~res;
  1663. }
  1664. static u8 wq_sig(void *wqe)
  1665. {
  1666. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1667. }
  1668. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1669. void *wqe, int *sz)
  1670. {
  1671. struct mlx5_wqe_inline_seg *seg;
  1672. void *qend = qp->sq.qend;
  1673. void *addr;
  1674. int inl = 0;
  1675. int copy;
  1676. int len;
  1677. int i;
  1678. seg = wqe;
  1679. wqe += sizeof(*seg);
  1680. for (i = 0; i < wr->num_sge; i++) {
  1681. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1682. len = wr->sg_list[i].length;
  1683. inl += len;
  1684. if (unlikely(inl > qp->max_inline_data))
  1685. return -ENOMEM;
  1686. if (unlikely(wqe + len > qend)) {
  1687. copy = qend - wqe;
  1688. memcpy(wqe, addr, copy);
  1689. addr += copy;
  1690. len -= copy;
  1691. wqe = mlx5_get_send_wqe(qp, 0);
  1692. }
  1693. memcpy(wqe, addr, len);
  1694. wqe += len;
  1695. }
  1696. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1697. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1698. return 0;
  1699. }
  1700. static u16 prot_field_size(enum ib_signature_type type)
  1701. {
  1702. switch (type) {
  1703. case IB_SIG_TYPE_T10_DIF:
  1704. return MLX5_DIF_SIZE;
  1705. default:
  1706. return 0;
  1707. }
  1708. }
  1709. static u8 bs_selector(int block_size)
  1710. {
  1711. switch (block_size) {
  1712. case 512: return 0x1;
  1713. case 520: return 0x2;
  1714. case 4096: return 0x3;
  1715. case 4160: return 0x4;
  1716. case 1073741824: return 0x5;
  1717. default: return 0;
  1718. }
  1719. }
  1720. static int format_selector(struct ib_sig_attrs *attr,
  1721. struct ib_sig_domain *domain,
  1722. int *selector)
  1723. {
  1724. #define FORMAT_DIF_NONE 0
  1725. #define FORMAT_DIF_CRC_INC 8
  1726. #define FORMAT_DIF_CRC_NO_INC 12
  1727. #define FORMAT_DIF_CSUM_INC 13
  1728. #define FORMAT_DIF_CSUM_NO_INC 14
  1729. switch (domain->sig.dif.type) {
  1730. case IB_T10DIF_NONE:
  1731. /* No DIF */
  1732. *selector = FORMAT_DIF_NONE;
  1733. break;
  1734. case IB_T10DIF_TYPE1: /* Fall through */
  1735. case IB_T10DIF_TYPE2:
  1736. switch (domain->sig.dif.bg_type) {
  1737. case IB_T10DIF_CRC:
  1738. *selector = FORMAT_DIF_CRC_INC;
  1739. break;
  1740. case IB_T10DIF_CSUM:
  1741. *selector = FORMAT_DIF_CSUM_INC;
  1742. break;
  1743. default:
  1744. return 1;
  1745. }
  1746. break;
  1747. case IB_T10DIF_TYPE3:
  1748. switch (domain->sig.dif.bg_type) {
  1749. case IB_T10DIF_CRC:
  1750. *selector = domain->sig.dif.type3_inc_reftag ?
  1751. FORMAT_DIF_CRC_INC :
  1752. FORMAT_DIF_CRC_NO_INC;
  1753. break;
  1754. case IB_T10DIF_CSUM:
  1755. *selector = domain->sig.dif.type3_inc_reftag ?
  1756. FORMAT_DIF_CSUM_INC :
  1757. FORMAT_DIF_CSUM_NO_INC;
  1758. break;
  1759. default:
  1760. return 1;
  1761. }
  1762. break;
  1763. default:
  1764. return 1;
  1765. }
  1766. return 0;
  1767. }
  1768. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  1769. struct ib_sig_attrs *sig_attrs,
  1770. struct mlx5_bsf *bsf, u32 data_size)
  1771. {
  1772. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  1773. struct mlx5_bsf_basic *basic = &bsf->basic;
  1774. struct ib_sig_domain *mem = &sig_attrs->mem;
  1775. struct ib_sig_domain *wire = &sig_attrs->wire;
  1776. int ret, selector;
  1777. memset(bsf, 0, sizeof(*bsf));
  1778. switch (sig_attrs->mem.sig_type) {
  1779. case IB_SIG_TYPE_T10_DIF:
  1780. if (sig_attrs->wire.sig_type != IB_SIG_TYPE_T10_DIF)
  1781. return -EINVAL;
  1782. /* Input domain check byte mask */
  1783. basic->check_byte_mask = sig_attrs->check_mask;
  1784. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  1785. mem->sig.dif.type == wire->sig.dif.type) {
  1786. /* Same block structure */
  1787. basic->bsf_size_sbs = 1 << 4;
  1788. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  1789. basic->wire.copy_byte_mask |= 0xc0;
  1790. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  1791. basic->wire.copy_byte_mask |= 0x30;
  1792. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  1793. basic->wire.copy_byte_mask |= 0x0f;
  1794. } else
  1795. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  1796. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  1797. basic->raw_data_size = cpu_to_be32(data_size);
  1798. ret = format_selector(sig_attrs, mem, &selector);
  1799. if (ret)
  1800. return -EINVAL;
  1801. basic->m_bfs_psv = cpu_to_be32(selector << 24 |
  1802. msig->psv_memory.psv_idx);
  1803. ret = format_selector(sig_attrs, wire, &selector);
  1804. if (ret)
  1805. return -EINVAL;
  1806. basic->w_bfs_psv = cpu_to_be32(selector << 24 |
  1807. msig->psv_wire.psv_idx);
  1808. break;
  1809. default:
  1810. return -EINVAL;
  1811. }
  1812. return 0;
  1813. }
  1814. static int set_sig_data_segment(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1815. void **seg, int *size)
  1816. {
  1817. struct ib_sig_attrs *sig_attrs = wr->wr.sig_handover.sig_attrs;
  1818. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1819. struct mlx5_bsf *bsf;
  1820. u32 data_len = wr->sg_list->length;
  1821. u32 data_key = wr->sg_list->lkey;
  1822. u64 data_va = wr->sg_list->addr;
  1823. int ret;
  1824. int wqe_size;
  1825. if (!wr->wr.sig_handover.prot ||
  1826. (data_key == wr->wr.sig_handover.prot->lkey &&
  1827. data_va == wr->wr.sig_handover.prot->addr &&
  1828. data_len == wr->wr.sig_handover.prot->length)) {
  1829. /**
  1830. * Source domain doesn't contain signature information
  1831. * or data and protection are interleaved in memory.
  1832. * So need construct:
  1833. * ------------------
  1834. * | data_klm |
  1835. * ------------------
  1836. * | BSF |
  1837. * ------------------
  1838. **/
  1839. struct mlx5_klm *data_klm = *seg;
  1840. data_klm->bcount = cpu_to_be32(data_len);
  1841. data_klm->key = cpu_to_be32(data_key);
  1842. data_klm->va = cpu_to_be64(data_va);
  1843. wqe_size = ALIGN(sizeof(*data_klm), 64);
  1844. } else {
  1845. /**
  1846. * Source domain contains signature information
  1847. * So need construct a strided block format:
  1848. * ---------------------------
  1849. * | stride_block_ctrl |
  1850. * ---------------------------
  1851. * | data_klm |
  1852. * ---------------------------
  1853. * | prot_klm |
  1854. * ---------------------------
  1855. * | BSF |
  1856. * ---------------------------
  1857. **/
  1858. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  1859. struct mlx5_stride_block_entry *data_sentry;
  1860. struct mlx5_stride_block_entry *prot_sentry;
  1861. u32 prot_key = wr->wr.sig_handover.prot->lkey;
  1862. u64 prot_va = wr->wr.sig_handover.prot->addr;
  1863. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  1864. int prot_size;
  1865. sblock_ctrl = *seg;
  1866. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  1867. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  1868. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  1869. if (!prot_size) {
  1870. pr_err("Bad block size given: %u\n", block_size);
  1871. return -EINVAL;
  1872. }
  1873. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  1874. prot_size);
  1875. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  1876. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  1877. sblock_ctrl->num_entries = cpu_to_be16(2);
  1878. data_sentry->bcount = cpu_to_be16(block_size);
  1879. data_sentry->key = cpu_to_be32(data_key);
  1880. data_sentry->va = cpu_to_be64(data_va);
  1881. data_sentry->stride = cpu_to_be16(block_size);
  1882. prot_sentry->bcount = cpu_to_be16(prot_size);
  1883. prot_sentry->key = cpu_to_be32(prot_key);
  1884. prot_sentry->va = cpu_to_be64(prot_va);
  1885. prot_sentry->stride = cpu_to_be16(prot_size);
  1886. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  1887. sizeof(*prot_sentry), 64);
  1888. }
  1889. *seg += wqe_size;
  1890. *size += wqe_size / 16;
  1891. if (unlikely((*seg == qp->sq.qend)))
  1892. *seg = mlx5_get_send_wqe(qp, 0);
  1893. bsf = *seg;
  1894. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  1895. if (ret)
  1896. return -EINVAL;
  1897. *seg += sizeof(*bsf);
  1898. *size += sizeof(*bsf) / 16;
  1899. if (unlikely((*seg == qp->sq.qend)))
  1900. *seg = mlx5_get_send_wqe(qp, 0);
  1901. return 0;
  1902. }
  1903. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  1904. struct ib_send_wr *wr, u32 nelements,
  1905. u32 length, u32 pdn)
  1906. {
  1907. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1908. u32 sig_key = sig_mr->rkey;
  1909. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  1910. memset(seg, 0, sizeof(*seg));
  1911. seg->flags = get_umr_flags(wr->wr.sig_handover.access_flags) |
  1912. MLX5_ACCESS_MODE_KLM;
  1913. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  1914. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  1915. MLX5_MKEY_BSF_EN | pdn);
  1916. seg->len = cpu_to_be64(length);
  1917. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  1918. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  1919. }
  1920. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1921. struct ib_send_wr *wr, u32 nelements)
  1922. {
  1923. memset(umr, 0, sizeof(*umr));
  1924. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  1925. umr->klm_octowords = get_klm_octo(nelements);
  1926. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  1927. umr->mkey_mask = sig_mkey_mask();
  1928. }
  1929. static int set_sig_umr_wr(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1930. void **seg, int *size)
  1931. {
  1932. struct mlx5_ib_mr *sig_mr = to_mmr(wr->wr.sig_handover.sig_mr);
  1933. u32 pdn = get_pd(qp)->pdn;
  1934. u32 klm_oct_size;
  1935. int region_len, ret;
  1936. if (unlikely(wr->num_sge != 1) ||
  1937. unlikely(wr->wr.sig_handover.access_flags &
  1938. IB_ACCESS_REMOTE_ATOMIC) ||
  1939. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  1940. unlikely(!sig_mr->sig->sig_status_checked))
  1941. return -EINVAL;
  1942. /* length of the protected region, data + protection */
  1943. region_len = wr->sg_list->length;
  1944. if (wr->wr.sig_handover.prot &&
  1945. (wr->wr.sig_handover.prot->lkey != wr->sg_list->lkey ||
  1946. wr->wr.sig_handover.prot->addr != wr->sg_list->addr ||
  1947. wr->wr.sig_handover.prot->length != wr->sg_list->length))
  1948. region_len += wr->wr.sig_handover.prot->length;
  1949. /**
  1950. * KLM octoword size - if protection was provided
  1951. * then we use strided block format (3 octowords),
  1952. * else we use single KLM (1 octoword)
  1953. **/
  1954. klm_oct_size = wr->wr.sig_handover.prot ? 3 : 1;
  1955. set_sig_umr_segment(*seg, wr, klm_oct_size);
  1956. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1957. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1958. if (unlikely((*seg == qp->sq.qend)))
  1959. *seg = mlx5_get_send_wqe(qp, 0);
  1960. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  1961. *seg += sizeof(struct mlx5_mkey_seg);
  1962. *size += sizeof(struct mlx5_mkey_seg) / 16;
  1963. if (unlikely((*seg == qp->sq.qend)))
  1964. *seg = mlx5_get_send_wqe(qp, 0);
  1965. ret = set_sig_data_segment(wr, qp, seg, size);
  1966. if (ret)
  1967. return ret;
  1968. sig_mr->sig->sig_status_checked = false;
  1969. return 0;
  1970. }
  1971. static int set_psv_wr(struct ib_sig_domain *domain,
  1972. u32 psv_idx, void **seg, int *size)
  1973. {
  1974. struct mlx5_seg_set_psv *psv_seg = *seg;
  1975. memset(psv_seg, 0, sizeof(*psv_seg));
  1976. psv_seg->psv_num = cpu_to_be32(psv_idx);
  1977. switch (domain->sig_type) {
  1978. case IB_SIG_TYPE_T10_DIF:
  1979. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  1980. domain->sig.dif.app_tag);
  1981. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  1982. *seg += sizeof(*psv_seg);
  1983. *size += sizeof(*psv_seg) / 16;
  1984. break;
  1985. default:
  1986. pr_err("Bad signature type given.\n");
  1987. return 1;
  1988. }
  1989. return 0;
  1990. }
  1991. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  1992. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  1993. {
  1994. int writ = 0;
  1995. int li;
  1996. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  1997. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  1998. return -EINVAL;
  1999. set_frwr_umr_segment(*seg, wr, li);
  2000. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2001. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2002. if (unlikely((*seg == qp->sq.qend)))
  2003. *seg = mlx5_get_send_wqe(qp, 0);
  2004. set_mkey_segment(*seg, wr, li, &writ);
  2005. *seg += sizeof(struct mlx5_mkey_seg);
  2006. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2007. if (unlikely((*seg == qp->sq.qend)))
  2008. *seg = mlx5_get_send_wqe(qp, 0);
  2009. if (!li) {
  2010. if (unlikely(wr->wr.fast_reg.page_list_len >
  2011. wr->wr.fast_reg.page_list->max_page_list_len))
  2012. return -ENOMEM;
  2013. set_frwr_pages(*seg, wr, mdev, pd, writ);
  2014. *seg += sizeof(struct mlx5_wqe_data_seg);
  2015. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  2016. }
  2017. return 0;
  2018. }
  2019. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  2020. {
  2021. __be32 *p = NULL;
  2022. int tidx = idx;
  2023. int i, j;
  2024. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  2025. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  2026. if ((i & 0xf) == 0) {
  2027. void *buf = mlx5_get_send_wqe(qp, tidx);
  2028. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  2029. p = buf;
  2030. j = 0;
  2031. }
  2032. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  2033. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  2034. be32_to_cpu(p[j + 3]));
  2035. }
  2036. }
  2037. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  2038. unsigned bytecnt, struct mlx5_ib_qp *qp)
  2039. {
  2040. while (bytecnt > 0) {
  2041. __iowrite64_copy(dst++, src++, 8);
  2042. __iowrite64_copy(dst++, src++, 8);
  2043. __iowrite64_copy(dst++, src++, 8);
  2044. __iowrite64_copy(dst++, src++, 8);
  2045. __iowrite64_copy(dst++, src++, 8);
  2046. __iowrite64_copy(dst++, src++, 8);
  2047. __iowrite64_copy(dst++, src++, 8);
  2048. __iowrite64_copy(dst++, src++, 8);
  2049. bytecnt -= 64;
  2050. if (unlikely(src == qp->sq.qend))
  2051. src = mlx5_get_send_wqe(qp, 0);
  2052. }
  2053. }
  2054. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  2055. {
  2056. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  2057. wr->send_flags & IB_SEND_FENCE))
  2058. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2059. if (unlikely(fence)) {
  2060. if (wr->send_flags & IB_SEND_FENCE)
  2061. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  2062. else
  2063. return fence;
  2064. } else {
  2065. return 0;
  2066. }
  2067. }
  2068. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  2069. struct mlx5_wqe_ctrl_seg **ctrl,
  2070. struct ib_send_wr *wr, int *idx,
  2071. int *size, int nreq)
  2072. {
  2073. int err = 0;
  2074. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  2075. err = -ENOMEM;
  2076. return err;
  2077. }
  2078. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  2079. *seg = mlx5_get_send_wqe(qp, *idx);
  2080. *ctrl = *seg;
  2081. *(uint32_t *)(*seg + 8) = 0;
  2082. (*ctrl)->imm = send_ieth(wr);
  2083. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  2084. (wr->send_flags & IB_SEND_SIGNALED ?
  2085. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  2086. (wr->send_flags & IB_SEND_SOLICITED ?
  2087. MLX5_WQE_CTRL_SOLICITED : 0);
  2088. *seg += sizeof(**ctrl);
  2089. *size = sizeof(**ctrl) / 16;
  2090. return err;
  2091. }
  2092. static void finish_wqe(struct mlx5_ib_qp *qp,
  2093. struct mlx5_wqe_ctrl_seg *ctrl,
  2094. u8 size, unsigned idx, u64 wr_id,
  2095. int nreq, u8 fence, u8 next_fence,
  2096. u32 mlx5_opcode)
  2097. {
  2098. u8 opmod = 0;
  2099. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  2100. mlx5_opcode | ((u32)opmod << 24));
  2101. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  2102. ctrl->fm_ce_se |= fence;
  2103. qp->fm_cache = next_fence;
  2104. if (unlikely(qp->wq_sig))
  2105. ctrl->signature = wq_sig(ctrl);
  2106. qp->sq.wrid[idx] = wr_id;
  2107. qp->sq.w_list[idx].opcode = mlx5_opcode;
  2108. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  2109. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  2110. qp->sq.w_list[idx].next = qp->sq.cur_post;
  2111. }
  2112. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  2113. struct ib_send_wr **bad_wr)
  2114. {
  2115. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  2116. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2117. struct mlx5_core_dev *mdev = &dev->mdev;
  2118. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2119. struct mlx5_ib_mr *mr;
  2120. struct mlx5_wqe_data_seg *dpseg;
  2121. struct mlx5_wqe_xrc_seg *xrc;
  2122. struct mlx5_bf *bf = qp->bf;
  2123. int uninitialized_var(size);
  2124. void *qend = qp->sq.qend;
  2125. unsigned long flags;
  2126. unsigned idx;
  2127. int err = 0;
  2128. int inl = 0;
  2129. int num_sge;
  2130. void *seg;
  2131. int nreq;
  2132. int i;
  2133. u8 next_fence = 0;
  2134. u8 fence;
  2135. spin_lock_irqsave(&qp->sq.lock, flags);
  2136. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2137. if (unlikely(wr->opcode >= sizeof(mlx5_ib_opcode) / sizeof(mlx5_ib_opcode[0]))) {
  2138. mlx5_ib_warn(dev, "\n");
  2139. err = -EINVAL;
  2140. *bad_wr = wr;
  2141. goto out;
  2142. }
  2143. fence = qp->fm_cache;
  2144. num_sge = wr->num_sge;
  2145. if (unlikely(num_sge > qp->sq.max_gs)) {
  2146. mlx5_ib_warn(dev, "\n");
  2147. err = -ENOMEM;
  2148. *bad_wr = wr;
  2149. goto out;
  2150. }
  2151. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  2152. if (err) {
  2153. mlx5_ib_warn(dev, "\n");
  2154. err = -ENOMEM;
  2155. *bad_wr = wr;
  2156. goto out;
  2157. }
  2158. switch (ibqp->qp_type) {
  2159. case IB_QPT_XRC_INI:
  2160. xrc = seg;
  2161. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  2162. seg += sizeof(*xrc);
  2163. size += sizeof(*xrc) / 16;
  2164. /* fall through */
  2165. case IB_QPT_RC:
  2166. switch (wr->opcode) {
  2167. case IB_WR_RDMA_READ:
  2168. case IB_WR_RDMA_WRITE:
  2169. case IB_WR_RDMA_WRITE_WITH_IMM:
  2170. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2171. wr->wr.rdma.rkey);
  2172. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2173. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2174. break;
  2175. case IB_WR_ATOMIC_CMP_AND_SWP:
  2176. case IB_WR_ATOMIC_FETCH_AND_ADD:
  2177. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  2178. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  2179. err = -ENOSYS;
  2180. *bad_wr = wr;
  2181. goto out;
  2182. case IB_WR_LOCAL_INV:
  2183. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2184. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  2185. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  2186. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2187. if (err) {
  2188. mlx5_ib_warn(dev, "\n");
  2189. *bad_wr = wr;
  2190. goto out;
  2191. }
  2192. num_sge = 0;
  2193. break;
  2194. case IB_WR_FAST_REG_MR:
  2195. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2196. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  2197. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2198. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2199. if (err) {
  2200. mlx5_ib_warn(dev, "\n");
  2201. *bad_wr = wr;
  2202. goto out;
  2203. }
  2204. num_sge = 0;
  2205. break;
  2206. case IB_WR_REG_SIG_MR:
  2207. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  2208. mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2209. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  2210. err = set_sig_umr_wr(wr, qp, &seg, &size);
  2211. if (err) {
  2212. mlx5_ib_warn(dev, "\n");
  2213. *bad_wr = wr;
  2214. goto out;
  2215. }
  2216. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2217. nreq, get_fence(fence, wr),
  2218. next_fence, MLX5_OPCODE_UMR);
  2219. /*
  2220. * SET_PSV WQEs are not signaled and solicited
  2221. * on error
  2222. */
  2223. wr->send_flags &= ~IB_SEND_SIGNALED;
  2224. wr->send_flags |= IB_SEND_SOLICITED;
  2225. err = begin_wqe(qp, &seg, &ctrl, wr,
  2226. &idx, &size, nreq);
  2227. if (err) {
  2228. mlx5_ib_warn(dev, "\n");
  2229. err = -ENOMEM;
  2230. *bad_wr = wr;
  2231. goto out;
  2232. }
  2233. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->mem,
  2234. mr->sig->psv_memory.psv_idx, &seg,
  2235. &size);
  2236. if (err) {
  2237. mlx5_ib_warn(dev, "\n");
  2238. *bad_wr = wr;
  2239. goto out;
  2240. }
  2241. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2242. nreq, get_fence(fence, wr),
  2243. next_fence, MLX5_OPCODE_SET_PSV);
  2244. err = begin_wqe(qp, &seg, &ctrl, wr,
  2245. &idx, &size, nreq);
  2246. if (err) {
  2247. mlx5_ib_warn(dev, "\n");
  2248. err = -ENOMEM;
  2249. *bad_wr = wr;
  2250. goto out;
  2251. }
  2252. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2253. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->wire,
  2254. mr->sig->psv_wire.psv_idx, &seg,
  2255. &size);
  2256. if (err) {
  2257. mlx5_ib_warn(dev, "\n");
  2258. *bad_wr = wr;
  2259. goto out;
  2260. }
  2261. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2262. nreq, get_fence(fence, wr),
  2263. next_fence, MLX5_OPCODE_SET_PSV);
  2264. num_sge = 0;
  2265. goto skip_psv;
  2266. default:
  2267. break;
  2268. }
  2269. break;
  2270. case IB_QPT_UC:
  2271. switch (wr->opcode) {
  2272. case IB_WR_RDMA_WRITE:
  2273. case IB_WR_RDMA_WRITE_WITH_IMM:
  2274. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2275. wr->wr.rdma.rkey);
  2276. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2277. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2278. break;
  2279. default:
  2280. break;
  2281. }
  2282. break;
  2283. case IB_QPT_UD:
  2284. case IB_QPT_SMI:
  2285. case IB_QPT_GSI:
  2286. set_datagram_seg(seg, wr);
  2287. seg += sizeof(struct mlx5_wqe_datagram_seg);
  2288. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  2289. if (unlikely((seg == qend)))
  2290. seg = mlx5_get_send_wqe(qp, 0);
  2291. break;
  2292. case MLX5_IB_QPT_REG_UMR:
  2293. if (wr->opcode != MLX5_IB_WR_UMR) {
  2294. err = -EINVAL;
  2295. mlx5_ib_warn(dev, "bad opcode\n");
  2296. goto out;
  2297. }
  2298. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  2299. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2300. set_reg_umr_segment(seg, wr);
  2301. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2302. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2303. if (unlikely((seg == qend)))
  2304. seg = mlx5_get_send_wqe(qp, 0);
  2305. set_reg_mkey_segment(seg, wr);
  2306. seg += sizeof(struct mlx5_mkey_seg);
  2307. size += sizeof(struct mlx5_mkey_seg) / 16;
  2308. if (unlikely((seg == qend)))
  2309. seg = mlx5_get_send_wqe(qp, 0);
  2310. break;
  2311. default:
  2312. break;
  2313. }
  2314. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  2315. int uninitialized_var(sz);
  2316. err = set_data_inl_seg(qp, wr, seg, &sz);
  2317. if (unlikely(err)) {
  2318. mlx5_ib_warn(dev, "\n");
  2319. *bad_wr = wr;
  2320. goto out;
  2321. }
  2322. inl = 1;
  2323. size += sz;
  2324. } else {
  2325. dpseg = seg;
  2326. for (i = 0; i < num_sge; i++) {
  2327. if (unlikely(dpseg == qend)) {
  2328. seg = mlx5_get_send_wqe(qp, 0);
  2329. dpseg = seg;
  2330. }
  2331. if (likely(wr->sg_list[i].length)) {
  2332. set_data_ptr_seg(dpseg, wr->sg_list + i);
  2333. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  2334. dpseg++;
  2335. }
  2336. }
  2337. }
  2338. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  2339. get_fence(fence, wr), next_fence,
  2340. mlx5_ib_opcode[wr->opcode]);
  2341. skip_psv:
  2342. if (0)
  2343. dump_wqe(qp, idx, size);
  2344. }
  2345. out:
  2346. if (likely(nreq)) {
  2347. qp->sq.head += nreq;
  2348. /* Make sure that descriptors are written before
  2349. * updating doorbell record and ringing the doorbell
  2350. */
  2351. wmb();
  2352. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  2353. /* Make sure doorbell record is visible to the HCA before
  2354. * we hit doorbell */
  2355. wmb();
  2356. if (bf->need_lock)
  2357. spin_lock(&bf->lock);
  2358. /* TBD enable WC */
  2359. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  2360. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  2361. /* wc_wmb(); */
  2362. } else {
  2363. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  2364. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  2365. /* Make sure doorbells don't leak out of SQ spinlock
  2366. * and reach the HCA out of order.
  2367. */
  2368. mmiowb();
  2369. }
  2370. bf->offset ^= bf->buf_size;
  2371. if (bf->need_lock)
  2372. spin_unlock(&bf->lock);
  2373. }
  2374. spin_unlock_irqrestore(&qp->sq.lock, flags);
  2375. return err;
  2376. }
  2377. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  2378. {
  2379. sig->signature = calc_sig(sig, size);
  2380. }
  2381. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  2382. struct ib_recv_wr **bad_wr)
  2383. {
  2384. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2385. struct mlx5_wqe_data_seg *scat;
  2386. struct mlx5_rwqe_sig *sig;
  2387. unsigned long flags;
  2388. int err = 0;
  2389. int nreq;
  2390. int ind;
  2391. int i;
  2392. spin_lock_irqsave(&qp->rq.lock, flags);
  2393. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  2394. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2395. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  2396. err = -ENOMEM;
  2397. *bad_wr = wr;
  2398. goto out;
  2399. }
  2400. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  2401. err = -EINVAL;
  2402. *bad_wr = wr;
  2403. goto out;
  2404. }
  2405. scat = get_recv_wqe(qp, ind);
  2406. if (qp->wq_sig)
  2407. scat++;
  2408. for (i = 0; i < wr->num_sge; i++)
  2409. set_data_ptr_seg(scat + i, wr->sg_list + i);
  2410. if (i < qp->rq.max_gs) {
  2411. scat[i].byte_count = 0;
  2412. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2413. scat[i].addr = 0;
  2414. }
  2415. if (qp->wq_sig) {
  2416. sig = (struct mlx5_rwqe_sig *)scat;
  2417. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2418. }
  2419. qp->rq.wrid[ind] = wr->wr_id;
  2420. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2421. }
  2422. out:
  2423. if (likely(nreq)) {
  2424. qp->rq.head += nreq;
  2425. /* Make sure that descriptors are written before
  2426. * doorbell record.
  2427. */
  2428. wmb();
  2429. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2430. }
  2431. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2432. return err;
  2433. }
  2434. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2435. {
  2436. switch (mlx5_state) {
  2437. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2438. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2439. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2440. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2441. case MLX5_QP_STATE_SQ_DRAINING:
  2442. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2443. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2444. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2445. default: return -1;
  2446. }
  2447. }
  2448. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2449. {
  2450. switch (mlx5_mig_state) {
  2451. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2452. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2453. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2454. default: return -1;
  2455. }
  2456. }
  2457. static int to_ib_qp_access_flags(int mlx5_flags)
  2458. {
  2459. int ib_flags = 0;
  2460. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2461. ib_flags |= IB_ACCESS_REMOTE_READ;
  2462. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2463. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2464. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2465. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2466. return ib_flags;
  2467. }
  2468. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2469. struct mlx5_qp_path *path)
  2470. {
  2471. struct mlx5_core_dev *dev = &ibdev->mdev;
  2472. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2473. ib_ah_attr->port_num = path->port;
  2474. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  2475. return;
  2476. ib_ah_attr->sl = path->sl & 0xf;
  2477. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2478. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2479. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2480. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2481. if (ib_ah_attr->ah_flags) {
  2482. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2483. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2484. ib_ah_attr->grh.traffic_class =
  2485. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2486. ib_ah_attr->grh.flow_label =
  2487. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2488. memcpy(ib_ah_attr->grh.dgid.raw,
  2489. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2490. }
  2491. }
  2492. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2493. struct ib_qp_init_attr *qp_init_attr)
  2494. {
  2495. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2496. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2497. struct mlx5_query_qp_mbox_out *outb;
  2498. struct mlx5_qp_context *context;
  2499. int mlx5_state;
  2500. int err = 0;
  2501. mutex_lock(&qp->mutex);
  2502. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2503. if (!outb) {
  2504. err = -ENOMEM;
  2505. goto out;
  2506. }
  2507. context = &outb->ctx;
  2508. err = mlx5_core_qp_query(&dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2509. if (err)
  2510. goto out_free;
  2511. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2512. qp->state = to_ib_qp_state(mlx5_state);
  2513. qp_attr->qp_state = qp->state;
  2514. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2515. qp_attr->path_mig_state =
  2516. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2517. qp_attr->qkey = be32_to_cpu(context->qkey);
  2518. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2519. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2520. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2521. qp_attr->qp_access_flags =
  2522. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2523. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2524. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2525. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2526. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2527. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2528. }
  2529. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2530. qp_attr->port_num = context->pri_path.port;
  2531. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2532. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2533. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2534. qp_attr->max_dest_rd_atomic =
  2535. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2536. qp_attr->min_rnr_timer =
  2537. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2538. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2539. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2540. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2541. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2542. qp_attr->cur_qp_state = qp_attr->qp_state;
  2543. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2544. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2545. if (!ibqp->uobject) {
  2546. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2547. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2548. } else {
  2549. qp_attr->cap.max_send_wr = 0;
  2550. qp_attr->cap.max_send_sge = 0;
  2551. }
  2552. /* We don't support inline sends for kernel QPs (yet), and we
  2553. * don't know what userspace's value should be.
  2554. */
  2555. qp_attr->cap.max_inline_data = 0;
  2556. qp_init_attr->cap = qp_attr->cap;
  2557. qp_init_attr->create_flags = 0;
  2558. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2559. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2560. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2561. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2562. out_free:
  2563. kfree(outb);
  2564. out:
  2565. mutex_unlock(&qp->mutex);
  2566. return err;
  2567. }
  2568. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2569. struct ib_ucontext *context,
  2570. struct ib_udata *udata)
  2571. {
  2572. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2573. struct mlx5_ib_xrcd *xrcd;
  2574. int err;
  2575. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC))
  2576. return ERR_PTR(-ENOSYS);
  2577. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2578. if (!xrcd)
  2579. return ERR_PTR(-ENOMEM);
  2580. err = mlx5_core_xrcd_alloc(&dev->mdev, &xrcd->xrcdn);
  2581. if (err) {
  2582. kfree(xrcd);
  2583. return ERR_PTR(-ENOMEM);
  2584. }
  2585. return &xrcd->ibxrcd;
  2586. }
  2587. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2588. {
  2589. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2590. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2591. int err;
  2592. err = mlx5_core_xrcd_dealloc(&dev->mdev, xrcdn);
  2593. if (err) {
  2594. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2595. return err;
  2596. }
  2597. kfree(xrcd);
  2598. return 0;
  2599. }