mem.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <linux/moduleparam.h>
  34. #include <rdma/ib_umem.h>
  35. #include <linux/atomic.h>
  36. #include "iw_cxgb4.h"
  37. int use_dsgl = 0;
  38. module_param(use_dsgl, int, 0644);
  39. MODULE_PARM_DESC(use_dsgl, "Use DSGL for PBL/FastReg (default=0)");
  40. #define T4_ULPTX_MIN_IO 32
  41. #define C4IW_MAX_INLINE_SIZE 96
  42. #define T4_ULPTX_MAX_DMA 1024
  43. #define C4IW_INLINE_THRESHOLD 128
  44. static int inline_threshold = C4IW_INLINE_THRESHOLD;
  45. module_param(inline_threshold, int, 0644);
  46. MODULE_PARM_DESC(inline_threshold, "inline vs dsgl threshold (default=128)");
  47. static int _c4iw_write_mem_dma_aligned(struct c4iw_rdev *rdev, u32 addr,
  48. u32 len, dma_addr_t data, int wait)
  49. {
  50. struct sk_buff *skb;
  51. struct ulp_mem_io *req;
  52. struct ulptx_sgl *sgl;
  53. u8 wr_len;
  54. int ret = 0;
  55. struct c4iw_wr_wait wr_wait;
  56. addr &= 0x7FFFFFF;
  57. if (wait)
  58. c4iw_init_wr_wait(&wr_wait);
  59. wr_len = roundup(sizeof(*req) + sizeof(*sgl), 16);
  60. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  61. if (!skb)
  62. return -ENOMEM;
  63. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  64. req = (struct ulp_mem_io *)__skb_put(skb, wr_len);
  65. memset(req, 0, wr_len);
  66. INIT_ULPTX_WR(req, wr_len, 0, 0);
  67. req->wr.wr_hi = cpu_to_be32(FW_WR_OP(FW_ULPTX_WR) |
  68. (wait ? FW_WR_COMPL(1) : 0));
  69. req->wr.wr_lo = wait ? (__force __be64)(unsigned long) &wr_wait : 0L;
  70. req->wr.wr_mid = cpu_to_be32(FW_WR_LEN16(DIV_ROUND_UP(wr_len, 16)));
  71. req->cmd = cpu_to_be32(ULPTX_CMD(ULP_TX_MEM_WRITE));
  72. req->cmd |= cpu_to_be32(V_T5_ULP_MEMIO_ORDER(1));
  73. req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN(len>>5));
  74. req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr), 16));
  75. req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR(addr));
  76. sgl = (struct ulptx_sgl *)(req + 1);
  77. sgl->cmd_nsge = cpu_to_be32(ULPTX_CMD(ULP_TX_SC_DSGL) |
  78. ULPTX_NSGE(1));
  79. sgl->len0 = cpu_to_be32(len);
  80. sgl->addr0 = cpu_to_be64(data);
  81. ret = c4iw_ofld_send(rdev, skb);
  82. if (ret)
  83. return ret;
  84. if (wait)
  85. ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, 0, __func__);
  86. return ret;
  87. }
  88. static int _c4iw_write_mem_inline(struct c4iw_rdev *rdev, u32 addr, u32 len,
  89. void *data)
  90. {
  91. struct sk_buff *skb;
  92. struct ulp_mem_io *req;
  93. struct ulptx_idata *sc;
  94. u8 wr_len, *to_dp, *from_dp;
  95. int copy_len, num_wqe, i, ret = 0;
  96. struct c4iw_wr_wait wr_wait;
  97. __be32 cmd = cpu_to_be32(ULPTX_CMD(ULP_TX_MEM_WRITE));
  98. if (is_t4(rdev->lldi.adapter_type))
  99. cmd |= cpu_to_be32(ULP_MEMIO_ORDER(1));
  100. else
  101. cmd |= cpu_to_be32(V_T5_ULP_MEMIO_IMM(1));
  102. addr &= 0x7FFFFFF;
  103. PDBG("%s addr 0x%x len %u\n", __func__, addr, len);
  104. num_wqe = DIV_ROUND_UP(len, C4IW_MAX_INLINE_SIZE);
  105. c4iw_init_wr_wait(&wr_wait);
  106. for (i = 0; i < num_wqe; i++) {
  107. copy_len = len > C4IW_MAX_INLINE_SIZE ? C4IW_MAX_INLINE_SIZE :
  108. len;
  109. wr_len = roundup(sizeof *req + sizeof *sc +
  110. roundup(copy_len, T4_ULPTX_MIN_IO), 16);
  111. skb = alloc_skb(wr_len, GFP_KERNEL);
  112. if (!skb)
  113. return -ENOMEM;
  114. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  115. req = (struct ulp_mem_io *)__skb_put(skb, wr_len);
  116. memset(req, 0, wr_len);
  117. INIT_ULPTX_WR(req, wr_len, 0, 0);
  118. if (i == (num_wqe-1)) {
  119. req->wr.wr_hi = cpu_to_be32(FW_WR_OP(FW_ULPTX_WR) |
  120. FW_WR_COMPL(1));
  121. req->wr.wr_lo = (__force __be64)(unsigned long) &wr_wait;
  122. } else
  123. req->wr.wr_hi = cpu_to_be32(FW_WR_OP(FW_ULPTX_WR));
  124. req->wr.wr_mid = cpu_to_be32(
  125. FW_WR_LEN16(DIV_ROUND_UP(wr_len, 16)));
  126. req->cmd = cmd;
  127. req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN(
  128. DIV_ROUND_UP(copy_len, T4_ULPTX_MIN_IO)));
  129. req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr),
  130. 16));
  131. req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR(addr + i * 3));
  132. sc = (struct ulptx_idata *)(req + 1);
  133. sc->cmd_more = cpu_to_be32(ULPTX_CMD(ULP_TX_SC_IMM));
  134. sc->len = cpu_to_be32(roundup(copy_len, T4_ULPTX_MIN_IO));
  135. to_dp = (u8 *)(sc + 1);
  136. from_dp = (u8 *)data + i * C4IW_MAX_INLINE_SIZE;
  137. if (data)
  138. memcpy(to_dp, from_dp, copy_len);
  139. else
  140. memset(to_dp, 0, copy_len);
  141. if (copy_len % T4_ULPTX_MIN_IO)
  142. memset(to_dp + copy_len, 0, T4_ULPTX_MIN_IO -
  143. (copy_len % T4_ULPTX_MIN_IO));
  144. ret = c4iw_ofld_send(rdev, skb);
  145. if (ret)
  146. return ret;
  147. len -= C4IW_MAX_INLINE_SIZE;
  148. }
  149. ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, 0, __func__);
  150. return ret;
  151. }
  152. static int _c4iw_write_mem_dma(struct c4iw_rdev *rdev, u32 addr, u32 len, void *data)
  153. {
  154. u32 remain = len;
  155. u32 dmalen;
  156. int ret = 0;
  157. dma_addr_t daddr;
  158. dma_addr_t save;
  159. daddr = dma_map_single(&rdev->lldi.pdev->dev, data, len, DMA_TO_DEVICE);
  160. if (dma_mapping_error(&rdev->lldi.pdev->dev, daddr))
  161. return -1;
  162. save = daddr;
  163. while (remain > inline_threshold) {
  164. if (remain < T4_ULPTX_MAX_DMA) {
  165. if (remain & ~T4_ULPTX_MIN_IO)
  166. dmalen = remain & ~(T4_ULPTX_MIN_IO-1);
  167. else
  168. dmalen = remain;
  169. } else
  170. dmalen = T4_ULPTX_MAX_DMA;
  171. remain -= dmalen;
  172. ret = _c4iw_write_mem_dma_aligned(rdev, addr, dmalen, daddr,
  173. !remain);
  174. if (ret)
  175. goto out;
  176. addr += dmalen >> 5;
  177. data += dmalen;
  178. daddr += dmalen;
  179. }
  180. if (remain)
  181. ret = _c4iw_write_mem_inline(rdev, addr, remain, data);
  182. out:
  183. dma_unmap_single(&rdev->lldi.pdev->dev, save, len, DMA_TO_DEVICE);
  184. return ret;
  185. }
  186. /*
  187. * write len bytes of data into addr (32B aligned address)
  188. * If data is NULL, clear len byte of memory to zero.
  189. */
  190. static int write_adapter_mem(struct c4iw_rdev *rdev, u32 addr, u32 len,
  191. void *data)
  192. {
  193. if (is_t5(rdev->lldi.adapter_type) && use_dsgl) {
  194. if (len > inline_threshold) {
  195. if (_c4iw_write_mem_dma(rdev, addr, len, data)) {
  196. printk_ratelimited(KERN_WARNING
  197. "%s: dma map"
  198. " failure (non fatal)\n",
  199. pci_name(rdev->lldi.pdev));
  200. return _c4iw_write_mem_inline(rdev, addr, len,
  201. data);
  202. } else
  203. return 0;
  204. } else
  205. return _c4iw_write_mem_inline(rdev, addr, len, data);
  206. } else
  207. return _c4iw_write_mem_inline(rdev, addr, len, data);
  208. }
  209. /*
  210. * Build and write a TPT entry.
  211. * IN: stag key, pdid, perm, bind_enabled, zbva, to, len, page_size,
  212. * pbl_size and pbl_addr
  213. * OUT: stag index
  214. */
  215. static int write_tpt_entry(struct c4iw_rdev *rdev, u32 reset_tpt_entry,
  216. u32 *stag, u8 stag_state, u32 pdid,
  217. enum fw_ri_stag_type type, enum fw_ri_mem_perms perm,
  218. int bind_enabled, u32 zbva, u64 to,
  219. u64 len, u8 page_size, u32 pbl_size, u32 pbl_addr)
  220. {
  221. int err;
  222. struct fw_ri_tpte tpt;
  223. u32 stag_idx;
  224. static atomic_t key;
  225. if (c4iw_fatal_error(rdev))
  226. return -EIO;
  227. stag_state = stag_state > 0;
  228. stag_idx = (*stag) >> 8;
  229. if ((!reset_tpt_entry) && (*stag == T4_STAG_UNSET)) {
  230. stag_idx = c4iw_get_resource(&rdev->resource.tpt_table);
  231. if (!stag_idx) {
  232. mutex_lock(&rdev->stats.lock);
  233. rdev->stats.stag.fail++;
  234. mutex_unlock(&rdev->stats.lock);
  235. return -ENOMEM;
  236. }
  237. mutex_lock(&rdev->stats.lock);
  238. rdev->stats.stag.cur += 32;
  239. if (rdev->stats.stag.cur > rdev->stats.stag.max)
  240. rdev->stats.stag.max = rdev->stats.stag.cur;
  241. mutex_unlock(&rdev->stats.lock);
  242. *stag = (stag_idx << 8) | (atomic_inc_return(&key) & 0xff);
  243. }
  244. PDBG("%s stag_state 0x%0x type 0x%0x pdid 0x%0x, stag_idx 0x%x\n",
  245. __func__, stag_state, type, pdid, stag_idx);
  246. /* write TPT entry */
  247. if (reset_tpt_entry)
  248. memset(&tpt, 0, sizeof(tpt));
  249. else {
  250. tpt.valid_to_pdid = cpu_to_be32(F_FW_RI_TPTE_VALID |
  251. V_FW_RI_TPTE_STAGKEY((*stag & M_FW_RI_TPTE_STAGKEY)) |
  252. V_FW_RI_TPTE_STAGSTATE(stag_state) |
  253. V_FW_RI_TPTE_STAGTYPE(type) | V_FW_RI_TPTE_PDID(pdid));
  254. tpt.locread_to_qpid = cpu_to_be32(V_FW_RI_TPTE_PERM(perm) |
  255. (bind_enabled ? F_FW_RI_TPTE_MWBINDEN : 0) |
  256. V_FW_RI_TPTE_ADDRTYPE((zbva ? FW_RI_ZERO_BASED_TO :
  257. FW_RI_VA_BASED_TO))|
  258. V_FW_RI_TPTE_PS(page_size));
  259. tpt.nosnoop_pbladdr = !pbl_size ? 0 : cpu_to_be32(
  260. V_FW_RI_TPTE_PBLADDR(PBL_OFF(rdev, pbl_addr)>>3));
  261. tpt.len_lo = cpu_to_be32((u32)(len & 0xffffffffUL));
  262. tpt.va_hi = cpu_to_be32((u32)(to >> 32));
  263. tpt.va_lo_fbo = cpu_to_be32((u32)(to & 0xffffffffUL));
  264. tpt.dca_mwbcnt_pstag = cpu_to_be32(0);
  265. tpt.len_hi = cpu_to_be32((u32)(len >> 32));
  266. }
  267. err = write_adapter_mem(rdev, stag_idx +
  268. (rdev->lldi.vr->stag.start >> 5),
  269. sizeof(tpt), &tpt);
  270. if (reset_tpt_entry) {
  271. c4iw_put_resource(&rdev->resource.tpt_table, stag_idx);
  272. mutex_lock(&rdev->stats.lock);
  273. rdev->stats.stag.cur -= 32;
  274. mutex_unlock(&rdev->stats.lock);
  275. }
  276. return err;
  277. }
  278. static int write_pbl(struct c4iw_rdev *rdev, __be64 *pbl,
  279. u32 pbl_addr, u32 pbl_size)
  280. {
  281. int err;
  282. PDBG("%s *pdb_addr 0x%x, pbl_base 0x%x, pbl_size %d\n",
  283. __func__, pbl_addr, rdev->lldi.vr->pbl.start,
  284. pbl_size);
  285. err = write_adapter_mem(rdev, pbl_addr >> 5, pbl_size << 3, pbl);
  286. return err;
  287. }
  288. static int dereg_mem(struct c4iw_rdev *rdev, u32 stag, u32 pbl_size,
  289. u32 pbl_addr)
  290. {
  291. return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0,
  292. pbl_size, pbl_addr);
  293. }
  294. static int allocate_window(struct c4iw_rdev *rdev, u32 * stag, u32 pdid)
  295. {
  296. *stag = T4_STAG_UNSET;
  297. return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_MW, 0, 0, 0,
  298. 0UL, 0, 0, 0, 0);
  299. }
  300. static int deallocate_window(struct c4iw_rdev *rdev, u32 stag)
  301. {
  302. return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0, 0,
  303. 0);
  304. }
  305. static int allocate_stag(struct c4iw_rdev *rdev, u32 *stag, u32 pdid,
  306. u32 pbl_size, u32 pbl_addr)
  307. {
  308. *stag = T4_STAG_UNSET;
  309. return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_NSMR, 0, 0, 0,
  310. 0UL, 0, 0, pbl_size, pbl_addr);
  311. }
  312. static int finish_mem_reg(struct c4iw_mr *mhp, u32 stag)
  313. {
  314. u32 mmid;
  315. mhp->attr.state = 1;
  316. mhp->attr.stag = stag;
  317. mmid = stag >> 8;
  318. mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
  319. PDBG("%s mmid 0x%x mhp %p\n", __func__, mmid, mhp);
  320. return insert_handle(mhp->rhp, &mhp->rhp->mmidr, mhp, mmid);
  321. }
  322. static int register_mem(struct c4iw_dev *rhp, struct c4iw_pd *php,
  323. struct c4iw_mr *mhp, int shift)
  324. {
  325. u32 stag = T4_STAG_UNSET;
  326. int ret;
  327. ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, mhp->attr.pdid,
  328. FW_RI_STAG_NSMR, mhp->attr.perms,
  329. mhp->attr.mw_bind_enable, mhp->attr.zbva,
  330. mhp->attr.va_fbo, mhp->attr.len, shift - 12,
  331. mhp->attr.pbl_size, mhp->attr.pbl_addr);
  332. if (ret)
  333. return ret;
  334. ret = finish_mem_reg(mhp, stag);
  335. if (ret)
  336. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  337. mhp->attr.pbl_addr);
  338. return ret;
  339. }
  340. static int reregister_mem(struct c4iw_dev *rhp, struct c4iw_pd *php,
  341. struct c4iw_mr *mhp, int shift, int npages)
  342. {
  343. u32 stag;
  344. int ret;
  345. if (npages > mhp->attr.pbl_size)
  346. return -ENOMEM;
  347. stag = mhp->attr.stag;
  348. ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, mhp->attr.pdid,
  349. FW_RI_STAG_NSMR, mhp->attr.perms,
  350. mhp->attr.mw_bind_enable, mhp->attr.zbva,
  351. mhp->attr.va_fbo, mhp->attr.len, shift - 12,
  352. mhp->attr.pbl_size, mhp->attr.pbl_addr);
  353. if (ret)
  354. return ret;
  355. ret = finish_mem_reg(mhp, stag);
  356. if (ret)
  357. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  358. mhp->attr.pbl_addr);
  359. return ret;
  360. }
  361. static int alloc_pbl(struct c4iw_mr *mhp, int npages)
  362. {
  363. mhp->attr.pbl_addr = c4iw_pblpool_alloc(&mhp->rhp->rdev,
  364. npages << 3);
  365. if (!mhp->attr.pbl_addr)
  366. return -ENOMEM;
  367. mhp->attr.pbl_size = npages;
  368. return 0;
  369. }
  370. static int build_phys_page_list(struct ib_phys_buf *buffer_list,
  371. int num_phys_buf, u64 *iova_start,
  372. u64 *total_size, int *npages,
  373. int *shift, __be64 **page_list)
  374. {
  375. u64 mask;
  376. int i, j, n;
  377. mask = 0;
  378. *total_size = 0;
  379. for (i = 0; i < num_phys_buf; ++i) {
  380. if (i != 0 && buffer_list[i].addr & ~PAGE_MASK)
  381. return -EINVAL;
  382. if (i != 0 && i != num_phys_buf - 1 &&
  383. (buffer_list[i].size & ~PAGE_MASK))
  384. return -EINVAL;
  385. *total_size += buffer_list[i].size;
  386. if (i > 0)
  387. mask |= buffer_list[i].addr;
  388. else
  389. mask |= buffer_list[i].addr & PAGE_MASK;
  390. if (i != num_phys_buf - 1)
  391. mask |= buffer_list[i].addr + buffer_list[i].size;
  392. else
  393. mask |= (buffer_list[i].addr + buffer_list[i].size +
  394. PAGE_SIZE - 1) & PAGE_MASK;
  395. }
  396. if (*total_size > 0xFFFFFFFFULL)
  397. return -ENOMEM;
  398. /* Find largest page shift we can use to cover buffers */
  399. for (*shift = PAGE_SHIFT; *shift < 27; ++(*shift))
  400. if ((1ULL << *shift) & mask)
  401. break;
  402. buffer_list[0].size += buffer_list[0].addr & ((1ULL << *shift) - 1);
  403. buffer_list[0].addr &= ~0ull << *shift;
  404. *npages = 0;
  405. for (i = 0; i < num_phys_buf; ++i)
  406. *npages += (buffer_list[i].size +
  407. (1ULL << *shift) - 1) >> *shift;
  408. if (!*npages)
  409. return -EINVAL;
  410. *page_list = kmalloc(sizeof(u64) * *npages, GFP_KERNEL);
  411. if (!*page_list)
  412. return -ENOMEM;
  413. n = 0;
  414. for (i = 0; i < num_phys_buf; ++i)
  415. for (j = 0;
  416. j < (buffer_list[i].size + (1ULL << *shift) - 1) >> *shift;
  417. ++j)
  418. (*page_list)[n++] = cpu_to_be64(buffer_list[i].addr +
  419. ((u64) j << *shift));
  420. PDBG("%s va 0x%llx mask 0x%llx shift %d len %lld pbl_size %d\n",
  421. __func__, (unsigned long long)*iova_start,
  422. (unsigned long long)mask, *shift, (unsigned long long)*total_size,
  423. *npages);
  424. return 0;
  425. }
  426. int c4iw_reregister_phys_mem(struct ib_mr *mr, int mr_rereg_mask,
  427. struct ib_pd *pd, struct ib_phys_buf *buffer_list,
  428. int num_phys_buf, int acc, u64 *iova_start)
  429. {
  430. struct c4iw_mr mh, *mhp;
  431. struct c4iw_pd *php;
  432. struct c4iw_dev *rhp;
  433. __be64 *page_list = NULL;
  434. int shift = 0;
  435. u64 total_size;
  436. int npages;
  437. int ret;
  438. PDBG("%s ib_mr %p ib_pd %p\n", __func__, mr, pd);
  439. /* There can be no memory windows */
  440. if (atomic_read(&mr->usecnt))
  441. return -EINVAL;
  442. mhp = to_c4iw_mr(mr);
  443. rhp = mhp->rhp;
  444. php = to_c4iw_pd(mr->pd);
  445. /* make sure we are on the same adapter */
  446. if (rhp != php->rhp)
  447. return -EINVAL;
  448. memcpy(&mh, mhp, sizeof *mhp);
  449. if (mr_rereg_mask & IB_MR_REREG_PD)
  450. php = to_c4iw_pd(pd);
  451. if (mr_rereg_mask & IB_MR_REREG_ACCESS) {
  452. mh.attr.perms = c4iw_ib_to_tpt_access(acc);
  453. mh.attr.mw_bind_enable = (acc & IB_ACCESS_MW_BIND) ==
  454. IB_ACCESS_MW_BIND;
  455. }
  456. if (mr_rereg_mask & IB_MR_REREG_TRANS) {
  457. ret = build_phys_page_list(buffer_list, num_phys_buf,
  458. iova_start,
  459. &total_size, &npages,
  460. &shift, &page_list);
  461. if (ret)
  462. return ret;
  463. }
  464. ret = reregister_mem(rhp, php, &mh, shift, npages);
  465. kfree(page_list);
  466. if (ret)
  467. return ret;
  468. if (mr_rereg_mask & IB_MR_REREG_PD)
  469. mhp->attr.pdid = php->pdid;
  470. if (mr_rereg_mask & IB_MR_REREG_ACCESS)
  471. mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
  472. if (mr_rereg_mask & IB_MR_REREG_TRANS) {
  473. mhp->attr.zbva = 0;
  474. mhp->attr.va_fbo = *iova_start;
  475. mhp->attr.page_size = shift - 12;
  476. mhp->attr.len = (u32) total_size;
  477. mhp->attr.pbl_size = npages;
  478. }
  479. return 0;
  480. }
  481. struct ib_mr *c4iw_register_phys_mem(struct ib_pd *pd,
  482. struct ib_phys_buf *buffer_list,
  483. int num_phys_buf, int acc, u64 *iova_start)
  484. {
  485. __be64 *page_list;
  486. int shift;
  487. u64 total_size;
  488. int npages;
  489. struct c4iw_dev *rhp;
  490. struct c4iw_pd *php;
  491. struct c4iw_mr *mhp;
  492. int ret;
  493. PDBG("%s ib_pd %p\n", __func__, pd);
  494. php = to_c4iw_pd(pd);
  495. rhp = php->rhp;
  496. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  497. if (!mhp)
  498. return ERR_PTR(-ENOMEM);
  499. mhp->rhp = rhp;
  500. /* First check that we have enough alignment */
  501. if ((*iova_start & ~PAGE_MASK) != (buffer_list[0].addr & ~PAGE_MASK)) {
  502. ret = -EINVAL;
  503. goto err;
  504. }
  505. if (num_phys_buf > 1 &&
  506. ((buffer_list[0].addr + buffer_list[0].size) & ~PAGE_MASK)) {
  507. ret = -EINVAL;
  508. goto err;
  509. }
  510. ret = build_phys_page_list(buffer_list, num_phys_buf, iova_start,
  511. &total_size, &npages, &shift,
  512. &page_list);
  513. if (ret)
  514. goto err;
  515. ret = alloc_pbl(mhp, npages);
  516. if (ret) {
  517. kfree(page_list);
  518. goto err;
  519. }
  520. ret = write_pbl(&mhp->rhp->rdev, page_list, mhp->attr.pbl_addr,
  521. npages);
  522. kfree(page_list);
  523. if (ret)
  524. goto err_pbl;
  525. mhp->attr.pdid = php->pdid;
  526. mhp->attr.zbva = 0;
  527. mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
  528. mhp->attr.va_fbo = *iova_start;
  529. mhp->attr.page_size = shift - 12;
  530. mhp->attr.len = (u32) total_size;
  531. mhp->attr.pbl_size = npages;
  532. ret = register_mem(rhp, php, mhp, shift);
  533. if (ret)
  534. goto err_pbl;
  535. return &mhp->ibmr;
  536. err_pbl:
  537. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  538. mhp->attr.pbl_size << 3);
  539. err:
  540. kfree(mhp);
  541. return ERR_PTR(ret);
  542. }
  543. struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc)
  544. {
  545. struct c4iw_dev *rhp;
  546. struct c4iw_pd *php;
  547. struct c4iw_mr *mhp;
  548. int ret;
  549. u32 stag = T4_STAG_UNSET;
  550. PDBG("%s ib_pd %p\n", __func__, pd);
  551. php = to_c4iw_pd(pd);
  552. rhp = php->rhp;
  553. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  554. if (!mhp)
  555. return ERR_PTR(-ENOMEM);
  556. mhp->rhp = rhp;
  557. mhp->attr.pdid = php->pdid;
  558. mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
  559. mhp->attr.mw_bind_enable = (acc&IB_ACCESS_MW_BIND) == IB_ACCESS_MW_BIND;
  560. mhp->attr.zbva = 0;
  561. mhp->attr.va_fbo = 0;
  562. mhp->attr.page_size = 0;
  563. mhp->attr.len = ~0UL;
  564. mhp->attr.pbl_size = 0;
  565. ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, php->pdid,
  566. FW_RI_STAG_NSMR, mhp->attr.perms,
  567. mhp->attr.mw_bind_enable, 0, 0, ~0UL, 0, 0, 0);
  568. if (ret)
  569. goto err1;
  570. ret = finish_mem_reg(mhp, stag);
  571. if (ret)
  572. goto err2;
  573. return &mhp->ibmr;
  574. err2:
  575. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  576. mhp->attr.pbl_addr);
  577. err1:
  578. kfree(mhp);
  579. return ERR_PTR(ret);
  580. }
  581. struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
  582. u64 virt, int acc, struct ib_udata *udata)
  583. {
  584. __be64 *pages;
  585. int shift, n, len;
  586. int i, k, entry;
  587. int err = 0;
  588. struct scatterlist *sg;
  589. struct c4iw_dev *rhp;
  590. struct c4iw_pd *php;
  591. struct c4iw_mr *mhp;
  592. PDBG("%s ib_pd %p\n", __func__, pd);
  593. if (length == ~0ULL)
  594. return ERR_PTR(-EINVAL);
  595. if ((length + start) < start)
  596. return ERR_PTR(-EINVAL);
  597. php = to_c4iw_pd(pd);
  598. rhp = php->rhp;
  599. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  600. if (!mhp)
  601. return ERR_PTR(-ENOMEM);
  602. mhp->rhp = rhp;
  603. mhp->umem = ib_umem_get(pd->uobject->context, start, length, acc, 0);
  604. if (IS_ERR(mhp->umem)) {
  605. err = PTR_ERR(mhp->umem);
  606. kfree(mhp);
  607. return ERR_PTR(err);
  608. }
  609. shift = ffs(mhp->umem->page_size) - 1;
  610. n = mhp->umem->nmap;
  611. err = alloc_pbl(mhp, n);
  612. if (err)
  613. goto err;
  614. pages = (__be64 *) __get_free_page(GFP_KERNEL);
  615. if (!pages) {
  616. err = -ENOMEM;
  617. goto err_pbl;
  618. }
  619. i = n = 0;
  620. for_each_sg(mhp->umem->sg_head.sgl, sg, mhp->umem->nmap, entry) {
  621. len = sg_dma_len(sg) >> shift;
  622. for (k = 0; k < len; ++k) {
  623. pages[i++] = cpu_to_be64(sg_dma_address(sg) +
  624. mhp->umem->page_size * k);
  625. if (i == PAGE_SIZE / sizeof *pages) {
  626. err = write_pbl(&mhp->rhp->rdev,
  627. pages,
  628. mhp->attr.pbl_addr + (n << 3), i);
  629. if (err)
  630. goto pbl_done;
  631. n += i;
  632. i = 0;
  633. }
  634. }
  635. }
  636. if (i)
  637. err = write_pbl(&mhp->rhp->rdev, pages,
  638. mhp->attr.pbl_addr + (n << 3), i);
  639. pbl_done:
  640. free_page((unsigned long) pages);
  641. if (err)
  642. goto err_pbl;
  643. mhp->attr.pdid = php->pdid;
  644. mhp->attr.zbva = 0;
  645. mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
  646. mhp->attr.va_fbo = virt;
  647. mhp->attr.page_size = shift - 12;
  648. mhp->attr.len = length;
  649. err = register_mem(rhp, php, mhp, shift);
  650. if (err)
  651. goto err_pbl;
  652. return &mhp->ibmr;
  653. err_pbl:
  654. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  655. mhp->attr.pbl_size << 3);
  656. err:
  657. ib_umem_release(mhp->umem);
  658. kfree(mhp);
  659. return ERR_PTR(err);
  660. }
  661. struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type)
  662. {
  663. struct c4iw_dev *rhp;
  664. struct c4iw_pd *php;
  665. struct c4iw_mw *mhp;
  666. u32 mmid;
  667. u32 stag = 0;
  668. int ret;
  669. if (type != IB_MW_TYPE_1)
  670. return ERR_PTR(-EINVAL);
  671. php = to_c4iw_pd(pd);
  672. rhp = php->rhp;
  673. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  674. if (!mhp)
  675. return ERR_PTR(-ENOMEM);
  676. ret = allocate_window(&rhp->rdev, &stag, php->pdid);
  677. if (ret) {
  678. kfree(mhp);
  679. return ERR_PTR(ret);
  680. }
  681. mhp->rhp = rhp;
  682. mhp->attr.pdid = php->pdid;
  683. mhp->attr.type = FW_RI_STAG_MW;
  684. mhp->attr.stag = stag;
  685. mmid = (stag) >> 8;
  686. mhp->ibmw.rkey = stag;
  687. if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
  688. deallocate_window(&rhp->rdev, mhp->attr.stag);
  689. kfree(mhp);
  690. return ERR_PTR(-ENOMEM);
  691. }
  692. PDBG("%s mmid 0x%x mhp %p stag 0x%x\n", __func__, mmid, mhp, stag);
  693. return &(mhp->ibmw);
  694. }
  695. int c4iw_dealloc_mw(struct ib_mw *mw)
  696. {
  697. struct c4iw_dev *rhp;
  698. struct c4iw_mw *mhp;
  699. u32 mmid;
  700. mhp = to_c4iw_mw(mw);
  701. rhp = mhp->rhp;
  702. mmid = (mw->rkey) >> 8;
  703. remove_handle(rhp, &rhp->mmidr, mmid);
  704. deallocate_window(&rhp->rdev, mhp->attr.stag);
  705. kfree(mhp);
  706. PDBG("%s ib_mw %p mmid 0x%x ptr %p\n", __func__, mw, mmid, mhp);
  707. return 0;
  708. }
  709. struct ib_mr *c4iw_alloc_fast_reg_mr(struct ib_pd *pd, int pbl_depth)
  710. {
  711. struct c4iw_dev *rhp;
  712. struct c4iw_pd *php;
  713. struct c4iw_mr *mhp;
  714. u32 mmid;
  715. u32 stag = 0;
  716. int ret = 0;
  717. php = to_c4iw_pd(pd);
  718. rhp = php->rhp;
  719. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  720. if (!mhp) {
  721. ret = -ENOMEM;
  722. goto err;
  723. }
  724. mhp->rhp = rhp;
  725. ret = alloc_pbl(mhp, pbl_depth);
  726. if (ret)
  727. goto err1;
  728. mhp->attr.pbl_size = pbl_depth;
  729. ret = allocate_stag(&rhp->rdev, &stag, php->pdid,
  730. mhp->attr.pbl_size, mhp->attr.pbl_addr);
  731. if (ret)
  732. goto err2;
  733. mhp->attr.pdid = php->pdid;
  734. mhp->attr.type = FW_RI_STAG_NSMR;
  735. mhp->attr.stag = stag;
  736. mhp->attr.state = 1;
  737. mmid = (stag) >> 8;
  738. mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
  739. if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
  740. ret = -ENOMEM;
  741. goto err3;
  742. }
  743. PDBG("%s mmid 0x%x mhp %p stag 0x%x\n", __func__, mmid, mhp, stag);
  744. return &(mhp->ibmr);
  745. err3:
  746. dereg_mem(&rhp->rdev, stag, mhp->attr.pbl_size,
  747. mhp->attr.pbl_addr);
  748. err2:
  749. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  750. mhp->attr.pbl_size << 3);
  751. err1:
  752. kfree(mhp);
  753. err:
  754. return ERR_PTR(ret);
  755. }
  756. struct ib_fast_reg_page_list *c4iw_alloc_fastreg_pbl(struct ib_device *device,
  757. int page_list_len)
  758. {
  759. struct c4iw_fr_page_list *c4pl;
  760. struct c4iw_dev *dev = to_c4iw_dev(device);
  761. dma_addr_t dma_addr;
  762. int pll_len = roundup(page_list_len * sizeof(u64), 32);
  763. c4pl = kmalloc(sizeof(*c4pl), GFP_KERNEL);
  764. if (!c4pl)
  765. return ERR_PTR(-ENOMEM);
  766. c4pl->ibpl.page_list = dma_alloc_coherent(&dev->rdev.lldi.pdev->dev,
  767. pll_len, &dma_addr,
  768. GFP_KERNEL);
  769. if (!c4pl->ibpl.page_list) {
  770. kfree(c4pl);
  771. return ERR_PTR(-ENOMEM);
  772. }
  773. dma_unmap_addr_set(c4pl, mapping, dma_addr);
  774. c4pl->dma_addr = dma_addr;
  775. c4pl->dev = dev;
  776. c4pl->pll_len = pll_len;
  777. PDBG("%s c4pl %p pll_len %u page_list %p dma_addr %pad\n",
  778. __func__, c4pl, c4pl->pll_len, c4pl->ibpl.page_list,
  779. &c4pl->dma_addr);
  780. return &c4pl->ibpl;
  781. }
  782. void c4iw_free_fastreg_pbl(struct ib_fast_reg_page_list *ibpl)
  783. {
  784. struct c4iw_fr_page_list *c4pl = to_c4iw_fr_page_list(ibpl);
  785. PDBG("%s c4pl %p pll_len %u page_list %p dma_addr %pad\n",
  786. __func__, c4pl, c4pl->pll_len, c4pl->ibpl.page_list,
  787. &c4pl->dma_addr);
  788. dma_free_coherent(&c4pl->dev->rdev.lldi.pdev->dev,
  789. c4pl->pll_len,
  790. c4pl->ibpl.page_list, dma_unmap_addr(c4pl, mapping));
  791. kfree(c4pl);
  792. }
  793. int c4iw_dereg_mr(struct ib_mr *ib_mr)
  794. {
  795. struct c4iw_dev *rhp;
  796. struct c4iw_mr *mhp;
  797. u32 mmid;
  798. PDBG("%s ib_mr %p\n", __func__, ib_mr);
  799. /* There can be no memory windows */
  800. if (atomic_read(&ib_mr->usecnt))
  801. return -EINVAL;
  802. mhp = to_c4iw_mr(ib_mr);
  803. rhp = mhp->rhp;
  804. mmid = mhp->attr.stag >> 8;
  805. remove_handle(rhp, &rhp->mmidr, mmid);
  806. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  807. mhp->attr.pbl_addr);
  808. if (mhp->attr.pbl_size)
  809. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  810. mhp->attr.pbl_size << 3);
  811. if (mhp->kva)
  812. kfree((void *) (unsigned long) mhp->kva);
  813. if (mhp->umem)
  814. ib_umem_release(mhp->umem);
  815. PDBG("%s mmid 0x%x ptr %p\n", __func__, mmid, mhp);
  816. kfree(mhp);
  817. return 0;
  818. }