at91_adc.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * Driver for the ADC present in the Atmel AT91 evaluation boards.
  3. *
  4. * Copyright 2011 Free Electrons
  5. *
  6. * Licensed under the GPLv2 or later.
  7. */
  8. #include <linux/bitmap.h>
  9. #include <linux/bitops.h>
  10. #include <linux/clk.h>
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/input.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/sched.h>
  22. #include <linux/slab.h>
  23. #include <linux/wait.h>
  24. #include <linux/platform_data/at91_adc.h>
  25. #include <linux/iio/iio.h>
  26. #include <linux/iio/buffer.h>
  27. #include <linux/iio/trigger.h>
  28. #include <linux/iio/trigger_consumer.h>
  29. #include <linux/iio/triggered_buffer.h>
  30. /* Registers */
  31. #define AT91_ADC_CR 0x00 /* Control Register */
  32. #define AT91_ADC_SWRST (1 << 0) /* Software Reset */
  33. #define AT91_ADC_START (1 << 1) /* Start Conversion */
  34. #define AT91_ADC_MR 0x04 /* Mode Register */
  35. #define AT91_ADC_TSAMOD (3 << 0) /* ADC mode */
  36. #define AT91_ADC_TSAMOD_ADC_ONLY_MODE (0 << 0) /* ADC Mode */
  37. #define AT91_ADC_TSAMOD_TS_ONLY_MODE (1 << 0) /* Touch Screen Only Mode */
  38. #define AT91_ADC_TRGEN (1 << 0) /* Trigger Enable */
  39. #define AT91_ADC_TRGSEL (7 << 1) /* Trigger Selection */
  40. #define AT91_ADC_TRGSEL_TC0 (0 << 1)
  41. #define AT91_ADC_TRGSEL_TC1 (1 << 1)
  42. #define AT91_ADC_TRGSEL_TC2 (2 << 1)
  43. #define AT91_ADC_TRGSEL_EXTERNAL (6 << 1)
  44. #define AT91_ADC_LOWRES (1 << 4) /* Low Resolution */
  45. #define AT91_ADC_SLEEP (1 << 5) /* Sleep Mode */
  46. #define AT91_ADC_PENDET (1 << 6) /* Pen contact detection enable */
  47. #define AT91_ADC_PRESCAL_9260 (0x3f << 8) /* Prescalar Rate Selection */
  48. #define AT91_ADC_PRESCAL_9G45 (0xff << 8)
  49. #define AT91_ADC_PRESCAL_(x) ((x) << 8)
  50. #define AT91_ADC_STARTUP_9260 (0x1f << 16) /* Startup Up Time */
  51. #define AT91_ADC_STARTUP_9G45 (0x7f << 16)
  52. #define AT91_ADC_STARTUP_9X5 (0xf << 16)
  53. #define AT91_ADC_STARTUP_(x) ((x) << 16)
  54. #define AT91_ADC_SHTIM (0xf << 24) /* Sample & Hold Time */
  55. #define AT91_ADC_SHTIM_(x) ((x) << 24)
  56. #define AT91_ADC_PENDBC (0x0f << 28) /* Pen Debounce time */
  57. #define AT91_ADC_PENDBC_(x) ((x) << 28)
  58. #define AT91_ADC_TSR 0x0C
  59. #define AT91_ADC_TSR_SHTIM (0xf << 24) /* Sample & Hold Time */
  60. #define AT91_ADC_TSR_SHTIM_(x) ((x) << 24)
  61. #define AT91_ADC_CHER 0x10 /* Channel Enable Register */
  62. #define AT91_ADC_CHDR 0x14 /* Channel Disable Register */
  63. #define AT91_ADC_CHSR 0x18 /* Channel Status Register */
  64. #define AT91_ADC_CH(n) (1 << (n)) /* Channel Number */
  65. #define AT91_ADC_SR 0x1C /* Status Register */
  66. #define AT91_ADC_EOC(n) (1 << (n)) /* End of Conversion on Channel N */
  67. #define AT91_ADC_OVRE(n) (1 << ((n) + 8))/* Overrun Error on Channel N */
  68. #define AT91_ADC_DRDY (1 << 16) /* Data Ready */
  69. #define AT91_ADC_GOVRE (1 << 17) /* General Overrun Error */
  70. #define AT91_ADC_ENDRX (1 << 18) /* End of RX Buffer */
  71. #define AT91_ADC_RXFUFF (1 << 19) /* RX Buffer Full */
  72. #define AT91_ADC_SR_9X5 0x30 /* Status Register for 9x5 */
  73. #define AT91_ADC_SR_DRDY_9X5 (1 << 24) /* Data Ready */
  74. #define AT91_ADC_LCDR 0x20 /* Last Converted Data Register */
  75. #define AT91_ADC_LDATA (0x3ff)
  76. #define AT91_ADC_IER 0x24 /* Interrupt Enable Register */
  77. #define AT91_ADC_IDR 0x28 /* Interrupt Disable Register */
  78. #define AT91_ADC_IMR 0x2C /* Interrupt Mask Register */
  79. #define AT91RL_ADC_IER_PEN (1 << 20)
  80. #define AT91RL_ADC_IER_NOPEN (1 << 21)
  81. #define AT91_ADC_IER_PEN (1 << 29)
  82. #define AT91_ADC_IER_NOPEN (1 << 30)
  83. #define AT91_ADC_IER_XRDY (1 << 20)
  84. #define AT91_ADC_IER_YRDY (1 << 21)
  85. #define AT91_ADC_IER_PRDY (1 << 22)
  86. #define AT91_ADC_ISR_PENS (1 << 31)
  87. #define AT91_ADC_CHR(n) (0x30 + ((n) * 4)) /* Channel Data Register N */
  88. #define AT91_ADC_DATA (0x3ff)
  89. #define AT91_ADC_CDR0_9X5 (0x50) /* Channel Data Register 0 for 9X5 */
  90. #define AT91_ADC_ACR 0x94 /* Analog Control Register */
  91. #define AT91_ADC_ACR_PENDETSENS (0x3 << 0) /* pull-up resistor */
  92. #define AT91_ADC_TSMR 0xB0
  93. #define AT91_ADC_TSMR_TSMODE (3 << 0) /* Touch Screen Mode */
  94. #define AT91_ADC_TSMR_TSMODE_NONE (0 << 0)
  95. #define AT91_ADC_TSMR_TSMODE_4WIRE_NO_PRESS (1 << 0)
  96. #define AT91_ADC_TSMR_TSMODE_4WIRE_PRESS (2 << 0)
  97. #define AT91_ADC_TSMR_TSMODE_5WIRE (3 << 0)
  98. #define AT91_ADC_TSMR_TSAV (3 << 4) /* Averages samples */
  99. #define AT91_ADC_TSMR_TSAV_(x) ((x) << 4)
  100. #define AT91_ADC_TSMR_SCTIM (0x0f << 16) /* Switch closure time */
  101. #define AT91_ADC_TSMR_PENDBC (0x0f << 28) /* Pen Debounce time */
  102. #define AT91_ADC_TSMR_PENDBC_(x) ((x) << 28)
  103. #define AT91_ADC_TSMR_NOTSDMA (1 << 22) /* No Touchscreen DMA */
  104. #define AT91_ADC_TSMR_PENDET_DIS (0 << 24) /* Pen contact detection disable */
  105. #define AT91_ADC_TSMR_PENDET_ENA (1 << 24) /* Pen contact detection enable */
  106. #define AT91_ADC_TSXPOSR 0xB4
  107. #define AT91_ADC_TSYPOSR 0xB8
  108. #define AT91_ADC_TSPRESSR 0xBC
  109. #define AT91_ADC_TRGR_9260 AT91_ADC_MR
  110. #define AT91_ADC_TRGR_9G45 0x08
  111. #define AT91_ADC_TRGR_9X5 0xC0
  112. /* Trigger Register bit field */
  113. #define AT91_ADC_TRGR_TRGPER (0xffff << 16)
  114. #define AT91_ADC_TRGR_TRGPER_(x) ((x) << 16)
  115. #define AT91_ADC_TRGR_TRGMOD (0x7 << 0)
  116. #define AT91_ADC_TRGR_NONE (0 << 0)
  117. #define AT91_ADC_TRGR_MOD_PERIOD_TRIG (5 << 0)
  118. #define AT91_ADC_CHAN(st, ch) \
  119. (st->registers->channel_base + (ch * 4))
  120. #define at91_adc_readl(st, reg) \
  121. (readl_relaxed(st->reg_base + reg))
  122. #define at91_adc_writel(st, reg, val) \
  123. (writel_relaxed(val, st->reg_base + reg))
  124. #define DRIVER_NAME "at91_adc"
  125. #define MAX_POS_BITS 12
  126. #define TOUCH_SAMPLE_PERIOD_US 2000 /* 2ms */
  127. #define TOUCH_PEN_DETECT_DEBOUNCE_US 200
  128. #define MAX_RLPOS_BITS 10
  129. #define TOUCH_SAMPLE_PERIOD_US_RL 10000 /* 10ms, the SoC can't keep up with 2ms */
  130. #define TOUCH_SHTIM 0xa
  131. /**
  132. * struct at91_adc_reg_desc - Various informations relative to registers
  133. * @channel_base: Base offset for the channel data registers
  134. * @drdy_mask: Mask of the DRDY field in the relevant registers
  135. (Interruptions registers mostly)
  136. * @status_register: Offset of the Interrupt Status Register
  137. * @trigger_register: Offset of the Trigger setup register
  138. * @mr_prescal_mask: Mask of the PRESCAL field in the adc MR register
  139. * @mr_startup_mask: Mask of the STARTUP field in the adc MR register
  140. */
  141. struct at91_adc_reg_desc {
  142. u8 channel_base;
  143. u32 drdy_mask;
  144. u8 status_register;
  145. u8 trigger_register;
  146. u32 mr_prescal_mask;
  147. u32 mr_startup_mask;
  148. };
  149. struct at91_adc_caps {
  150. bool has_ts; /* Support touch screen */
  151. bool has_tsmr; /* only at91sam9x5, sama5d3 have TSMR reg */
  152. /*
  153. * Numbers of sampling data will be averaged. Can be 0~3.
  154. * Hardware can average (2 ^ ts_filter_average) sample data.
  155. */
  156. u8 ts_filter_average;
  157. /* Pen Detection input pull-up resistor, can be 0~3 */
  158. u8 ts_pen_detect_sensitivity;
  159. /* startup time calculate function */
  160. u32 (*calc_startup_ticks)(u8 startup_time, u32 adc_clk_khz);
  161. u8 num_channels;
  162. struct at91_adc_reg_desc registers;
  163. };
  164. struct at91_adc_state {
  165. struct clk *adc_clk;
  166. u16 *buffer;
  167. unsigned long channels_mask;
  168. struct clk *clk;
  169. bool done;
  170. int irq;
  171. u16 last_value;
  172. struct mutex lock;
  173. u8 num_channels;
  174. void __iomem *reg_base;
  175. struct at91_adc_reg_desc *registers;
  176. u8 startup_time;
  177. u8 sample_hold_time;
  178. bool sleep_mode;
  179. struct iio_trigger **trig;
  180. struct at91_adc_trigger *trigger_list;
  181. u32 trigger_number;
  182. bool use_external;
  183. u32 vref_mv;
  184. u32 res; /* resolution used for convertions */
  185. bool low_res; /* the resolution corresponds to the lowest one */
  186. wait_queue_head_t wq_data_avail;
  187. struct at91_adc_caps *caps;
  188. /*
  189. * Following ADC channels are shared by touchscreen:
  190. *
  191. * CH0 -- Touch screen XP/UL
  192. * CH1 -- Touch screen XM/UR
  193. * CH2 -- Touch screen YP/LL
  194. * CH3 -- Touch screen YM/Sense
  195. * CH4 -- Touch screen LR(5-wire only)
  196. *
  197. * The bitfields below represents the reserved channel in the
  198. * touchscreen mode.
  199. */
  200. #define CHAN_MASK_TOUCHSCREEN_4WIRE (0xf << 0)
  201. #define CHAN_MASK_TOUCHSCREEN_5WIRE (0x1f << 0)
  202. enum atmel_adc_ts_type touchscreen_type;
  203. struct input_dev *ts_input;
  204. u16 ts_sample_period_val;
  205. u32 ts_pressure_threshold;
  206. u16 ts_pendbc;
  207. bool ts_bufferedmeasure;
  208. u32 ts_prev_absx;
  209. u32 ts_prev_absy;
  210. };
  211. static irqreturn_t at91_adc_trigger_handler(int irq, void *p)
  212. {
  213. struct iio_poll_func *pf = p;
  214. struct iio_dev *idev = pf->indio_dev;
  215. struct at91_adc_state *st = iio_priv(idev);
  216. int i, j = 0;
  217. for (i = 0; i < idev->masklength; i++) {
  218. if (!test_bit(i, idev->active_scan_mask))
  219. continue;
  220. st->buffer[j] = at91_adc_readl(st, AT91_ADC_CHAN(st, i));
  221. j++;
  222. }
  223. iio_push_to_buffers_with_timestamp(idev, st->buffer, pf->timestamp);
  224. iio_trigger_notify_done(idev->trig);
  225. /* Needed to ACK the DRDY interruption */
  226. at91_adc_readl(st, AT91_ADC_LCDR);
  227. enable_irq(st->irq);
  228. return IRQ_HANDLED;
  229. }
  230. /* Handler for classic adc channel eoc trigger */
  231. void handle_adc_eoc_trigger(int irq, struct iio_dev *idev)
  232. {
  233. struct at91_adc_state *st = iio_priv(idev);
  234. if (iio_buffer_enabled(idev)) {
  235. disable_irq_nosync(irq);
  236. iio_trigger_poll(idev->trig, iio_get_time_ns());
  237. } else {
  238. st->last_value = at91_adc_readl(st, AT91_ADC_LCDR);
  239. st->done = true;
  240. wake_up_interruptible(&st->wq_data_avail);
  241. }
  242. }
  243. static int at91_ts_sample(struct at91_adc_state *st)
  244. {
  245. unsigned int xscale, yscale, reg, z1, z2;
  246. unsigned int x, y, pres, xpos, ypos;
  247. unsigned int rxp = 1;
  248. unsigned int factor = 1000;
  249. struct iio_dev *idev = iio_priv_to_dev(st);
  250. unsigned int xyz_mask_bits = st->res;
  251. unsigned int xyz_mask = (1 << xyz_mask_bits) - 1;
  252. /* calculate position */
  253. /* x position = (x / xscale) * max, max = 2^MAX_POS_BITS - 1 */
  254. reg = at91_adc_readl(st, AT91_ADC_TSXPOSR);
  255. xpos = reg & xyz_mask;
  256. x = (xpos << MAX_POS_BITS) - xpos;
  257. xscale = (reg >> 16) & xyz_mask;
  258. if (xscale == 0) {
  259. dev_err(&idev->dev, "Error: xscale == 0!\n");
  260. return -1;
  261. }
  262. x /= xscale;
  263. /* y position = (y / yscale) * max, max = 2^MAX_POS_BITS - 1 */
  264. reg = at91_adc_readl(st, AT91_ADC_TSYPOSR);
  265. ypos = reg & xyz_mask;
  266. y = (ypos << MAX_POS_BITS) - ypos;
  267. yscale = (reg >> 16) & xyz_mask;
  268. if (yscale == 0) {
  269. dev_err(&idev->dev, "Error: yscale == 0!\n");
  270. return -1;
  271. }
  272. y /= yscale;
  273. /* calculate the pressure */
  274. reg = at91_adc_readl(st, AT91_ADC_TSPRESSR);
  275. z1 = reg & xyz_mask;
  276. z2 = (reg >> 16) & xyz_mask;
  277. if (z1 != 0)
  278. pres = rxp * (x * factor / 1024) * (z2 * factor / z1 - factor)
  279. / factor;
  280. else
  281. pres = st->ts_pressure_threshold; /* no pen contacted */
  282. dev_dbg(&idev->dev, "xpos = %d, xscale = %d, ypos = %d, yscale = %d, z1 = %d, z2 = %d, press = %d\n",
  283. xpos, xscale, ypos, yscale, z1, z2, pres);
  284. if (pres < st->ts_pressure_threshold) {
  285. dev_dbg(&idev->dev, "x = %d, y = %d, pressure = %d\n",
  286. x, y, pres / factor);
  287. input_report_abs(st->ts_input, ABS_X, x);
  288. input_report_abs(st->ts_input, ABS_Y, y);
  289. input_report_abs(st->ts_input, ABS_PRESSURE, pres);
  290. input_report_key(st->ts_input, BTN_TOUCH, 1);
  291. input_sync(st->ts_input);
  292. } else {
  293. dev_dbg(&idev->dev, "pressure too low: not reporting\n");
  294. }
  295. return 0;
  296. }
  297. static irqreturn_t at91_adc_rl_interrupt(int irq, void *private)
  298. {
  299. struct iio_dev *idev = private;
  300. struct at91_adc_state *st = iio_priv(idev);
  301. u32 status = at91_adc_readl(st, st->registers->status_register);
  302. unsigned int reg;
  303. status &= at91_adc_readl(st, AT91_ADC_IMR);
  304. if (status & st->registers->drdy_mask)
  305. handle_adc_eoc_trigger(irq, idev);
  306. if (status & AT91RL_ADC_IER_PEN) {
  307. /* Disabling pen debounce is required to get a NOPEN irq */
  308. reg = at91_adc_readl(st, AT91_ADC_MR);
  309. reg &= ~AT91_ADC_PENDBC;
  310. at91_adc_writel(st, AT91_ADC_MR, reg);
  311. at91_adc_writel(st, AT91_ADC_IDR, AT91RL_ADC_IER_PEN);
  312. at91_adc_writel(st, AT91_ADC_IER, AT91RL_ADC_IER_NOPEN
  313. | AT91_ADC_EOC(3));
  314. /* Set up period trigger for sampling */
  315. at91_adc_writel(st, st->registers->trigger_register,
  316. AT91_ADC_TRGR_MOD_PERIOD_TRIG |
  317. AT91_ADC_TRGR_TRGPER_(st->ts_sample_period_val));
  318. } else if (status & AT91RL_ADC_IER_NOPEN) {
  319. reg = at91_adc_readl(st, AT91_ADC_MR);
  320. reg |= AT91_ADC_PENDBC_(st->ts_pendbc) & AT91_ADC_PENDBC;
  321. at91_adc_writel(st, AT91_ADC_MR, reg);
  322. at91_adc_writel(st, st->registers->trigger_register,
  323. AT91_ADC_TRGR_NONE);
  324. at91_adc_writel(st, AT91_ADC_IDR, AT91RL_ADC_IER_NOPEN
  325. | AT91_ADC_EOC(3));
  326. at91_adc_writel(st, AT91_ADC_IER, AT91RL_ADC_IER_PEN);
  327. st->ts_bufferedmeasure = false;
  328. input_report_key(st->ts_input, BTN_TOUCH, 0);
  329. input_sync(st->ts_input);
  330. } else if (status & AT91_ADC_EOC(3)) {
  331. /* Conversion finished */
  332. if (st->ts_bufferedmeasure) {
  333. /*
  334. * Last measurement is always discarded, since it can
  335. * be erroneous.
  336. * Always report previous measurement
  337. */
  338. input_report_abs(st->ts_input, ABS_X, st->ts_prev_absx);
  339. input_report_abs(st->ts_input, ABS_Y, st->ts_prev_absy);
  340. input_report_key(st->ts_input, BTN_TOUCH, 1);
  341. input_sync(st->ts_input);
  342. } else
  343. st->ts_bufferedmeasure = true;
  344. /* Now make new measurement */
  345. st->ts_prev_absx = at91_adc_readl(st, AT91_ADC_CHAN(st, 3))
  346. << MAX_RLPOS_BITS;
  347. st->ts_prev_absx /= at91_adc_readl(st, AT91_ADC_CHAN(st, 2));
  348. st->ts_prev_absy = at91_adc_readl(st, AT91_ADC_CHAN(st, 1))
  349. << MAX_RLPOS_BITS;
  350. st->ts_prev_absy /= at91_adc_readl(st, AT91_ADC_CHAN(st, 0));
  351. }
  352. return IRQ_HANDLED;
  353. }
  354. static irqreturn_t at91_adc_9x5_interrupt(int irq, void *private)
  355. {
  356. struct iio_dev *idev = private;
  357. struct at91_adc_state *st = iio_priv(idev);
  358. u32 status = at91_adc_readl(st, st->registers->status_register);
  359. const uint32_t ts_data_irq_mask =
  360. AT91_ADC_IER_XRDY |
  361. AT91_ADC_IER_YRDY |
  362. AT91_ADC_IER_PRDY;
  363. if (status & st->registers->drdy_mask)
  364. handle_adc_eoc_trigger(irq, idev);
  365. if (status & AT91_ADC_IER_PEN) {
  366. at91_adc_writel(st, AT91_ADC_IDR, AT91_ADC_IER_PEN);
  367. at91_adc_writel(st, AT91_ADC_IER, AT91_ADC_IER_NOPEN |
  368. ts_data_irq_mask);
  369. /* Set up period trigger for sampling */
  370. at91_adc_writel(st, st->registers->trigger_register,
  371. AT91_ADC_TRGR_MOD_PERIOD_TRIG |
  372. AT91_ADC_TRGR_TRGPER_(st->ts_sample_period_val));
  373. } else if (status & AT91_ADC_IER_NOPEN) {
  374. at91_adc_writel(st, st->registers->trigger_register, 0);
  375. at91_adc_writel(st, AT91_ADC_IDR, AT91_ADC_IER_NOPEN |
  376. ts_data_irq_mask);
  377. at91_adc_writel(st, AT91_ADC_IER, AT91_ADC_IER_PEN);
  378. input_report_key(st->ts_input, BTN_TOUCH, 0);
  379. input_sync(st->ts_input);
  380. } else if ((status & ts_data_irq_mask) == ts_data_irq_mask) {
  381. /* Now all touchscreen data is ready */
  382. if (status & AT91_ADC_ISR_PENS) {
  383. /* validate data by pen contact */
  384. at91_ts_sample(st);
  385. } else {
  386. /* triggered by event that is no pen contact, just read
  387. * them to clean the interrupt and discard all.
  388. */
  389. at91_adc_readl(st, AT91_ADC_TSXPOSR);
  390. at91_adc_readl(st, AT91_ADC_TSYPOSR);
  391. at91_adc_readl(st, AT91_ADC_TSPRESSR);
  392. }
  393. }
  394. return IRQ_HANDLED;
  395. }
  396. static int at91_adc_channel_init(struct iio_dev *idev)
  397. {
  398. struct at91_adc_state *st = iio_priv(idev);
  399. struct iio_chan_spec *chan_array, *timestamp;
  400. int bit, idx = 0;
  401. unsigned long rsvd_mask = 0;
  402. /* If touchscreen is enable, then reserve the adc channels */
  403. if (st->touchscreen_type == ATMEL_ADC_TOUCHSCREEN_4WIRE)
  404. rsvd_mask = CHAN_MASK_TOUCHSCREEN_4WIRE;
  405. else if (st->touchscreen_type == ATMEL_ADC_TOUCHSCREEN_5WIRE)
  406. rsvd_mask = CHAN_MASK_TOUCHSCREEN_5WIRE;
  407. /* set up the channel mask to reserve touchscreen channels */
  408. st->channels_mask &= ~rsvd_mask;
  409. idev->num_channels = bitmap_weight(&st->channels_mask,
  410. st->num_channels) + 1;
  411. chan_array = devm_kzalloc(&idev->dev,
  412. ((idev->num_channels + 1) *
  413. sizeof(struct iio_chan_spec)),
  414. GFP_KERNEL);
  415. if (!chan_array)
  416. return -ENOMEM;
  417. for_each_set_bit(bit, &st->channels_mask, st->num_channels) {
  418. struct iio_chan_spec *chan = chan_array + idx;
  419. chan->type = IIO_VOLTAGE;
  420. chan->indexed = 1;
  421. chan->channel = bit;
  422. chan->scan_index = idx;
  423. chan->scan_type.sign = 'u';
  424. chan->scan_type.realbits = st->res;
  425. chan->scan_type.storagebits = 16;
  426. chan->info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE);
  427. chan->info_mask_separate = BIT(IIO_CHAN_INFO_RAW);
  428. idx++;
  429. }
  430. timestamp = chan_array + idx;
  431. timestamp->type = IIO_TIMESTAMP;
  432. timestamp->channel = -1;
  433. timestamp->scan_index = idx;
  434. timestamp->scan_type.sign = 's';
  435. timestamp->scan_type.realbits = 64;
  436. timestamp->scan_type.storagebits = 64;
  437. idev->channels = chan_array;
  438. return idev->num_channels;
  439. }
  440. static int at91_adc_get_trigger_value_by_name(struct iio_dev *idev,
  441. struct at91_adc_trigger *triggers,
  442. const char *trigger_name)
  443. {
  444. struct at91_adc_state *st = iio_priv(idev);
  445. int i;
  446. for (i = 0; i < st->trigger_number; i++) {
  447. char *name = kasprintf(GFP_KERNEL,
  448. "%s-dev%d-%s",
  449. idev->name,
  450. idev->id,
  451. triggers[i].name);
  452. if (!name)
  453. return -ENOMEM;
  454. if (strcmp(trigger_name, name) == 0) {
  455. kfree(name);
  456. if (triggers[i].value == 0)
  457. return -EINVAL;
  458. return triggers[i].value;
  459. }
  460. kfree(name);
  461. }
  462. return -EINVAL;
  463. }
  464. static int at91_adc_configure_trigger(struct iio_trigger *trig, bool state)
  465. {
  466. struct iio_dev *idev = iio_trigger_get_drvdata(trig);
  467. struct at91_adc_state *st = iio_priv(idev);
  468. struct iio_buffer *buffer = idev->buffer;
  469. struct at91_adc_reg_desc *reg = st->registers;
  470. u32 status = at91_adc_readl(st, reg->trigger_register);
  471. int value;
  472. u8 bit;
  473. value = at91_adc_get_trigger_value_by_name(idev,
  474. st->trigger_list,
  475. idev->trig->name);
  476. if (value < 0)
  477. return value;
  478. if (state) {
  479. st->buffer = kmalloc(idev->scan_bytes, GFP_KERNEL);
  480. if (st->buffer == NULL)
  481. return -ENOMEM;
  482. at91_adc_writel(st, reg->trigger_register,
  483. status | value);
  484. for_each_set_bit(bit, buffer->scan_mask,
  485. st->num_channels) {
  486. struct iio_chan_spec const *chan = idev->channels + bit;
  487. at91_adc_writel(st, AT91_ADC_CHER,
  488. AT91_ADC_CH(chan->channel));
  489. }
  490. at91_adc_writel(st, AT91_ADC_IER, reg->drdy_mask);
  491. } else {
  492. at91_adc_writel(st, AT91_ADC_IDR, reg->drdy_mask);
  493. at91_adc_writel(st, reg->trigger_register,
  494. status & ~value);
  495. for_each_set_bit(bit, buffer->scan_mask,
  496. st->num_channels) {
  497. struct iio_chan_spec const *chan = idev->channels + bit;
  498. at91_adc_writel(st, AT91_ADC_CHDR,
  499. AT91_ADC_CH(chan->channel));
  500. }
  501. kfree(st->buffer);
  502. }
  503. return 0;
  504. }
  505. static const struct iio_trigger_ops at91_adc_trigger_ops = {
  506. .owner = THIS_MODULE,
  507. .set_trigger_state = &at91_adc_configure_trigger,
  508. };
  509. static struct iio_trigger *at91_adc_allocate_trigger(struct iio_dev *idev,
  510. struct at91_adc_trigger *trigger)
  511. {
  512. struct iio_trigger *trig;
  513. int ret;
  514. trig = iio_trigger_alloc("%s-dev%d-%s", idev->name,
  515. idev->id, trigger->name);
  516. if (trig == NULL)
  517. return NULL;
  518. trig->dev.parent = idev->dev.parent;
  519. iio_trigger_set_drvdata(trig, idev);
  520. trig->ops = &at91_adc_trigger_ops;
  521. ret = iio_trigger_register(trig);
  522. if (ret)
  523. return NULL;
  524. return trig;
  525. }
  526. static int at91_adc_trigger_init(struct iio_dev *idev)
  527. {
  528. struct at91_adc_state *st = iio_priv(idev);
  529. int i, ret;
  530. st->trig = devm_kzalloc(&idev->dev,
  531. st->trigger_number * sizeof(*st->trig),
  532. GFP_KERNEL);
  533. if (st->trig == NULL) {
  534. ret = -ENOMEM;
  535. goto error_ret;
  536. }
  537. for (i = 0; i < st->trigger_number; i++) {
  538. if (st->trigger_list[i].is_external && !(st->use_external))
  539. continue;
  540. st->trig[i] = at91_adc_allocate_trigger(idev,
  541. st->trigger_list + i);
  542. if (st->trig[i] == NULL) {
  543. dev_err(&idev->dev,
  544. "Could not allocate trigger %d\n", i);
  545. ret = -ENOMEM;
  546. goto error_trigger;
  547. }
  548. }
  549. return 0;
  550. error_trigger:
  551. for (i--; i >= 0; i--) {
  552. iio_trigger_unregister(st->trig[i]);
  553. iio_trigger_free(st->trig[i]);
  554. }
  555. error_ret:
  556. return ret;
  557. }
  558. static void at91_adc_trigger_remove(struct iio_dev *idev)
  559. {
  560. struct at91_adc_state *st = iio_priv(idev);
  561. int i;
  562. for (i = 0; i < st->trigger_number; i++) {
  563. iio_trigger_unregister(st->trig[i]);
  564. iio_trigger_free(st->trig[i]);
  565. }
  566. }
  567. static int at91_adc_buffer_init(struct iio_dev *idev)
  568. {
  569. return iio_triggered_buffer_setup(idev, &iio_pollfunc_store_time,
  570. &at91_adc_trigger_handler, NULL);
  571. }
  572. static void at91_adc_buffer_remove(struct iio_dev *idev)
  573. {
  574. iio_triggered_buffer_cleanup(idev);
  575. }
  576. static int at91_adc_read_raw(struct iio_dev *idev,
  577. struct iio_chan_spec const *chan,
  578. int *val, int *val2, long mask)
  579. {
  580. struct at91_adc_state *st = iio_priv(idev);
  581. int ret;
  582. switch (mask) {
  583. case IIO_CHAN_INFO_RAW:
  584. mutex_lock(&st->lock);
  585. at91_adc_writel(st, AT91_ADC_CHER,
  586. AT91_ADC_CH(chan->channel));
  587. at91_adc_writel(st, AT91_ADC_IER, st->registers->drdy_mask);
  588. at91_adc_writel(st, AT91_ADC_CR, AT91_ADC_START);
  589. ret = wait_event_interruptible_timeout(st->wq_data_avail,
  590. st->done,
  591. msecs_to_jiffies(1000));
  592. if (ret == 0)
  593. ret = -ETIMEDOUT;
  594. if (ret < 0) {
  595. mutex_unlock(&st->lock);
  596. return ret;
  597. }
  598. *val = st->last_value;
  599. at91_adc_writel(st, AT91_ADC_CHDR,
  600. AT91_ADC_CH(chan->channel));
  601. at91_adc_writel(st, AT91_ADC_IDR, st->registers->drdy_mask);
  602. st->last_value = 0;
  603. st->done = false;
  604. mutex_unlock(&st->lock);
  605. return IIO_VAL_INT;
  606. case IIO_CHAN_INFO_SCALE:
  607. *val = st->vref_mv;
  608. *val2 = chan->scan_type.realbits;
  609. return IIO_VAL_FRACTIONAL_LOG2;
  610. default:
  611. break;
  612. }
  613. return -EINVAL;
  614. }
  615. static int at91_adc_of_get_resolution(struct at91_adc_state *st,
  616. struct platform_device *pdev)
  617. {
  618. struct iio_dev *idev = iio_priv_to_dev(st);
  619. struct device_node *np = pdev->dev.of_node;
  620. int count, i, ret = 0;
  621. char *res_name, *s;
  622. u32 *resolutions;
  623. count = of_property_count_strings(np, "atmel,adc-res-names");
  624. if (count < 2) {
  625. dev_err(&idev->dev, "You must specified at least two resolution names for "
  626. "adc-res-names property in the DT\n");
  627. return count;
  628. }
  629. resolutions = kmalloc(count * sizeof(*resolutions), GFP_KERNEL);
  630. if (!resolutions)
  631. return -ENOMEM;
  632. if (of_property_read_u32_array(np, "atmel,adc-res", resolutions, count)) {
  633. dev_err(&idev->dev, "Missing adc-res property in the DT.\n");
  634. ret = -ENODEV;
  635. goto ret;
  636. }
  637. if (of_property_read_string(np, "atmel,adc-use-res", (const char **)&res_name))
  638. res_name = "highres";
  639. for (i = 0; i < count; i++) {
  640. if (of_property_read_string_index(np, "atmel,adc-res-names", i, (const char **)&s))
  641. continue;
  642. if (strcmp(res_name, s))
  643. continue;
  644. st->res = resolutions[i];
  645. if (!strcmp(res_name, "lowres"))
  646. st->low_res = true;
  647. else
  648. st->low_res = false;
  649. dev_info(&idev->dev, "Resolution used: %u bits\n", st->res);
  650. goto ret;
  651. }
  652. dev_err(&idev->dev, "There is no resolution for %s\n", res_name);
  653. ret:
  654. kfree(resolutions);
  655. return ret;
  656. }
  657. static u32 calc_startup_ticks_9260(u8 startup_time, u32 adc_clk_khz)
  658. {
  659. /*
  660. * Number of ticks needed to cover the startup time of the ADC
  661. * as defined in the electrical characteristics of the board,
  662. * divided by 8. The formula thus is :
  663. * Startup Time = (ticks + 1) * 8 / ADC Clock
  664. */
  665. return round_up((startup_time * adc_clk_khz / 1000) - 1, 8) / 8;
  666. }
  667. static u32 calc_startup_ticks_9x5(u8 startup_time, u32 adc_clk_khz)
  668. {
  669. /*
  670. * For sama5d3x and at91sam9x5, the formula changes to:
  671. * Startup Time = <lookup_table_value> / ADC Clock
  672. */
  673. const int startup_lookup[] = {
  674. 0 , 8 , 16 , 24 ,
  675. 64 , 80 , 96 , 112,
  676. 512, 576, 640, 704,
  677. 768, 832, 896, 960
  678. };
  679. int i, size = ARRAY_SIZE(startup_lookup);
  680. unsigned int ticks;
  681. ticks = startup_time * adc_clk_khz / 1000;
  682. for (i = 0; i < size; i++)
  683. if (ticks < startup_lookup[i])
  684. break;
  685. ticks = i;
  686. if (ticks == size)
  687. /* Reach the end of lookup table */
  688. ticks = size - 1;
  689. return ticks;
  690. }
  691. static const struct of_device_id at91_adc_dt_ids[];
  692. static int at91_adc_probe_dt_ts(struct device_node *node,
  693. struct at91_adc_state *st, struct device *dev)
  694. {
  695. int ret;
  696. u32 prop;
  697. ret = of_property_read_u32(node, "atmel,adc-ts-wires", &prop);
  698. if (ret) {
  699. dev_info(dev, "ADC Touch screen is disabled.\n");
  700. return 0;
  701. }
  702. switch (prop) {
  703. case 4:
  704. case 5:
  705. st->touchscreen_type = prop;
  706. break;
  707. default:
  708. dev_err(dev, "Unsupported number of touchscreen wires (%d). Should be 4 or 5.\n", prop);
  709. return -EINVAL;
  710. }
  711. if (!st->caps->has_tsmr)
  712. return 0;
  713. prop = 0;
  714. of_property_read_u32(node, "atmel,adc-ts-pressure-threshold", &prop);
  715. st->ts_pressure_threshold = prop;
  716. if (st->ts_pressure_threshold) {
  717. return 0;
  718. } else {
  719. dev_err(dev, "Invalid pressure threshold for the touchscreen\n");
  720. return -EINVAL;
  721. }
  722. }
  723. static int at91_adc_probe_dt(struct at91_adc_state *st,
  724. struct platform_device *pdev)
  725. {
  726. struct iio_dev *idev = iio_priv_to_dev(st);
  727. struct device_node *node = pdev->dev.of_node;
  728. struct device_node *trig_node;
  729. int i = 0, ret;
  730. u32 prop;
  731. if (!node)
  732. return -EINVAL;
  733. st->caps = (struct at91_adc_caps *)
  734. of_match_device(at91_adc_dt_ids, &pdev->dev)->data;
  735. st->use_external = of_property_read_bool(node, "atmel,adc-use-external-triggers");
  736. if (of_property_read_u32(node, "atmel,adc-channels-used", &prop)) {
  737. dev_err(&idev->dev, "Missing adc-channels-used property in the DT.\n");
  738. ret = -EINVAL;
  739. goto error_ret;
  740. }
  741. st->channels_mask = prop;
  742. st->sleep_mode = of_property_read_bool(node, "atmel,adc-sleep-mode");
  743. if (of_property_read_u32(node, "atmel,adc-startup-time", &prop)) {
  744. dev_err(&idev->dev, "Missing adc-startup-time property in the DT.\n");
  745. ret = -EINVAL;
  746. goto error_ret;
  747. }
  748. st->startup_time = prop;
  749. prop = 0;
  750. of_property_read_u32(node, "atmel,adc-sample-hold-time", &prop);
  751. st->sample_hold_time = prop;
  752. if (of_property_read_u32(node, "atmel,adc-vref", &prop)) {
  753. dev_err(&idev->dev, "Missing adc-vref property in the DT.\n");
  754. ret = -EINVAL;
  755. goto error_ret;
  756. }
  757. st->vref_mv = prop;
  758. ret = at91_adc_of_get_resolution(st, pdev);
  759. if (ret)
  760. goto error_ret;
  761. st->registers = &st->caps->registers;
  762. st->num_channels = st->caps->num_channels;
  763. st->trigger_number = of_get_child_count(node);
  764. st->trigger_list = devm_kzalloc(&idev->dev, st->trigger_number *
  765. sizeof(struct at91_adc_trigger),
  766. GFP_KERNEL);
  767. if (!st->trigger_list) {
  768. dev_err(&idev->dev, "Could not allocate trigger list memory.\n");
  769. ret = -ENOMEM;
  770. goto error_ret;
  771. }
  772. for_each_child_of_node(node, trig_node) {
  773. struct at91_adc_trigger *trig = st->trigger_list + i;
  774. const char *name;
  775. if (of_property_read_string(trig_node, "trigger-name", &name)) {
  776. dev_err(&idev->dev, "Missing trigger-name property in the DT.\n");
  777. ret = -EINVAL;
  778. goto error_ret;
  779. }
  780. trig->name = name;
  781. if (of_property_read_u32(trig_node, "trigger-value", &prop)) {
  782. dev_err(&idev->dev, "Missing trigger-value property in the DT.\n");
  783. ret = -EINVAL;
  784. goto error_ret;
  785. }
  786. trig->value = prop;
  787. trig->is_external = of_property_read_bool(trig_node, "trigger-external");
  788. i++;
  789. }
  790. /* Check if touchscreen is supported. */
  791. if (st->caps->has_ts)
  792. return at91_adc_probe_dt_ts(node, st, &idev->dev);
  793. else
  794. dev_info(&idev->dev, "not support touchscreen in the adc compatible string.\n");
  795. return 0;
  796. error_ret:
  797. return ret;
  798. }
  799. static int at91_adc_probe_pdata(struct at91_adc_state *st,
  800. struct platform_device *pdev)
  801. {
  802. struct at91_adc_data *pdata = pdev->dev.platform_data;
  803. if (!pdata)
  804. return -EINVAL;
  805. st->caps = (struct at91_adc_caps *)
  806. platform_get_device_id(pdev)->driver_data;
  807. st->use_external = pdata->use_external_triggers;
  808. st->vref_mv = pdata->vref;
  809. st->channels_mask = pdata->channels_used;
  810. st->num_channels = st->caps->num_channels;
  811. st->startup_time = pdata->startup_time;
  812. st->trigger_number = pdata->trigger_number;
  813. st->trigger_list = pdata->trigger_list;
  814. st->registers = &st->caps->registers;
  815. st->touchscreen_type = pdata->touchscreen_type;
  816. return 0;
  817. }
  818. static const struct iio_info at91_adc_info = {
  819. .driver_module = THIS_MODULE,
  820. .read_raw = &at91_adc_read_raw,
  821. };
  822. /* Touchscreen related functions */
  823. static int atmel_ts_open(struct input_dev *dev)
  824. {
  825. struct at91_adc_state *st = input_get_drvdata(dev);
  826. if (st->caps->has_tsmr)
  827. at91_adc_writel(st, AT91_ADC_IER, AT91_ADC_IER_PEN);
  828. else
  829. at91_adc_writel(st, AT91_ADC_IER, AT91RL_ADC_IER_PEN);
  830. return 0;
  831. }
  832. static void atmel_ts_close(struct input_dev *dev)
  833. {
  834. struct at91_adc_state *st = input_get_drvdata(dev);
  835. if (st->caps->has_tsmr)
  836. at91_adc_writel(st, AT91_ADC_IDR, AT91_ADC_IER_PEN);
  837. else
  838. at91_adc_writel(st, AT91_ADC_IDR, AT91RL_ADC_IER_PEN);
  839. }
  840. static int at91_ts_hw_init(struct at91_adc_state *st, u32 adc_clk_khz)
  841. {
  842. u32 reg = 0;
  843. int i = 0;
  844. /* a Pen Detect Debounce Time is necessary for the ADC Touch to avoid
  845. * pen detect noise.
  846. * The formula is : Pen Detect Debounce Time = (2 ^ pendbc) / ADCClock
  847. */
  848. st->ts_pendbc = round_up(TOUCH_PEN_DETECT_DEBOUNCE_US * adc_clk_khz /
  849. 1000, 1);
  850. while (st->ts_pendbc >> ++i)
  851. ; /* Empty! Find the shift offset */
  852. if (abs(st->ts_pendbc - (1 << i)) < abs(st->ts_pendbc - (1 << (i - 1))))
  853. st->ts_pendbc = i;
  854. else
  855. st->ts_pendbc = i - 1;
  856. if (!st->caps->has_tsmr) {
  857. reg = at91_adc_readl(st, AT91_ADC_MR);
  858. reg |= AT91_ADC_TSAMOD_TS_ONLY_MODE | AT91_ADC_PENDET;
  859. reg |= AT91_ADC_PENDBC_(st->ts_pendbc) & AT91_ADC_PENDBC;
  860. at91_adc_writel(st, AT91_ADC_MR, reg);
  861. reg = AT91_ADC_TSR_SHTIM_(TOUCH_SHTIM) & AT91_ADC_TSR_SHTIM;
  862. at91_adc_writel(st, AT91_ADC_TSR, reg);
  863. st->ts_sample_period_val = round_up((TOUCH_SAMPLE_PERIOD_US_RL *
  864. adc_clk_khz / 1000) - 1, 1);
  865. return 0;
  866. }
  867. if (st->touchscreen_type == ATMEL_ADC_TOUCHSCREEN_4WIRE)
  868. reg = AT91_ADC_TSMR_TSMODE_4WIRE_PRESS;
  869. else
  870. reg = AT91_ADC_TSMR_TSMODE_5WIRE;
  871. reg |= AT91_ADC_TSMR_TSAV_(st->caps->ts_filter_average)
  872. & AT91_ADC_TSMR_TSAV;
  873. reg |= AT91_ADC_TSMR_PENDBC_(st->ts_pendbc) & AT91_ADC_TSMR_PENDBC;
  874. reg |= AT91_ADC_TSMR_NOTSDMA;
  875. reg |= AT91_ADC_TSMR_PENDET_ENA;
  876. reg |= 0x03 << 8; /* TSFREQ, needs to be bigger than TSAV */
  877. at91_adc_writel(st, AT91_ADC_TSMR, reg);
  878. /* Change adc internal resistor value for better pen detection,
  879. * default value is 100 kOhm.
  880. * 0 = 200 kOhm, 1 = 150 kOhm, 2 = 100 kOhm, 3 = 50 kOhm
  881. * option only available on ES2 and higher
  882. */
  883. at91_adc_writel(st, AT91_ADC_ACR, st->caps->ts_pen_detect_sensitivity
  884. & AT91_ADC_ACR_PENDETSENS);
  885. /* Sample Period Time = (TRGPER + 1) / ADCClock */
  886. st->ts_sample_period_val = round_up((TOUCH_SAMPLE_PERIOD_US *
  887. adc_clk_khz / 1000) - 1, 1);
  888. return 0;
  889. }
  890. static int at91_ts_register(struct at91_adc_state *st,
  891. struct platform_device *pdev)
  892. {
  893. struct input_dev *input;
  894. struct iio_dev *idev = iio_priv_to_dev(st);
  895. int ret;
  896. input = input_allocate_device();
  897. if (!input) {
  898. dev_err(&idev->dev, "Failed to allocate TS device!\n");
  899. return -ENOMEM;
  900. }
  901. input->name = DRIVER_NAME;
  902. input->id.bustype = BUS_HOST;
  903. input->dev.parent = &pdev->dev;
  904. input->open = atmel_ts_open;
  905. input->close = atmel_ts_close;
  906. __set_bit(EV_ABS, input->evbit);
  907. __set_bit(EV_KEY, input->evbit);
  908. __set_bit(BTN_TOUCH, input->keybit);
  909. if (st->caps->has_tsmr) {
  910. input_set_abs_params(input, ABS_X, 0, (1 << MAX_POS_BITS) - 1,
  911. 0, 0);
  912. input_set_abs_params(input, ABS_Y, 0, (1 << MAX_POS_BITS) - 1,
  913. 0, 0);
  914. input_set_abs_params(input, ABS_PRESSURE, 0, 0xffffff, 0, 0);
  915. } else {
  916. if (st->touchscreen_type != ATMEL_ADC_TOUCHSCREEN_4WIRE) {
  917. dev_err(&pdev->dev,
  918. "This touchscreen controller only support 4 wires\n");
  919. ret = -EINVAL;
  920. goto err;
  921. }
  922. input_set_abs_params(input, ABS_X, 0, (1 << MAX_RLPOS_BITS) - 1,
  923. 0, 0);
  924. input_set_abs_params(input, ABS_Y, 0, (1 << MAX_RLPOS_BITS) - 1,
  925. 0, 0);
  926. }
  927. st->ts_input = input;
  928. input_set_drvdata(input, st);
  929. ret = input_register_device(input);
  930. if (ret)
  931. goto err;
  932. return ret;
  933. err:
  934. input_free_device(st->ts_input);
  935. return ret;
  936. }
  937. static void at91_ts_unregister(struct at91_adc_state *st)
  938. {
  939. input_unregister_device(st->ts_input);
  940. }
  941. static int at91_adc_probe(struct platform_device *pdev)
  942. {
  943. unsigned int prsc, mstrclk, ticks, adc_clk, adc_clk_khz, shtim;
  944. int ret;
  945. struct iio_dev *idev;
  946. struct at91_adc_state *st;
  947. struct resource *res;
  948. u32 reg;
  949. idev = devm_iio_device_alloc(&pdev->dev, sizeof(struct at91_adc_state));
  950. if (!idev)
  951. return -ENOMEM;
  952. st = iio_priv(idev);
  953. if (pdev->dev.of_node)
  954. ret = at91_adc_probe_dt(st, pdev);
  955. else
  956. ret = at91_adc_probe_pdata(st, pdev);
  957. if (ret) {
  958. dev_err(&pdev->dev, "No platform data available.\n");
  959. return -EINVAL;
  960. }
  961. platform_set_drvdata(pdev, idev);
  962. idev->dev.parent = &pdev->dev;
  963. idev->name = dev_name(&pdev->dev);
  964. idev->modes = INDIO_DIRECT_MODE;
  965. idev->info = &at91_adc_info;
  966. st->irq = platform_get_irq(pdev, 0);
  967. if (st->irq < 0) {
  968. dev_err(&pdev->dev, "No IRQ ID is designated\n");
  969. return -ENODEV;
  970. }
  971. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  972. st->reg_base = devm_ioremap_resource(&pdev->dev, res);
  973. if (IS_ERR(st->reg_base)) {
  974. return PTR_ERR(st->reg_base);
  975. }
  976. /*
  977. * Disable all IRQs before setting up the handler
  978. */
  979. at91_adc_writel(st, AT91_ADC_CR, AT91_ADC_SWRST);
  980. at91_adc_writel(st, AT91_ADC_IDR, 0xFFFFFFFF);
  981. if (st->caps->has_tsmr)
  982. ret = request_irq(st->irq, at91_adc_9x5_interrupt, 0,
  983. pdev->dev.driver->name, idev);
  984. else
  985. ret = request_irq(st->irq, at91_adc_rl_interrupt, 0,
  986. pdev->dev.driver->name, idev);
  987. if (ret) {
  988. dev_err(&pdev->dev, "Failed to allocate IRQ.\n");
  989. return ret;
  990. }
  991. st->clk = devm_clk_get(&pdev->dev, "adc_clk");
  992. if (IS_ERR(st->clk)) {
  993. dev_err(&pdev->dev, "Failed to get the clock.\n");
  994. ret = PTR_ERR(st->clk);
  995. goto error_free_irq;
  996. }
  997. ret = clk_prepare_enable(st->clk);
  998. if (ret) {
  999. dev_err(&pdev->dev,
  1000. "Could not prepare or enable the clock.\n");
  1001. goto error_free_irq;
  1002. }
  1003. st->adc_clk = devm_clk_get(&pdev->dev, "adc_op_clk");
  1004. if (IS_ERR(st->adc_clk)) {
  1005. dev_err(&pdev->dev, "Failed to get the ADC clock.\n");
  1006. ret = PTR_ERR(st->adc_clk);
  1007. goto error_disable_clk;
  1008. }
  1009. ret = clk_prepare_enable(st->adc_clk);
  1010. if (ret) {
  1011. dev_err(&pdev->dev,
  1012. "Could not prepare or enable the ADC clock.\n");
  1013. goto error_disable_clk;
  1014. }
  1015. /*
  1016. * Prescaler rate computation using the formula from the Atmel's
  1017. * datasheet : ADC Clock = MCK / ((Prescaler + 1) * 2), ADC Clock being
  1018. * specified by the electrical characteristics of the board.
  1019. */
  1020. mstrclk = clk_get_rate(st->clk);
  1021. adc_clk = clk_get_rate(st->adc_clk);
  1022. adc_clk_khz = adc_clk / 1000;
  1023. dev_dbg(&pdev->dev, "Master clock is set as: %d Hz, adc_clk should set as: %d Hz\n",
  1024. mstrclk, adc_clk);
  1025. prsc = (mstrclk / (2 * adc_clk)) - 1;
  1026. if (!st->startup_time) {
  1027. dev_err(&pdev->dev, "No startup time available.\n");
  1028. ret = -EINVAL;
  1029. goto error_disable_adc_clk;
  1030. }
  1031. ticks = (*st->caps->calc_startup_ticks)(st->startup_time, adc_clk_khz);
  1032. /*
  1033. * a minimal Sample and Hold Time is necessary for the ADC to guarantee
  1034. * the best converted final value between two channels selection
  1035. * The formula thus is : Sample and Hold Time = (shtim + 1) / ADCClock
  1036. */
  1037. if (st->sample_hold_time > 0)
  1038. shtim = round_up((st->sample_hold_time * adc_clk_khz / 1000)
  1039. - 1, 1);
  1040. else
  1041. shtim = 0;
  1042. reg = AT91_ADC_PRESCAL_(prsc) & st->registers->mr_prescal_mask;
  1043. reg |= AT91_ADC_STARTUP_(ticks) & st->registers->mr_startup_mask;
  1044. if (st->low_res)
  1045. reg |= AT91_ADC_LOWRES;
  1046. if (st->sleep_mode)
  1047. reg |= AT91_ADC_SLEEP;
  1048. reg |= AT91_ADC_SHTIM_(shtim) & AT91_ADC_SHTIM;
  1049. at91_adc_writel(st, AT91_ADC_MR, reg);
  1050. /* Setup the ADC channels available on the board */
  1051. ret = at91_adc_channel_init(idev);
  1052. if (ret < 0) {
  1053. dev_err(&pdev->dev, "Couldn't initialize the channels.\n");
  1054. goto error_disable_adc_clk;
  1055. }
  1056. init_waitqueue_head(&st->wq_data_avail);
  1057. mutex_init(&st->lock);
  1058. /*
  1059. * Since touch screen will set trigger register as period trigger. So
  1060. * when touch screen is enabled, then we have to disable hardware
  1061. * trigger for classic adc.
  1062. */
  1063. if (!st->touchscreen_type) {
  1064. ret = at91_adc_buffer_init(idev);
  1065. if (ret < 0) {
  1066. dev_err(&pdev->dev, "Couldn't initialize the buffer.\n");
  1067. goto error_disable_adc_clk;
  1068. }
  1069. ret = at91_adc_trigger_init(idev);
  1070. if (ret < 0) {
  1071. dev_err(&pdev->dev, "Couldn't setup the triggers.\n");
  1072. at91_adc_buffer_remove(idev);
  1073. goto error_disable_adc_clk;
  1074. }
  1075. } else {
  1076. ret = at91_ts_register(st, pdev);
  1077. if (ret)
  1078. goto error_disable_adc_clk;
  1079. at91_ts_hw_init(st, adc_clk_khz);
  1080. }
  1081. ret = iio_device_register(idev);
  1082. if (ret < 0) {
  1083. dev_err(&pdev->dev, "Couldn't register the device.\n");
  1084. goto error_iio_device_register;
  1085. }
  1086. return 0;
  1087. error_iio_device_register:
  1088. if (!st->touchscreen_type) {
  1089. at91_adc_trigger_remove(idev);
  1090. at91_adc_buffer_remove(idev);
  1091. } else {
  1092. at91_ts_unregister(st);
  1093. }
  1094. error_disable_adc_clk:
  1095. clk_disable_unprepare(st->adc_clk);
  1096. error_disable_clk:
  1097. clk_disable_unprepare(st->clk);
  1098. error_free_irq:
  1099. free_irq(st->irq, idev);
  1100. return ret;
  1101. }
  1102. static int at91_adc_remove(struct platform_device *pdev)
  1103. {
  1104. struct iio_dev *idev = platform_get_drvdata(pdev);
  1105. struct at91_adc_state *st = iio_priv(idev);
  1106. iio_device_unregister(idev);
  1107. if (!st->touchscreen_type) {
  1108. at91_adc_trigger_remove(idev);
  1109. at91_adc_buffer_remove(idev);
  1110. } else {
  1111. at91_ts_unregister(st);
  1112. }
  1113. clk_disable_unprepare(st->adc_clk);
  1114. clk_disable_unprepare(st->clk);
  1115. free_irq(st->irq, idev);
  1116. return 0;
  1117. }
  1118. static struct at91_adc_caps at91sam9260_caps = {
  1119. .calc_startup_ticks = calc_startup_ticks_9260,
  1120. .num_channels = 4,
  1121. .registers = {
  1122. .channel_base = AT91_ADC_CHR(0),
  1123. .drdy_mask = AT91_ADC_DRDY,
  1124. .status_register = AT91_ADC_SR,
  1125. .trigger_register = AT91_ADC_TRGR_9260,
  1126. .mr_prescal_mask = AT91_ADC_PRESCAL_9260,
  1127. .mr_startup_mask = AT91_ADC_STARTUP_9260,
  1128. },
  1129. };
  1130. static struct at91_adc_caps at91sam9rl_caps = {
  1131. .has_ts = true,
  1132. .calc_startup_ticks = calc_startup_ticks_9260, /* same as 9260 */
  1133. .num_channels = 6,
  1134. .registers = {
  1135. .channel_base = AT91_ADC_CHR(0),
  1136. .drdy_mask = AT91_ADC_DRDY,
  1137. .status_register = AT91_ADC_SR,
  1138. .trigger_register = AT91_ADC_TRGR_9G45,
  1139. .mr_prescal_mask = AT91_ADC_PRESCAL_9260,
  1140. .mr_startup_mask = AT91_ADC_STARTUP_9G45,
  1141. },
  1142. };
  1143. static struct at91_adc_caps at91sam9g45_caps = {
  1144. .has_ts = true,
  1145. .calc_startup_ticks = calc_startup_ticks_9260, /* same as 9260 */
  1146. .num_channels = 8,
  1147. .registers = {
  1148. .channel_base = AT91_ADC_CHR(0),
  1149. .drdy_mask = AT91_ADC_DRDY,
  1150. .status_register = AT91_ADC_SR,
  1151. .trigger_register = AT91_ADC_TRGR_9G45,
  1152. .mr_prescal_mask = AT91_ADC_PRESCAL_9G45,
  1153. .mr_startup_mask = AT91_ADC_STARTUP_9G45,
  1154. },
  1155. };
  1156. static struct at91_adc_caps at91sam9x5_caps = {
  1157. .has_ts = true,
  1158. .has_tsmr = true,
  1159. .ts_filter_average = 3,
  1160. .ts_pen_detect_sensitivity = 2,
  1161. .calc_startup_ticks = calc_startup_ticks_9x5,
  1162. .num_channels = 12,
  1163. .registers = {
  1164. .channel_base = AT91_ADC_CDR0_9X5,
  1165. .drdy_mask = AT91_ADC_SR_DRDY_9X5,
  1166. .status_register = AT91_ADC_SR_9X5,
  1167. .trigger_register = AT91_ADC_TRGR_9X5,
  1168. /* prescal mask is same as 9G45 */
  1169. .mr_prescal_mask = AT91_ADC_PRESCAL_9G45,
  1170. .mr_startup_mask = AT91_ADC_STARTUP_9X5,
  1171. },
  1172. };
  1173. static const struct of_device_id at91_adc_dt_ids[] = {
  1174. { .compatible = "atmel,at91sam9260-adc", .data = &at91sam9260_caps },
  1175. { .compatible = "atmel,at91sam9rl-adc", .data = &at91sam9rl_caps },
  1176. { .compatible = "atmel,at91sam9g45-adc", .data = &at91sam9g45_caps },
  1177. { .compatible = "atmel,at91sam9x5-adc", .data = &at91sam9x5_caps },
  1178. {},
  1179. };
  1180. MODULE_DEVICE_TABLE(of, at91_adc_dt_ids);
  1181. static const struct platform_device_id at91_adc_ids[] = {
  1182. {
  1183. .name = "at91sam9260-adc",
  1184. .driver_data = (unsigned long)&at91sam9260_caps,
  1185. }, {
  1186. .name = "at91sam9rl-adc",
  1187. .driver_data = (unsigned long)&at91sam9rl_caps,
  1188. }, {
  1189. .name = "at91sam9g45-adc",
  1190. .driver_data = (unsigned long)&at91sam9g45_caps,
  1191. }, {
  1192. .name = "at91sam9x5-adc",
  1193. .driver_data = (unsigned long)&at91sam9x5_caps,
  1194. }, {
  1195. /* terminator */
  1196. }
  1197. };
  1198. MODULE_DEVICE_TABLE(platform, at91_adc_ids);
  1199. static struct platform_driver at91_adc_driver = {
  1200. .probe = at91_adc_probe,
  1201. .remove = at91_adc_remove,
  1202. .id_table = at91_adc_ids,
  1203. .driver = {
  1204. .name = DRIVER_NAME,
  1205. .of_match_table = of_match_ptr(at91_adc_dt_ids),
  1206. },
  1207. };
  1208. module_platform_driver(at91_adc_driver);
  1209. MODULE_LICENSE("GPL");
  1210. MODULE_DESCRIPTION("Atmel AT91 ADC Driver");
  1211. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");