ipu-prv.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #ifndef __IPU_PRV_H__
  16. #define __IPU_PRV_H__
  17. struct ipu_soc;
  18. #include <linux/types.h>
  19. #include <linux/device.h>
  20. #include <linux/clk.h>
  21. #include <linux/platform_device.h>
  22. #include <video/imx-ipu-v3.h>
  23. #define IPUV3_CHANNEL_CSI0 0
  24. #define IPUV3_CHANNEL_CSI1 1
  25. #define IPUV3_CHANNEL_CSI2 2
  26. #define IPUV3_CHANNEL_CSI3 3
  27. #define IPUV3_CHANNEL_MEM_BG_SYNC 23
  28. #define IPUV3_CHANNEL_MEM_FG_SYNC 27
  29. #define IPUV3_CHANNEL_MEM_DC_SYNC 28
  30. #define IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA 31
  31. #define IPUV3_CHANNEL_MEM_DC_ASYNC 41
  32. #define IPUV3_CHANNEL_ROT_ENC_MEM 45
  33. #define IPUV3_CHANNEL_ROT_VF_MEM 46
  34. #define IPUV3_CHANNEL_ROT_PP_MEM 47
  35. #define IPUV3_CHANNEL_ROT_ENC_MEM_OUT 48
  36. #define IPUV3_CHANNEL_ROT_VF_MEM_OUT 49
  37. #define IPUV3_CHANNEL_ROT_PP_MEM_OUT 50
  38. #define IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA 51
  39. #define IPU_MCU_T_DEFAULT 8
  40. #define IPU_CM_IDMAC_REG_OFS 0x00008000
  41. #define IPU_CM_IC_REG_OFS 0x00020000
  42. #define IPU_CM_IRT_REG_OFS 0x00028000
  43. #define IPU_CM_CSI0_REG_OFS 0x00030000
  44. #define IPU_CM_CSI1_REG_OFS 0x00038000
  45. #define IPU_CM_SMFC_REG_OFS 0x00050000
  46. #define IPU_CM_DC_REG_OFS 0x00058000
  47. #define IPU_CM_DMFC_REG_OFS 0x00060000
  48. /* Register addresses */
  49. /* IPU Common registers */
  50. #define IPU_CM_REG(offset) (offset)
  51. #define IPU_CONF IPU_CM_REG(0)
  52. #define IPU_SRM_PRI1 IPU_CM_REG(0x00a0)
  53. #define IPU_SRM_PRI2 IPU_CM_REG(0x00a4)
  54. #define IPU_FS_PROC_FLOW1 IPU_CM_REG(0x00a8)
  55. #define IPU_FS_PROC_FLOW2 IPU_CM_REG(0x00ac)
  56. #define IPU_FS_PROC_FLOW3 IPU_CM_REG(0x00b0)
  57. #define IPU_FS_DISP_FLOW1 IPU_CM_REG(0x00b4)
  58. #define IPU_FS_DISP_FLOW2 IPU_CM_REG(0x00b8)
  59. #define IPU_SKIP IPU_CM_REG(0x00bc)
  60. #define IPU_DISP_ALT_CONF IPU_CM_REG(0x00c0)
  61. #define IPU_DISP_GEN IPU_CM_REG(0x00c4)
  62. #define IPU_DISP_ALT1 IPU_CM_REG(0x00c8)
  63. #define IPU_DISP_ALT2 IPU_CM_REG(0x00cc)
  64. #define IPU_DISP_ALT3 IPU_CM_REG(0x00d0)
  65. #define IPU_DISP_ALT4 IPU_CM_REG(0x00d4)
  66. #define IPU_SNOOP IPU_CM_REG(0x00d8)
  67. #define IPU_MEM_RST IPU_CM_REG(0x00dc)
  68. #define IPU_PM IPU_CM_REG(0x00e0)
  69. #define IPU_GPR IPU_CM_REG(0x00e4)
  70. #define IPU_CHA_DB_MODE_SEL(ch) IPU_CM_REG(0x0150 + 4 * ((ch) / 32))
  71. #define IPU_ALT_CHA_DB_MODE_SEL(ch) IPU_CM_REG(0x0168 + 4 * ((ch) / 32))
  72. #define IPU_CHA_CUR_BUF(ch) IPU_CM_REG(0x023C + 4 * ((ch) / 32))
  73. #define IPU_ALT_CUR_BUF0 IPU_CM_REG(0x0244)
  74. #define IPU_ALT_CUR_BUF1 IPU_CM_REG(0x0248)
  75. #define IPU_SRM_STAT IPU_CM_REG(0x024C)
  76. #define IPU_PROC_TASK_STAT IPU_CM_REG(0x0250)
  77. #define IPU_DISP_TASK_STAT IPU_CM_REG(0x0254)
  78. #define IPU_CHA_BUF0_RDY(ch) IPU_CM_REG(0x0268 + 4 * ((ch) / 32))
  79. #define IPU_CHA_BUF1_RDY(ch) IPU_CM_REG(0x0270 + 4 * ((ch) / 32))
  80. #define IPU_ALT_CHA_BUF0_RDY(ch) IPU_CM_REG(0x0278 + 4 * ((ch) / 32))
  81. #define IPU_ALT_CHA_BUF1_RDY(ch) IPU_CM_REG(0x0280 + 4 * ((ch) / 32))
  82. #define IPU_INT_CTRL(n) IPU_CM_REG(0x003C + 4 * (n))
  83. #define IPU_INT_STAT(n) IPU_CM_REG(0x0200 + 4 * (n))
  84. #define IPU_DI0_COUNTER_RELEASE (1 << 24)
  85. #define IPU_DI1_COUNTER_RELEASE (1 << 25)
  86. #define IPU_IDMAC_REG(offset) (offset)
  87. #define IDMAC_CONF IPU_IDMAC_REG(0x0000)
  88. #define IDMAC_CHA_EN(ch) IPU_IDMAC_REG(0x0004 + 4 * ((ch) / 32))
  89. #define IDMAC_SEP_ALPHA IPU_IDMAC_REG(0x000c)
  90. #define IDMAC_ALT_SEP_ALPHA IPU_IDMAC_REG(0x0010)
  91. #define IDMAC_CHA_PRI(ch) IPU_IDMAC_REG(0x0014 + 4 * ((ch) / 32))
  92. #define IDMAC_WM_EN(ch) IPU_IDMAC_REG(0x001c + 4 * ((ch) / 32))
  93. #define IDMAC_CH_LOCK_EN_1 IPU_IDMAC_REG(0x0024)
  94. #define IDMAC_CH_LOCK_EN_2 IPU_IDMAC_REG(0x0028)
  95. #define IDMAC_SUB_ADDR_0 IPU_IDMAC_REG(0x002c)
  96. #define IDMAC_SUB_ADDR_1 IPU_IDMAC_REG(0x0030)
  97. #define IDMAC_SUB_ADDR_2 IPU_IDMAC_REG(0x0034)
  98. #define IDMAC_BAND_EN(ch) IPU_IDMAC_REG(0x0040 + 4 * ((ch) / 32))
  99. #define IDMAC_CHA_BUSY(ch) IPU_IDMAC_REG(0x0100 + 4 * ((ch) / 32))
  100. #define IPU_NUM_IRQS (32 * 15)
  101. enum ipu_modules {
  102. IPU_CONF_CSI0_EN = (1 << 0),
  103. IPU_CONF_CSI1_EN = (1 << 1),
  104. IPU_CONF_IC_EN = (1 << 2),
  105. IPU_CONF_ROT_EN = (1 << 3),
  106. IPU_CONF_ISP_EN = (1 << 4),
  107. IPU_CONF_DP_EN = (1 << 5),
  108. IPU_CONF_DI0_EN = (1 << 6),
  109. IPU_CONF_DI1_EN = (1 << 7),
  110. IPU_CONF_SMFC_EN = (1 << 8),
  111. IPU_CONF_DC_EN = (1 << 9),
  112. IPU_CONF_DMFC_EN = (1 << 10),
  113. IPU_CONF_VDI_EN = (1 << 12),
  114. IPU_CONF_IDMAC_DIS = (1 << 22),
  115. IPU_CONF_IC_DMFC_SEL = (1 << 25),
  116. IPU_CONF_IC_DMFC_SYNC = (1 << 26),
  117. IPU_CONF_VDI_DMFC_SYNC = (1 << 27),
  118. IPU_CONF_CSI0_DATA_SOURCE = (1 << 28),
  119. IPU_CONF_CSI1_DATA_SOURCE = (1 << 29),
  120. IPU_CONF_IC_INPUT = (1 << 30),
  121. IPU_CONF_CSI_SEL = (1 << 31),
  122. };
  123. struct ipuv3_channel {
  124. unsigned int num;
  125. bool enabled;
  126. bool busy;
  127. struct ipu_soc *ipu;
  128. };
  129. struct ipu_dc_priv;
  130. struct ipu_dmfc_priv;
  131. struct ipu_di;
  132. struct ipu_smfc_priv;
  133. struct ipu_devtype;
  134. struct ipu_soc {
  135. struct device *dev;
  136. const struct ipu_devtype *devtype;
  137. enum ipuv3_type ipu_type;
  138. spinlock_t lock;
  139. struct mutex channel_lock;
  140. void __iomem *cm_reg;
  141. void __iomem *idmac_reg;
  142. struct ipu_ch_param __iomem *cpmem_base;
  143. int usecount;
  144. struct clk *clk;
  145. struct ipuv3_channel channel[64];
  146. int irq_sync;
  147. int irq_err;
  148. struct irq_domain *domain;
  149. struct ipu_dc_priv *dc_priv;
  150. struct ipu_dp_priv *dp_priv;
  151. struct ipu_dmfc_priv *dmfc_priv;
  152. struct ipu_di *di_priv[2];
  153. struct ipu_smfc_priv *smfc_priv;
  154. };
  155. void ipu_srm_dp_sync_update(struct ipu_soc *ipu);
  156. int ipu_module_enable(struct ipu_soc *ipu, u32 mask);
  157. int ipu_module_disable(struct ipu_soc *ipu, u32 mask);
  158. bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno);
  159. int ipu_wait_interrupt(struct ipu_soc *ipu, int irq, int ms);
  160. int ipu_di_init(struct ipu_soc *ipu, struct device *dev, int id,
  161. unsigned long base, u32 module, struct clk *ipu_clk);
  162. void ipu_di_exit(struct ipu_soc *ipu, int id);
  163. int ipu_dmfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
  164. struct clk *ipu_clk);
  165. void ipu_dmfc_exit(struct ipu_soc *ipu);
  166. int ipu_dp_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
  167. void ipu_dp_exit(struct ipu_soc *ipu);
  168. int ipu_dc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
  169. unsigned long template_base);
  170. void ipu_dc_exit(struct ipu_soc *ipu);
  171. int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
  172. void ipu_cpmem_exit(struct ipu_soc *ipu);
  173. int ipu_smfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
  174. void ipu_smfc_exit(struct ipu_soc *ipu);
  175. #endif /* __IPU_PRV_H__ */