si.c 205 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "sid.h"
  32. #include "atom.h"
  33. #include "si_blit_shaders.h"
  34. #include "clearstate_si.h"
  35. #include "radeon_ucode.h"
  36. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  37. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  38. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  39. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  40. MODULE_FIRMWARE("radeon/TAHITI_mc2.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_smc.bin");
  43. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  44. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_mc2.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_smc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_mc2.bin");
  55. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  56. MODULE_FIRMWARE("radeon/VERDE_smc.bin");
  57. MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
  58. MODULE_FIRMWARE("radeon/OLAND_me.bin");
  59. MODULE_FIRMWARE("radeon/OLAND_ce.bin");
  60. MODULE_FIRMWARE("radeon/OLAND_mc.bin");
  61. MODULE_FIRMWARE("radeon/OLAND_mc2.bin");
  62. MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
  63. MODULE_FIRMWARE("radeon/OLAND_smc.bin");
  64. MODULE_FIRMWARE("radeon/HAINAN_pfp.bin");
  65. MODULE_FIRMWARE("radeon/HAINAN_me.bin");
  66. MODULE_FIRMWARE("radeon/HAINAN_ce.bin");
  67. MODULE_FIRMWARE("radeon/HAINAN_mc.bin");
  68. MODULE_FIRMWARE("radeon/HAINAN_mc2.bin");
  69. MODULE_FIRMWARE("radeon/HAINAN_rlc.bin");
  70. MODULE_FIRMWARE("radeon/HAINAN_smc.bin");
  71. static u32 si_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  72. static void si_pcie_gen3_enable(struct radeon_device *rdev);
  73. static void si_program_aspm(struct radeon_device *rdev);
  74. extern void sumo_rlc_fini(struct radeon_device *rdev);
  75. extern int sumo_rlc_init(struct radeon_device *rdev);
  76. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  77. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  78. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  79. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  80. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  81. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  82. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  83. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  84. static void si_enable_gui_idle_interrupt(struct radeon_device *rdev,
  85. bool enable);
  86. static void si_init_pg(struct radeon_device *rdev);
  87. static void si_init_cg(struct radeon_device *rdev);
  88. static void si_fini_pg(struct radeon_device *rdev);
  89. static void si_fini_cg(struct radeon_device *rdev);
  90. static void si_rlc_stop(struct radeon_device *rdev);
  91. static const u32 verde_rlc_save_restore_register_list[] =
  92. {
  93. (0x8000 << 16) | (0x98f4 >> 2),
  94. 0x00000000,
  95. (0x8040 << 16) | (0x98f4 >> 2),
  96. 0x00000000,
  97. (0x8000 << 16) | (0xe80 >> 2),
  98. 0x00000000,
  99. (0x8040 << 16) | (0xe80 >> 2),
  100. 0x00000000,
  101. (0x8000 << 16) | (0x89bc >> 2),
  102. 0x00000000,
  103. (0x8040 << 16) | (0x89bc >> 2),
  104. 0x00000000,
  105. (0x8000 << 16) | (0x8c1c >> 2),
  106. 0x00000000,
  107. (0x8040 << 16) | (0x8c1c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0x98f0 >> 2),
  110. 0x00000000,
  111. (0x9c00 << 16) | (0xe7c >> 2),
  112. 0x00000000,
  113. (0x8000 << 16) | (0x9148 >> 2),
  114. 0x00000000,
  115. (0x8040 << 16) | (0x9148 >> 2),
  116. 0x00000000,
  117. (0x9c00 << 16) | (0x9150 >> 2),
  118. 0x00000000,
  119. (0x9c00 << 16) | (0x897c >> 2),
  120. 0x00000000,
  121. (0x9c00 << 16) | (0x8d8c >> 2),
  122. 0x00000000,
  123. (0x9c00 << 16) | (0xac54 >> 2),
  124. 0X00000000,
  125. 0x3,
  126. (0x9c00 << 16) | (0x98f8 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x9910 >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9914 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9918 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x991c >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x9920 >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9924 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9928 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x992c >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x9930 >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9934 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9938 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x993c >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x9940 >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9944 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9948 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x994c >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x9950 >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9954 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9958 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x995c >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x9960 >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9964 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9968 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x996c >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x9970 >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x9974 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x9978 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x997c >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x9980 >> 2),
  185. 0x00000000,
  186. (0x9c00 << 16) | (0x9984 >> 2),
  187. 0x00000000,
  188. (0x9c00 << 16) | (0x9988 >> 2),
  189. 0x00000000,
  190. (0x9c00 << 16) | (0x998c >> 2),
  191. 0x00000000,
  192. (0x9c00 << 16) | (0x8c00 >> 2),
  193. 0x00000000,
  194. (0x9c00 << 16) | (0x8c14 >> 2),
  195. 0x00000000,
  196. (0x9c00 << 16) | (0x8c04 >> 2),
  197. 0x00000000,
  198. (0x9c00 << 16) | (0x8c08 >> 2),
  199. 0x00000000,
  200. (0x8000 << 16) | (0x9b7c >> 2),
  201. 0x00000000,
  202. (0x8040 << 16) | (0x9b7c >> 2),
  203. 0x00000000,
  204. (0x8000 << 16) | (0xe84 >> 2),
  205. 0x00000000,
  206. (0x8040 << 16) | (0xe84 >> 2),
  207. 0x00000000,
  208. (0x8000 << 16) | (0x89c0 >> 2),
  209. 0x00000000,
  210. (0x8040 << 16) | (0x89c0 >> 2),
  211. 0x00000000,
  212. (0x8000 << 16) | (0x914c >> 2),
  213. 0x00000000,
  214. (0x8040 << 16) | (0x914c >> 2),
  215. 0x00000000,
  216. (0x8000 << 16) | (0x8c20 >> 2),
  217. 0x00000000,
  218. (0x8040 << 16) | (0x8c20 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x9354 >> 2),
  221. 0x00000000,
  222. (0x8040 << 16) | (0x9354 >> 2),
  223. 0x00000000,
  224. (0x9c00 << 16) | (0x9060 >> 2),
  225. 0x00000000,
  226. (0x9c00 << 16) | (0x9364 >> 2),
  227. 0x00000000,
  228. (0x9c00 << 16) | (0x9100 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x913c >> 2),
  231. 0x00000000,
  232. (0x8000 << 16) | (0x90e0 >> 2),
  233. 0x00000000,
  234. (0x8000 << 16) | (0x90e4 >> 2),
  235. 0x00000000,
  236. (0x8000 << 16) | (0x90e8 >> 2),
  237. 0x00000000,
  238. (0x8040 << 16) | (0x90e0 >> 2),
  239. 0x00000000,
  240. (0x8040 << 16) | (0x90e4 >> 2),
  241. 0x00000000,
  242. (0x8040 << 16) | (0x90e8 >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x8bcc >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x8b24 >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x88c4 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0x8e50 >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0x8c0c >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0x8e58 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0x8e5c >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0x9508 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x950c >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x9494 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0xac0c >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0xac10 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0xac14 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0xae00 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0xac08 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x88d4 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x88c8 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x88cc >> 2),
  279. 0x00000000,
  280. (0x9c00 << 16) | (0x89b0 >> 2),
  281. 0x00000000,
  282. (0x9c00 << 16) | (0x8b10 >> 2),
  283. 0x00000000,
  284. (0x9c00 << 16) | (0x8a14 >> 2),
  285. 0x00000000,
  286. (0x9c00 << 16) | (0x9830 >> 2),
  287. 0x00000000,
  288. (0x9c00 << 16) | (0x9834 >> 2),
  289. 0x00000000,
  290. (0x9c00 << 16) | (0x9838 >> 2),
  291. 0x00000000,
  292. (0x9c00 << 16) | (0x9a10 >> 2),
  293. 0x00000000,
  294. (0x8000 << 16) | (0x9870 >> 2),
  295. 0x00000000,
  296. (0x8000 << 16) | (0x9874 >> 2),
  297. 0x00000000,
  298. (0x8001 << 16) | (0x9870 >> 2),
  299. 0x00000000,
  300. (0x8001 << 16) | (0x9874 >> 2),
  301. 0x00000000,
  302. (0x8040 << 16) | (0x9870 >> 2),
  303. 0x00000000,
  304. (0x8040 << 16) | (0x9874 >> 2),
  305. 0x00000000,
  306. (0x8041 << 16) | (0x9870 >> 2),
  307. 0x00000000,
  308. (0x8041 << 16) | (0x9874 >> 2),
  309. 0x00000000,
  310. 0x00000000
  311. };
  312. static const u32 tahiti_golden_rlc_registers[] =
  313. {
  314. 0xc424, 0xffffffff, 0x00601005,
  315. 0xc47c, 0xffffffff, 0x10104040,
  316. 0xc488, 0xffffffff, 0x0100000a,
  317. 0xc314, 0xffffffff, 0x00000800,
  318. 0xc30c, 0xffffffff, 0x800000f4,
  319. 0xf4a8, 0xffffffff, 0x00000000
  320. };
  321. static const u32 tahiti_golden_registers[] =
  322. {
  323. 0x9a10, 0x00010000, 0x00018208,
  324. 0x9830, 0xffffffff, 0x00000000,
  325. 0x9834, 0xf00fffff, 0x00000400,
  326. 0x9838, 0x0002021c, 0x00020200,
  327. 0xc78, 0x00000080, 0x00000000,
  328. 0xd030, 0x000300c0, 0x00800040,
  329. 0xd830, 0x000300c0, 0x00800040,
  330. 0x5bb0, 0x000000f0, 0x00000070,
  331. 0x5bc0, 0x00200000, 0x50100000,
  332. 0x7030, 0x31000311, 0x00000011,
  333. 0x277c, 0x00000003, 0x000007ff,
  334. 0x240c, 0x000007ff, 0x00000000,
  335. 0x8a14, 0xf000001f, 0x00000007,
  336. 0x8b24, 0xffffffff, 0x00ffffff,
  337. 0x8b10, 0x0000ff0f, 0x00000000,
  338. 0x28a4c, 0x07ffffff, 0x4e000000,
  339. 0x28350, 0x3f3f3fff, 0x2a00126a,
  340. 0x30, 0x000000ff, 0x0040,
  341. 0x34, 0x00000040, 0x00004040,
  342. 0x9100, 0x07ffffff, 0x03000000,
  343. 0x8e88, 0x01ff1f3f, 0x00000000,
  344. 0x8e84, 0x01ff1f3f, 0x00000000,
  345. 0x9060, 0x0000007f, 0x00000020,
  346. 0x9508, 0x00010000, 0x00010000,
  347. 0xac14, 0x00000200, 0x000002fb,
  348. 0xac10, 0xffffffff, 0x0000543b,
  349. 0xac0c, 0xffffffff, 0xa9210876,
  350. 0x88d0, 0xffffffff, 0x000fff40,
  351. 0x88d4, 0x0000001f, 0x00000010,
  352. 0x1410, 0x20000000, 0x20fffed8,
  353. 0x15c0, 0x000c0fc0, 0x000c0400
  354. };
  355. static const u32 tahiti_golden_registers2[] =
  356. {
  357. 0xc64, 0x00000001, 0x00000001
  358. };
  359. static const u32 pitcairn_golden_rlc_registers[] =
  360. {
  361. 0xc424, 0xffffffff, 0x00601004,
  362. 0xc47c, 0xffffffff, 0x10102020,
  363. 0xc488, 0xffffffff, 0x01000020,
  364. 0xc314, 0xffffffff, 0x00000800,
  365. 0xc30c, 0xffffffff, 0x800000a4
  366. };
  367. static const u32 pitcairn_golden_registers[] =
  368. {
  369. 0x9a10, 0x00010000, 0x00018208,
  370. 0x9830, 0xffffffff, 0x00000000,
  371. 0x9834, 0xf00fffff, 0x00000400,
  372. 0x9838, 0x0002021c, 0x00020200,
  373. 0xc78, 0x00000080, 0x00000000,
  374. 0xd030, 0x000300c0, 0x00800040,
  375. 0xd830, 0x000300c0, 0x00800040,
  376. 0x5bb0, 0x000000f0, 0x00000070,
  377. 0x5bc0, 0x00200000, 0x50100000,
  378. 0x7030, 0x31000311, 0x00000011,
  379. 0x2ae4, 0x00073ffe, 0x000022a2,
  380. 0x240c, 0x000007ff, 0x00000000,
  381. 0x8a14, 0xf000001f, 0x00000007,
  382. 0x8b24, 0xffffffff, 0x00ffffff,
  383. 0x8b10, 0x0000ff0f, 0x00000000,
  384. 0x28a4c, 0x07ffffff, 0x4e000000,
  385. 0x28350, 0x3f3f3fff, 0x2a00126a,
  386. 0x30, 0x000000ff, 0x0040,
  387. 0x34, 0x00000040, 0x00004040,
  388. 0x9100, 0x07ffffff, 0x03000000,
  389. 0x9060, 0x0000007f, 0x00000020,
  390. 0x9508, 0x00010000, 0x00010000,
  391. 0xac14, 0x000003ff, 0x000000f7,
  392. 0xac10, 0xffffffff, 0x00000000,
  393. 0xac0c, 0xffffffff, 0x32761054,
  394. 0x88d4, 0x0000001f, 0x00000010,
  395. 0x15c0, 0x000c0fc0, 0x000c0400
  396. };
  397. static const u32 verde_golden_rlc_registers[] =
  398. {
  399. 0xc424, 0xffffffff, 0x033f1005,
  400. 0xc47c, 0xffffffff, 0x10808020,
  401. 0xc488, 0xffffffff, 0x00800008,
  402. 0xc314, 0xffffffff, 0x00001000,
  403. 0xc30c, 0xffffffff, 0x80010014
  404. };
  405. static const u32 verde_golden_registers[] =
  406. {
  407. 0x9a10, 0x00010000, 0x00018208,
  408. 0x9830, 0xffffffff, 0x00000000,
  409. 0x9834, 0xf00fffff, 0x00000400,
  410. 0x9838, 0x0002021c, 0x00020200,
  411. 0xc78, 0x00000080, 0x00000000,
  412. 0xd030, 0x000300c0, 0x00800040,
  413. 0xd030, 0x000300c0, 0x00800040,
  414. 0xd830, 0x000300c0, 0x00800040,
  415. 0xd830, 0x000300c0, 0x00800040,
  416. 0x5bb0, 0x000000f0, 0x00000070,
  417. 0x5bc0, 0x00200000, 0x50100000,
  418. 0x7030, 0x31000311, 0x00000011,
  419. 0x2ae4, 0x00073ffe, 0x000022a2,
  420. 0x2ae4, 0x00073ffe, 0x000022a2,
  421. 0x2ae4, 0x00073ffe, 0x000022a2,
  422. 0x240c, 0x000007ff, 0x00000000,
  423. 0x240c, 0x000007ff, 0x00000000,
  424. 0x240c, 0x000007ff, 0x00000000,
  425. 0x8a14, 0xf000001f, 0x00000007,
  426. 0x8a14, 0xf000001f, 0x00000007,
  427. 0x8a14, 0xf000001f, 0x00000007,
  428. 0x8b24, 0xffffffff, 0x00ffffff,
  429. 0x8b10, 0x0000ff0f, 0x00000000,
  430. 0x28a4c, 0x07ffffff, 0x4e000000,
  431. 0x28350, 0x3f3f3fff, 0x0000124a,
  432. 0x28350, 0x3f3f3fff, 0x0000124a,
  433. 0x28350, 0x3f3f3fff, 0x0000124a,
  434. 0x30, 0x000000ff, 0x0040,
  435. 0x34, 0x00000040, 0x00004040,
  436. 0x9100, 0x07ffffff, 0x03000000,
  437. 0x9100, 0x07ffffff, 0x03000000,
  438. 0x8e88, 0x01ff1f3f, 0x00000000,
  439. 0x8e88, 0x01ff1f3f, 0x00000000,
  440. 0x8e88, 0x01ff1f3f, 0x00000000,
  441. 0x8e84, 0x01ff1f3f, 0x00000000,
  442. 0x8e84, 0x01ff1f3f, 0x00000000,
  443. 0x8e84, 0x01ff1f3f, 0x00000000,
  444. 0x9060, 0x0000007f, 0x00000020,
  445. 0x9508, 0x00010000, 0x00010000,
  446. 0xac14, 0x000003ff, 0x00000003,
  447. 0xac14, 0x000003ff, 0x00000003,
  448. 0xac14, 0x000003ff, 0x00000003,
  449. 0xac10, 0xffffffff, 0x00000000,
  450. 0xac10, 0xffffffff, 0x00000000,
  451. 0xac10, 0xffffffff, 0x00000000,
  452. 0xac0c, 0xffffffff, 0x00001032,
  453. 0xac0c, 0xffffffff, 0x00001032,
  454. 0xac0c, 0xffffffff, 0x00001032,
  455. 0x88d4, 0x0000001f, 0x00000010,
  456. 0x88d4, 0x0000001f, 0x00000010,
  457. 0x88d4, 0x0000001f, 0x00000010,
  458. 0x15c0, 0x000c0fc0, 0x000c0400
  459. };
  460. static const u32 oland_golden_rlc_registers[] =
  461. {
  462. 0xc424, 0xffffffff, 0x00601005,
  463. 0xc47c, 0xffffffff, 0x10104040,
  464. 0xc488, 0xffffffff, 0x0100000a,
  465. 0xc314, 0xffffffff, 0x00000800,
  466. 0xc30c, 0xffffffff, 0x800000f4
  467. };
  468. static const u32 oland_golden_registers[] =
  469. {
  470. 0x9a10, 0x00010000, 0x00018208,
  471. 0x9830, 0xffffffff, 0x00000000,
  472. 0x9834, 0xf00fffff, 0x00000400,
  473. 0x9838, 0x0002021c, 0x00020200,
  474. 0xc78, 0x00000080, 0x00000000,
  475. 0xd030, 0x000300c0, 0x00800040,
  476. 0xd830, 0x000300c0, 0x00800040,
  477. 0x5bb0, 0x000000f0, 0x00000070,
  478. 0x5bc0, 0x00200000, 0x50100000,
  479. 0x7030, 0x31000311, 0x00000011,
  480. 0x2ae4, 0x00073ffe, 0x000022a2,
  481. 0x240c, 0x000007ff, 0x00000000,
  482. 0x8a14, 0xf000001f, 0x00000007,
  483. 0x8b24, 0xffffffff, 0x00ffffff,
  484. 0x8b10, 0x0000ff0f, 0x00000000,
  485. 0x28a4c, 0x07ffffff, 0x4e000000,
  486. 0x28350, 0x3f3f3fff, 0x00000082,
  487. 0x30, 0x000000ff, 0x0040,
  488. 0x34, 0x00000040, 0x00004040,
  489. 0x9100, 0x07ffffff, 0x03000000,
  490. 0x9060, 0x0000007f, 0x00000020,
  491. 0x9508, 0x00010000, 0x00010000,
  492. 0xac14, 0x000003ff, 0x000000f3,
  493. 0xac10, 0xffffffff, 0x00000000,
  494. 0xac0c, 0xffffffff, 0x00003210,
  495. 0x88d4, 0x0000001f, 0x00000010,
  496. 0x15c0, 0x000c0fc0, 0x000c0400
  497. };
  498. static const u32 hainan_golden_registers[] =
  499. {
  500. 0x9a10, 0x00010000, 0x00018208,
  501. 0x9830, 0xffffffff, 0x00000000,
  502. 0x9834, 0xf00fffff, 0x00000400,
  503. 0x9838, 0x0002021c, 0x00020200,
  504. 0xd0c0, 0xff000fff, 0x00000100,
  505. 0xd030, 0x000300c0, 0x00800040,
  506. 0xd8c0, 0xff000fff, 0x00000100,
  507. 0xd830, 0x000300c0, 0x00800040,
  508. 0x2ae4, 0x00073ffe, 0x000022a2,
  509. 0x240c, 0x000007ff, 0x00000000,
  510. 0x8a14, 0xf000001f, 0x00000007,
  511. 0x8b24, 0xffffffff, 0x00ffffff,
  512. 0x8b10, 0x0000ff0f, 0x00000000,
  513. 0x28a4c, 0x07ffffff, 0x4e000000,
  514. 0x28350, 0x3f3f3fff, 0x00000000,
  515. 0x30, 0x000000ff, 0x0040,
  516. 0x34, 0x00000040, 0x00004040,
  517. 0x9100, 0x03e00000, 0x03600000,
  518. 0x9060, 0x0000007f, 0x00000020,
  519. 0x9508, 0x00010000, 0x00010000,
  520. 0xac14, 0x000003ff, 0x000000f1,
  521. 0xac10, 0xffffffff, 0x00000000,
  522. 0xac0c, 0xffffffff, 0x00003210,
  523. 0x88d4, 0x0000001f, 0x00000010,
  524. 0x15c0, 0x000c0fc0, 0x000c0400
  525. };
  526. static const u32 hainan_golden_registers2[] =
  527. {
  528. 0x98f8, 0xffffffff, 0x02010001
  529. };
  530. static const u32 tahiti_mgcg_cgcg_init[] =
  531. {
  532. 0xc400, 0xffffffff, 0xfffffffc,
  533. 0x802c, 0xffffffff, 0xe0000000,
  534. 0x9a60, 0xffffffff, 0x00000100,
  535. 0x92a4, 0xffffffff, 0x00000100,
  536. 0xc164, 0xffffffff, 0x00000100,
  537. 0x9774, 0xffffffff, 0x00000100,
  538. 0x8984, 0xffffffff, 0x06000100,
  539. 0x8a18, 0xffffffff, 0x00000100,
  540. 0x92a0, 0xffffffff, 0x00000100,
  541. 0xc380, 0xffffffff, 0x00000100,
  542. 0x8b28, 0xffffffff, 0x00000100,
  543. 0x9144, 0xffffffff, 0x00000100,
  544. 0x8d88, 0xffffffff, 0x00000100,
  545. 0x8d8c, 0xffffffff, 0x00000100,
  546. 0x9030, 0xffffffff, 0x00000100,
  547. 0x9034, 0xffffffff, 0x00000100,
  548. 0x9038, 0xffffffff, 0x00000100,
  549. 0x903c, 0xffffffff, 0x00000100,
  550. 0xad80, 0xffffffff, 0x00000100,
  551. 0xac54, 0xffffffff, 0x00000100,
  552. 0x897c, 0xffffffff, 0x06000100,
  553. 0x9868, 0xffffffff, 0x00000100,
  554. 0x9510, 0xffffffff, 0x00000100,
  555. 0xaf04, 0xffffffff, 0x00000100,
  556. 0xae04, 0xffffffff, 0x00000100,
  557. 0x949c, 0xffffffff, 0x00000100,
  558. 0x802c, 0xffffffff, 0xe0000000,
  559. 0x9160, 0xffffffff, 0x00010000,
  560. 0x9164, 0xffffffff, 0x00030002,
  561. 0x9168, 0xffffffff, 0x00040007,
  562. 0x916c, 0xffffffff, 0x00060005,
  563. 0x9170, 0xffffffff, 0x00090008,
  564. 0x9174, 0xffffffff, 0x00020001,
  565. 0x9178, 0xffffffff, 0x00040003,
  566. 0x917c, 0xffffffff, 0x00000007,
  567. 0x9180, 0xffffffff, 0x00060005,
  568. 0x9184, 0xffffffff, 0x00090008,
  569. 0x9188, 0xffffffff, 0x00030002,
  570. 0x918c, 0xffffffff, 0x00050004,
  571. 0x9190, 0xffffffff, 0x00000008,
  572. 0x9194, 0xffffffff, 0x00070006,
  573. 0x9198, 0xffffffff, 0x000a0009,
  574. 0x919c, 0xffffffff, 0x00040003,
  575. 0x91a0, 0xffffffff, 0x00060005,
  576. 0x91a4, 0xffffffff, 0x00000009,
  577. 0x91a8, 0xffffffff, 0x00080007,
  578. 0x91ac, 0xffffffff, 0x000b000a,
  579. 0x91b0, 0xffffffff, 0x00050004,
  580. 0x91b4, 0xffffffff, 0x00070006,
  581. 0x91b8, 0xffffffff, 0x0008000b,
  582. 0x91bc, 0xffffffff, 0x000a0009,
  583. 0x91c0, 0xffffffff, 0x000d000c,
  584. 0x91c4, 0xffffffff, 0x00060005,
  585. 0x91c8, 0xffffffff, 0x00080007,
  586. 0x91cc, 0xffffffff, 0x0000000b,
  587. 0x91d0, 0xffffffff, 0x000a0009,
  588. 0x91d4, 0xffffffff, 0x000d000c,
  589. 0x91d8, 0xffffffff, 0x00070006,
  590. 0x91dc, 0xffffffff, 0x00090008,
  591. 0x91e0, 0xffffffff, 0x0000000c,
  592. 0x91e4, 0xffffffff, 0x000b000a,
  593. 0x91e8, 0xffffffff, 0x000e000d,
  594. 0x91ec, 0xffffffff, 0x00080007,
  595. 0x91f0, 0xffffffff, 0x000a0009,
  596. 0x91f4, 0xffffffff, 0x0000000d,
  597. 0x91f8, 0xffffffff, 0x000c000b,
  598. 0x91fc, 0xffffffff, 0x000f000e,
  599. 0x9200, 0xffffffff, 0x00090008,
  600. 0x9204, 0xffffffff, 0x000b000a,
  601. 0x9208, 0xffffffff, 0x000c000f,
  602. 0x920c, 0xffffffff, 0x000e000d,
  603. 0x9210, 0xffffffff, 0x00110010,
  604. 0x9214, 0xffffffff, 0x000a0009,
  605. 0x9218, 0xffffffff, 0x000c000b,
  606. 0x921c, 0xffffffff, 0x0000000f,
  607. 0x9220, 0xffffffff, 0x000e000d,
  608. 0x9224, 0xffffffff, 0x00110010,
  609. 0x9228, 0xffffffff, 0x000b000a,
  610. 0x922c, 0xffffffff, 0x000d000c,
  611. 0x9230, 0xffffffff, 0x00000010,
  612. 0x9234, 0xffffffff, 0x000f000e,
  613. 0x9238, 0xffffffff, 0x00120011,
  614. 0x923c, 0xffffffff, 0x000c000b,
  615. 0x9240, 0xffffffff, 0x000e000d,
  616. 0x9244, 0xffffffff, 0x00000011,
  617. 0x9248, 0xffffffff, 0x0010000f,
  618. 0x924c, 0xffffffff, 0x00130012,
  619. 0x9250, 0xffffffff, 0x000d000c,
  620. 0x9254, 0xffffffff, 0x000f000e,
  621. 0x9258, 0xffffffff, 0x00100013,
  622. 0x925c, 0xffffffff, 0x00120011,
  623. 0x9260, 0xffffffff, 0x00150014,
  624. 0x9264, 0xffffffff, 0x000e000d,
  625. 0x9268, 0xffffffff, 0x0010000f,
  626. 0x926c, 0xffffffff, 0x00000013,
  627. 0x9270, 0xffffffff, 0x00120011,
  628. 0x9274, 0xffffffff, 0x00150014,
  629. 0x9278, 0xffffffff, 0x000f000e,
  630. 0x927c, 0xffffffff, 0x00110010,
  631. 0x9280, 0xffffffff, 0x00000014,
  632. 0x9284, 0xffffffff, 0x00130012,
  633. 0x9288, 0xffffffff, 0x00160015,
  634. 0x928c, 0xffffffff, 0x0010000f,
  635. 0x9290, 0xffffffff, 0x00120011,
  636. 0x9294, 0xffffffff, 0x00000015,
  637. 0x9298, 0xffffffff, 0x00140013,
  638. 0x929c, 0xffffffff, 0x00170016,
  639. 0x9150, 0xffffffff, 0x96940200,
  640. 0x8708, 0xffffffff, 0x00900100,
  641. 0xc478, 0xffffffff, 0x00000080,
  642. 0xc404, 0xffffffff, 0x0020003f,
  643. 0x30, 0xffffffff, 0x0000001c,
  644. 0x34, 0x000f0000, 0x000f0000,
  645. 0x160c, 0xffffffff, 0x00000100,
  646. 0x1024, 0xffffffff, 0x00000100,
  647. 0x102c, 0x00000101, 0x00000000,
  648. 0x20a8, 0xffffffff, 0x00000104,
  649. 0x264c, 0x000c0000, 0x000c0000,
  650. 0x2648, 0x000c0000, 0x000c0000,
  651. 0x55e4, 0xff000fff, 0x00000100,
  652. 0x55e8, 0x00000001, 0x00000001,
  653. 0x2f50, 0x00000001, 0x00000001,
  654. 0x30cc, 0xc0000fff, 0x00000104,
  655. 0xc1e4, 0x00000001, 0x00000001,
  656. 0xd0c0, 0xfffffff0, 0x00000100,
  657. 0xd8c0, 0xfffffff0, 0x00000100
  658. };
  659. static const u32 pitcairn_mgcg_cgcg_init[] =
  660. {
  661. 0xc400, 0xffffffff, 0xfffffffc,
  662. 0x802c, 0xffffffff, 0xe0000000,
  663. 0x9a60, 0xffffffff, 0x00000100,
  664. 0x92a4, 0xffffffff, 0x00000100,
  665. 0xc164, 0xffffffff, 0x00000100,
  666. 0x9774, 0xffffffff, 0x00000100,
  667. 0x8984, 0xffffffff, 0x06000100,
  668. 0x8a18, 0xffffffff, 0x00000100,
  669. 0x92a0, 0xffffffff, 0x00000100,
  670. 0xc380, 0xffffffff, 0x00000100,
  671. 0x8b28, 0xffffffff, 0x00000100,
  672. 0x9144, 0xffffffff, 0x00000100,
  673. 0x8d88, 0xffffffff, 0x00000100,
  674. 0x8d8c, 0xffffffff, 0x00000100,
  675. 0x9030, 0xffffffff, 0x00000100,
  676. 0x9034, 0xffffffff, 0x00000100,
  677. 0x9038, 0xffffffff, 0x00000100,
  678. 0x903c, 0xffffffff, 0x00000100,
  679. 0xad80, 0xffffffff, 0x00000100,
  680. 0xac54, 0xffffffff, 0x00000100,
  681. 0x897c, 0xffffffff, 0x06000100,
  682. 0x9868, 0xffffffff, 0x00000100,
  683. 0x9510, 0xffffffff, 0x00000100,
  684. 0xaf04, 0xffffffff, 0x00000100,
  685. 0xae04, 0xffffffff, 0x00000100,
  686. 0x949c, 0xffffffff, 0x00000100,
  687. 0x802c, 0xffffffff, 0xe0000000,
  688. 0x9160, 0xffffffff, 0x00010000,
  689. 0x9164, 0xffffffff, 0x00030002,
  690. 0x9168, 0xffffffff, 0x00040007,
  691. 0x916c, 0xffffffff, 0x00060005,
  692. 0x9170, 0xffffffff, 0x00090008,
  693. 0x9174, 0xffffffff, 0x00020001,
  694. 0x9178, 0xffffffff, 0x00040003,
  695. 0x917c, 0xffffffff, 0x00000007,
  696. 0x9180, 0xffffffff, 0x00060005,
  697. 0x9184, 0xffffffff, 0x00090008,
  698. 0x9188, 0xffffffff, 0x00030002,
  699. 0x918c, 0xffffffff, 0x00050004,
  700. 0x9190, 0xffffffff, 0x00000008,
  701. 0x9194, 0xffffffff, 0x00070006,
  702. 0x9198, 0xffffffff, 0x000a0009,
  703. 0x919c, 0xffffffff, 0x00040003,
  704. 0x91a0, 0xffffffff, 0x00060005,
  705. 0x91a4, 0xffffffff, 0x00000009,
  706. 0x91a8, 0xffffffff, 0x00080007,
  707. 0x91ac, 0xffffffff, 0x000b000a,
  708. 0x91b0, 0xffffffff, 0x00050004,
  709. 0x91b4, 0xffffffff, 0x00070006,
  710. 0x91b8, 0xffffffff, 0x0008000b,
  711. 0x91bc, 0xffffffff, 0x000a0009,
  712. 0x91c0, 0xffffffff, 0x000d000c,
  713. 0x9200, 0xffffffff, 0x00090008,
  714. 0x9204, 0xffffffff, 0x000b000a,
  715. 0x9208, 0xffffffff, 0x000c000f,
  716. 0x920c, 0xffffffff, 0x000e000d,
  717. 0x9210, 0xffffffff, 0x00110010,
  718. 0x9214, 0xffffffff, 0x000a0009,
  719. 0x9218, 0xffffffff, 0x000c000b,
  720. 0x921c, 0xffffffff, 0x0000000f,
  721. 0x9220, 0xffffffff, 0x000e000d,
  722. 0x9224, 0xffffffff, 0x00110010,
  723. 0x9228, 0xffffffff, 0x000b000a,
  724. 0x922c, 0xffffffff, 0x000d000c,
  725. 0x9230, 0xffffffff, 0x00000010,
  726. 0x9234, 0xffffffff, 0x000f000e,
  727. 0x9238, 0xffffffff, 0x00120011,
  728. 0x923c, 0xffffffff, 0x000c000b,
  729. 0x9240, 0xffffffff, 0x000e000d,
  730. 0x9244, 0xffffffff, 0x00000011,
  731. 0x9248, 0xffffffff, 0x0010000f,
  732. 0x924c, 0xffffffff, 0x00130012,
  733. 0x9250, 0xffffffff, 0x000d000c,
  734. 0x9254, 0xffffffff, 0x000f000e,
  735. 0x9258, 0xffffffff, 0x00100013,
  736. 0x925c, 0xffffffff, 0x00120011,
  737. 0x9260, 0xffffffff, 0x00150014,
  738. 0x9150, 0xffffffff, 0x96940200,
  739. 0x8708, 0xffffffff, 0x00900100,
  740. 0xc478, 0xffffffff, 0x00000080,
  741. 0xc404, 0xffffffff, 0x0020003f,
  742. 0x30, 0xffffffff, 0x0000001c,
  743. 0x34, 0x000f0000, 0x000f0000,
  744. 0x160c, 0xffffffff, 0x00000100,
  745. 0x1024, 0xffffffff, 0x00000100,
  746. 0x102c, 0x00000101, 0x00000000,
  747. 0x20a8, 0xffffffff, 0x00000104,
  748. 0x55e4, 0xff000fff, 0x00000100,
  749. 0x55e8, 0x00000001, 0x00000001,
  750. 0x2f50, 0x00000001, 0x00000001,
  751. 0x30cc, 0xc0000fff, 0x00000104,
  752. 0xc1e4, 0x00000001, 0x00000001,
  753. 0xd0c0, 0xfffffff0, 0x00000100,
  754. 0xd8c0, 0xfffffff0, 0x00000100
  755. };
  756. static const u32 verde_mgcg_cgcg_init[] =
  757. {
  758. 0xc400, 0xffffffff, 0xfffffffc,
  759. 0x802c, 0xffffffff, 0xe0000000,
  760. 0x9a60, 0xffffffff, 0x00000100,
  761. 0x92a4, 0xffffffff, 0x00000100,
  762. 0xc164, 0xffffffff, 0x00000100,
  763. 0x9774, 0xffffffff, 0x00000100,
  764. 0x8984, 0xffffffff, 0x06000100,
  765. 0x8a18, 0xffffffff, 0x00000100,
  766. 0x92a0, 0xffffffff, 0x00000100,
  767. 0xc380, 0xffffffff, 0x00000100,
  768. 0x8b28, 0xffffffff, 0x00000100,
  769. 0x9144, 0xffffffff, 0x00000100,
  770. 0x8d88, 0xffffffff, 0x00000100,
  771. 0x8d8c, 0xffffffff, 0x00000100,
  772. 0x9030, 0xffffffff, 0x00000100,
  773. 0x9034, 0xffffffff, 0x00000100,
  774. 0x9038, 0xffffffff, 0x00000100,
  775. 0x903c, 0xffffffff, 0x00000100,
  776. 0xad80, 0xffffffff, 0x00000100,
  777. 0xac54, 0xffffffff, 0x00000100,
  778. 0x897c, 0xffffffff, 0x06000100,
  779. 0x9868, 0xffffffff, 0x00000100,
  780. 0x9510, 0xffffffff, 0x00000100,
  781. 0xaf04, 0xffffffff, 0x00000100,
  782. 0xae04, 0xffffffff, 0x00000100,
  783. 0x949c, 0xffffffff, 0x00000100,
  784. 0x802c, 0xffffffff, 0xe0000000,
  785. 0x9160, 0xffffffff, 0x00010000,
  786. 0x9164, 0xffffffff, 0x00030002,
  787. 0x9168, 0xffffffff, 0x00040007,
  788. 0x916c, 0xffffffff, 0x00060005,
  789. 0x9170, 0xffffffff, 0x00090008,
  790. 0x9174, 0xffffffff, 0x00020001,
  791. 0x9178, 0xffffffff, 0x00040003,
  792. 0x917c, 0xffffffff, 0x00000007,
  793. 0x9180, 0xffffffff, 0x00060005,
  794. 0x9184, 0xffffffff, 0x00090008,
  795. 0x9188, 0xffffffff, 0x00030002,
  796. 0x918c, 0xffffffff, 0x00050004,
  797. 0x9190, 0xffffffff, 0x00000008,
  798. 0x9194, 0xffffffff, 0x00070006,
  799. 0x9198, 0xffffffff, 0x000a0009,
  800. 0x919c, 0xffffffff, 0x00040003,
  801. 0x91a0, 0xffffffff, 0x00060005,
  802. 0x91a4, 0xffffffff, 0x00000009,
  803. 0x91a8, 0xffffffff, 0x00080007,
  804. 0x91ac, 0xffffffff, 0x000b000a,
  805. 0x91b0, 0xffffffff, 0x00050004,
  806. 0x91b4, 0xffffffff, 0x00070006,
  807. 0x91b8, 0xffffffff, 0x0008000b,
  808. 0x91bc, 0xffffffff, 0x000a0009,
  809. 0x91c0, 0xffffffff, 0x000d000c,
  810. 0x9200, 0xffffffff, 0x00090008,
  811. 0x9204, 0xffffffff, 0x000b000a,
  812. 0x9208, 0xffffffff, 0x000c000f,
  813. 0x920c, 0xffffffff, 0x000e000d,
  814. 0x9210, 0xffffffff, 0x00110010,
  815. 0x9214, 0xffffffff, 0x000a0009,
  816. 0x9218, 0xffffffff, 0x000c000b,
  817. 0x921c, 0xffffffff, 0x0000000f,
  818. 0x9220, 0xffffffff, 0x000e000d,
  819. 0x9224, 0xffffffff, 0x00110010,
  820. 0x9228, 0xffffffff, 0x000b000a,
  821. 0x922c, 0xffffffff, 0x000d000c,
  822. 0x9230, 0xffffffff, 0x00000010,
  823. 0x9234, 0xffffffff, 0x000f000e,
  824. 0x9238, 0xffffffff, 0x00120011,
  825. 0x923c, 0xffffffff, 0x000c000b,
  826. 0x9240, 0xffffffff, 0x000e000d,
  827. 0x9244, 0xffffffff, 0x00000011,
  828. 0x9248, 0xffffffff, 0x0010000f,
  829. 0x924c, 0xffffffff, 0x00130012,
  830. 0x9250, 0xffffffff, 0x000d000c,
  831. 0x9254, 0xffffffff, 0x000f000e,
  832. 0x9258, 0xffffffff, 0x00100013,
  833. 0x925c, 0xffffffff, 0x00120011,
  834. 0x9260, 0xffffffff, 0x00150014,
  835. 0x9150, 0xffffffff, 0x96940200,
  836. 0x8708, 0xffffffff, 0x00900100,
  837. 0xc478, 0xffffffff, 0x00000080,
  838. 0xc404, 0xffffffff, 0x0020003f,
  839. 0x30, 0xffffffff, 0x0000001c,
  840. 0x34, 0x000f0000, 0x000f0000,
  841. 0x160c, 0xffffffff, 0x00000100,
  842. 0x1024, 0xffffffff, 0x00000100,
  843. 0x102c, 0x00000101, 0x00000000,
  844. 0x20a8, 0xffffffff, 0x00000104,
  845. 0x264c, 0x000c0000, 0x000c0000,
  846. 0x2648, 0x000c0000, 0x000c0000,
  847. 0x55e4, 0xff000fff, 0x00000100,
  848. 0x55e8, 0x00000001, 0x00000001,
  849. 0x2f50, 0x00000001, 0x00000001,
  850. 0x30cc, 0xc0000fff, 0x00000104,
  851. 0xc1e4, 0x00000001, 0x00000001,
  852. 0xd0c0, 0xfffffff0, 0x00000100,
  853. 0xd8c0, 0xfffffff0, 0x00000100
  854. };
  855. static const u32 oland_mgcg_cgcg_init[] =
  856. {
  857. 0xc400, 0xffffffff, 0xfffffffc,
  858. 0x802c, 0xffffffff, 0xe0000000,
  859. 0x9a60, 0xffffffff, 0x00000100,
  860. 0x92a4, 0xffffffff, 0x00000100,
  861. 0xc164, 0xffffffff, 0x00000100,
  862. 0x9774, 0xffffffff, 0x00000100,
  863. 0x8984, 0xffffffff, 0x06000100,
  864. 0x8a18, 0xffffffff, 0x00000100,
  865. 0x92a0, 0xffffffff, 0x00000100,
  866. 0xc380, 0xffffffff, 0x00000100,
  867. 0x8b28, 0xffffffff, 0x00000100,
  868. 0x9144, 0xffffffff, 0x00000100,
  869. 0x8d88, 0xffffffff, 0x00000100,
  870. 0x8d8c, 0xffffffff, 0x00000100,
  871. 0x9030, 0xffffffff, 0x00000100,
  872. 0x9034, 0xffffffff, 0x00000100,
  873. 0x9038, 0xffffffff, 0x00000100,
  874. 0x903c, 0xffffffff, 0x00000100,
  875. 0xad80, 0xffffffff, 0x00000100,
  876. 0xac54, 0xffffffff, 0x00000100,
  877. 0x897c, 0xffffffff, 0x06000100,
  878. 0x9868, 0xffffffff, 0x00000100,
  879. 0x9510, 0xffffffff, 0x00000100,
  880. 0xaf04, 0xffffffff, 0x00000100,
  881. 0xae04, 0xffffffff, 0x00000100,
  882. 0x949c, 0xffffffff, 0x00000100,
  883. 0x802c, 0xffffffff, 0xe0000000,
  884. 0x9160, 0xffffffff, 0x00010000,
  885. 0x9164, 0xffffffff, 0x00030002,
  886. 0x9168, 0xffffffff, 0x00040007,
  887. 0x916c, 0xffffffff, 0x00060005,
  888. 0x9170, 0xffffffff, 0x00090008,
  889. 0x9174, 0xffffffff, 0x00020001,
  890. 0x9178, 0xffffffff, 0x00040003,
  891. 0x917c, 0xffffffff, 0x00000007,
  892. 0x9180, 0xffffffff, 0x00060005,
  893. 0x9184, 0xffffffff, 0x00090008,
  894. 0x9188, 0xffffffff, 0x00030002,
  895. 0x918c, 0xffffffff, 0x00050004,
  896. 0x9190, 0xffffffff, 0x00000008,
  897. 0x9194, 0xffffffff, 0x00070006,
  898. 0x9198, 0xffffffff, 0x000a0009,
  899. 0x919c, 0xffffffff, 0x00040003,
  900. 0x91a0, 0xffffffff, 0x00060005,
  901. 0x91a4, 0xffffffff, 0x00000009,
  902. 0x91a8, 0xffffffff, 0x00080007,
  903. 0x91ac, 0xffffffff, 0x000b000a,
  904. 0x91b0, 0xffffffff, 0x00050004,
  905. 0x91b4, 0xffffffff, 0x00070006,
  906. 0x91b8, 0xffffffff, 0x0008000b,
  907. 0x91bc, 0xffffffff, 0x000a0009,
  908. 0x91c0, 0xffffffff, 0x000d000c,
  909. 0x91c4, 0xffffffff, 0x00060005,
  910. 0x91c8, 0xffffffff, 0x00080007,
  911. 0x91cc, 0xffffffff, 0x0000000b,
  912. 0x91d0, 0xffffffff, 0x000a0009,
  913. 0x91d4, 0xffffffff, 0x000d000c,
  914. 0x9150, 0xffffffff, 0x96940200,
  915. 0x8708, 0xffffffff, 0x00900100,
  916. 0xc478, 0xffffffff, 0x00000080,
  917. 0xc404, 0xffffffff, 0x0020003f,
  918. 0x30, 0xffffffff, 0x0000001c,
  919. 0x34, 0x000f0000, 0x000f0000,
  920. 0x160c, 0xffffffff, 0x00000100,
  921. 0x1024, 0xffffffff, 0x00000100,
  922. 0x102c, 0x00000101, 0x00000000,
  923. 0x20a8, 0xffffffff, 0x00000104,
  924. 0x264c, 0x000c0000, 0x000c0000,
  925. 0x2648, 0x000c0000, 0x000c0000,
  926. 0x55e4, 0xff000fff, 0x00000100,
  927. 0x55e8, 0x00000001, 0x00000001,
  928. 0x2f50, 0x00000001, 0x00000001,
  929. 0x30cc, 0xc0000fff, 0x00000104,
  930. 0xc1e4, 0x00000001, 0x00000001,
  931. 0xd0c0, 0xfffffff0, 0x00000100,
  932. 0xd8c0, 0xfffffff0, 0x00000100
  933. };
  934. static const u32 hainan_mgcg_cgcg_init[] =
  935. {
  936. 0xc400, 0xffffffff, 0xfffffffc,
  937. 0x802c, 0xffffffff, 0xe0000000,
  938. 0x9a60, 0xffffffff, 0x00000100,
  939. 0x92a4, 0xffffffff, 0x00000100,
  940. 0xc164, 0xffffffff, 0x00000100,
  941. 0x9774, 0xffffffff, 0x00000100,
  942. 0x8984, 0xffffffff, 0x06000100,
  943. 0x8a18, 0xffffffff, 0x00000100,
  944. 0x92a0, 0xffffffff, 0x00000100,
  945. 0xc380, 0xffffffff, 0x00000100,
  946. 0x8b28, 0xffffffff, 0x00000100,
  947. 0x9144, 0xffffffff, 0x00000100,
  948. 0x8d88, 0xffffffff, 0x00000100,
  949. 0x8d8c, 0xffffffff, 0x00000100,
  950. 0x9030, 0xffffffff, 0x00000100,
  951. 0x9034, 0xffffffff, 0x00000100,
  952. 0x9038, 0xffffffff, 0x00000100,
  953. 0x903c, 0xffffffff, 0x00000100,
  954. 0xad80, 0xffffffff, 0x00000100,
  955. 0xac54, 0xffffffff, 0x00000100,
  956. 0x897c, 0xffffffff, 0x06000100,
  957. 0x9868, 0xffffffff, 0x00000100,
  958. 0x9510, 0xffffffff, 0x00000100,
  959. 0xaf04, 0xffffffff, 0x00000100,
  960. 0xae04, 0xffffffff, 0x00000100,
  961. 0x949c, 0xffffffff, 0x00000100,
  962. 0x802c, 0xffffffff, 0xe0000000,
  963. 0x9160, 0xffffffff, 0x00010000,
  964. 0x9164, 0xffffffff, 0x00030002,
  965. 0x9168, 0xffffffff, 0x00040007,
  966. 0x916c, 0xffffffff, 0x00060005,
  967. 0x9170, 0xffffffff, 0x00090008,
  968. 0x9174, 0xffffffff, 0x00020001,
  969. 0x9178, 0xffffffff, 0x00040003,
  970. 0x917c, 0xffffffff, 0x00000007,
  971. 0x9180, 0xffffffff, 0x00060005,
  972. 0x9184, 0xffffffff, 0x00090008,
  973. 0x9188, 0xffffffff, 0x00030002,
  974. 0x918c, 0xffffffff, 0x00050004,
  975. 0x9190, 0xffffffff, 0x00000008,
  976. 0x9194, 0xffffffff, 0x00070006,
  977. 0x9198, 0xffffffff, 0x000a0009,
  978. 0x919c, 0xffffffff, 0x00040003,
  979. 0x91a0, 0xffffffff, 0x00060005,
  980. 0x91a4, 0xffffffff, 0x00000009,
  981. 0x91a8, 0xffffffff, 0x00080007,
  982. 0x91ac, 0xffffffff, 0x000b000a,
  983. 0x91b0, 0xffffffff, 0x00050004,
  984. 0x91b4, 0xffffffff, 0x00070006,
  985. 0x91b8, 0xffffffff, 0x0008000b,
  986. 0x91bc, 0xffffffff, 0x000a0009,
  987. 0x91c0, 0xffffffff, 0x000d000c,
  988. 0x91c4, 0xffffffff, 0x00060005,
  989. 0x91c8, 0xffffffff, 0x00080007,
  990. 0x91cc, 0xffffffff, 0x0000000b,
  991. 0x91d0, 0xffffffff, 0x000a0009,
  992. 0x91d4, 0xffffffff, 0x000d000c,
  993. 0x9150, 0xffffffff, 0x96940200,
  994. 0x8708, 0xffffffff, 0x00900100,
  995. 0xc478, 0xffffffff, 0x00000080,
  996. 0xc404, 0xffffffff, 0x0020003f,
  997. 0x30, 0xffffffff, 0x0000001c,
  998. 0x34, 0x000f0000, 0x000f0000,
  999. 0x160c, 0xffffffff, 0x00000100,
  1000. 0x1024, 0xffffffff, 0x00000100,
  1001. 0x20a8, 0xffffffff, 0x00000104,
  1002. 0x264c, 0x000c0000, 0x000c0000,
  1003. 0x2648, 0x000c0000, 0x000c0000,
  1004. 0x2f50, 0x00000001, 0x00000001,
  1005. 0x30cc, 0xc0000fff, 0x00000104,
  1006. 0xc1e4, 0x00000001, 0x00000001,
  1007. 0xd0c0, 0xfffffff0, 0x00000100,
  1008. 0xd8c0, 0xfffffff0, 0x00000100
  1009. };
  1010. static u32 verde_pg_init[] =
  1011. {
  1012. 0x353c, 0xffffffff, 0x40000,
  1013. 0x3538, 0xffffffff, 0x200010ff,
  1014. 0x353c, 0xffffffff, 0x0,
  1015. 0x353c, 0xffffffff, 0x0,
  1016. 0x353c, 0xffffffff, 0x0,
  1017. 0x353c, 0xffffffff, 0x0,
  1018. 0x353c, 0xffffffff, 0x0,
  1019. 0x353c, 0xffffffff, 0x7007,
  1020. 0x3538, 0xffffffff, 0x300010ff,
  1021. 0x353c, 0xffffffff, 0x0,
  1022. 0x353c, 0xffffffff, 0x0,
  1023. 0x353c, 0xffffffff, 0x0,
  1024. 0x353c, 0xffffffff, 0x0,
  1025. 0x353c, 0xffffffff, 0x0,
  1026. 0x353c, 0xffffffff, 0x400000,
  1027. 0x3538, 0xffffffff, 0x100010ff,
  1028. 0x353c, 0xffffffff, 0x0,
  1029. 0x353c, 0xffffffff, 0x0,
  1030. 0x353c, 0xffffffff, 0x0,
  1031. 0x353c, 0xffffffff, 0x0,
  1032. 0x353c, 0xffffffff, 0x0,
  1033. 0x353c, 0xffffffff, 0x120200,
  1034. 0x3538, 0xffffffff, 0x500010ff,
  1035. 0x353c, 0xffffffff, 0x0,
  1036. 0x353c, 0xffffffff, 0x0,
  1037. 0x353c, 0xffffffff, 0x0,
  1038. 0x353c, 0xffffffff, 0x0,
  1039. 0x353c, 0xffffffff, 0x0,
  1040. 0x353c, 0xffffffff, 0x1e1e16,
  1041. 0x3538, 0xffffffff, 0x600010ff,
  1042. 0x353c, 0xffffffff, 0x0,
  1043. 0x353c, 0xffffffff, 0x0,
  1044. 0x353c, 0xffffffff, 0x0,
  1045. 0x353c, 0xffffffff, 0x0,
  1046. 0x353c, 0xffffffff, 0x0,
  1047. 0x353c, 0xffffffff, 0x171f1e,
  1048. 0x3538, 0xffffffff, 0x700010ff,
  1049. 0x353c, 0xffffffff, 0x0,
  1050. 0x353c, 0xffffffff, 0x0,
  1051. 0x353c, 0xffffffff, 0x0,
  1052. 0x353c, 0xffffffff, 0x0,
  1053. 0x353c, 0xffffffff, 0x0,
  1054. 0x353c, 0xffffffff, 0x0,
  1055. 0x3538, 0xffffffff, 0x9ff,
  1056. 0x3500, 0xffffffff, 0x0,
  1057. 0x3504, 0xffffffff, 0x10000800,
  1058. 0x3504, 0xffffffff, 0xf,
  1059. 0x3504, 0xffffffff, 0xf,
  1060. 0x3500, 0xffffffff, 0x4,
  1061. 0x3504, 0xffffffff, 0x1000051e,
  1062. 0x3504, 0xffffffff, 0xffff,
  1063. 0x3504, 0xffffffff, 0xffff,
  1064. 0x3500, 0xffffffff, 0x8,
  1065. 0x3504, 0xffffffff, 0x80500,
  1066. 0x3500, 0xffffffff, 0x12,
  1067. 0x3504, 0xffffffff, 0x9050c,
  1068. 0x3500, 0xffffffff, 0x1d,
  1069. 0x3504, 0xffffffff, 0xb052c,
  1070. 0x3500, 0xffffffff, 0x2a,
  1071. 0x3504, 0xffffffff, 0x1053e,
  1072. 0x3500, 0xffffffff, 0x2d,
  1073. 0x3504, 0xffffffff, 0x10546,
  1074. 0x3500, 0xffffffff, 0x30,
  1075. 0x3504, 0xffffffff, 0xa054e,
  1076. 0x3500, 0xffffffff, 0x3c,
  1077. 0x3504, 0xffffffff, 0x1055f,
  1078. 0x3500, 0xffffffff, 0x3f,
  1079. 0x3504, 0xffffffff, 0x10567,
  1080. 0x3500, 0xffffffff, 0x42,
  1081. 0x3504, 0xffffffff, 0x1056f,
  1082. 0x3500, 0xffffffff, 0x45,
  1083. 0x3504, 0xffffffff, 0x10572,
  1084. 0x3500, 0xffffffff, 0x48,
  1085. 0x3504, 0xffffffff, 0x20575,
  1086. 0x3500, 0xffffffff, 0x4c,
  1087. 0x3504, 0xffffffff, 0x190801,
  1088. 0x3500, 0xffffffff, 0x67,
  1089. 0x3504, 0xffffffff, 0x1082a,
  1090. 0x3500, 0xffffffff, 0x6a,
  1091. 0x3504, 0xffffffff, 0x1b082d,
  1092. 0x3500, 0xffffffff, 0x87,
  1093. 0x3504, 0xffffffff, 0x310851,
  1094. 0x3500, 0xffffffff, 0xba,
  1095. 0x3504, 0xffffffff, 0x891,
  1096. 0x3500, 0xffffffff, 0xbc,
  1097. 0x3504, 0xffffffff, 0x893,
  1098. 0x3500, 0xffffffff, 0xbe,
  1099. 0x3504, 0xffffffff, 0x20895,
  1100. 0x3500, 0xffffffff, 0xc2,
  1101. 0x3504, 0xffffffff, 0x20899,
  1102. 0x3500, 0xffffffff, 0xc6,
  1103. 0x3504, 0xffffffff, 0x2089d,
  1104. 0x3500, 0xffffffff, 0xca,
  1105. 0x3504, 0xffffffff, 0x8a1,
  1106. 0x3500, 0xffffffff, 0xcc,
  1107. 0x3504, 0xffffffff, 0x8a3,
  1108. 0x3500, 0xffffffff, 0xce,
  1109. 0x3504, 0xffffffff, 0x308a5,
  1110. 0x3500, 0xffffffff, 0xd3,
  1111. 0x3504, 0xffffffff, 0x6d08cd,
  1112. 0x3500, 0xffffffff, 0x142,
  1113. 0x3504, 0xffffffff, 0x2000095a,
  1114. 0x3504, 0xffffffff, 0x1,
  1115. 0x3500, 0xffffffff, 0x144,
  1116. 0x3504, 0xffffffff, 0x301f095b,
  1117. 0x3500, 0xffffffff, 0x165,
  1118. 0x3504, 0xffffffff, 0xc094d,
  1119. 0x3500, 0xffffffff, 0x173,
  1120. 0x3504, 0xffffffff, 0xf096d,
  1121. 0x3500, 0xffffffff, 0x184,
  1122. 0x3504, 0xffffffff, 0x15097f,
  1123. 0x3500, 0xffffffff, 0x19b,
  1124. 0x3504, 0xffffffff, 0xc0998,
  1125. 0x3500, 0xffffffff, 0x1a9,
  1126. 0x3504, 0xffffffff, 0x409a7,
  1127. 0x3500, 0xffffffff, 0x1af,
  1128. 0x3504, 0xffffffff, 0xcdc,
  1129. 0x3500, 0xffffffff, 0x1b1,
  1130. 0x3504, 0xffffffff, 0x800,
  1131. 0x3508, 0xffffffff, 0x6c9b2000,
  1132. 0x3510, 0xfc00, 0x2000,
  1133. 0x3544, 0xffffffff, 0xfc0,
  1134. 0x28d4, 0x00000100, 0x100
  1135. };
  1136. static void si_init_golden_registers(struct radeon_device *rdev)
  1137. {
  1138. switch (rdev->family) {
  1139. case CHIP_TAHITI:
  1140. radeon_program_register_sequence(rdev,
  1141. tahiti_golden_registers,
  1142. (const u32)ARRAY_SIZE(tahiti_golden_registers));
  1143. radeon_program_register_sequence(rdev,
  1144. tahiti_golden_rlc_registers,
  1145. (const u32)ARRAY_SIZE(tahiti_golden_rlc_registers));
  1146. radeon_program_register_sequence(rdev,
  1147. tahiti_mgcg_cgcg_init,
  1148. (const u32)ARRAY_SIZE(tahiti_mgcg_cgcg_init));
  1149. radeon_program_register_sequence(rdev,
  1150. tahiti_golden_registers2,
  1151. (const u32)ARRAY_SIZE(tahiti_golden_registers2));
  1152. break;
  1153. case CHIP_PITCAIRN:
  1154. radeon_program_register_sequence(rdev,
  1155. pitcairn_golden_registers,
  1156. (const u32)ARRAY_SIZE(pitcairn_golden_registers));
  1157. radeon_program_register_sequence(rdev,
  1158. pitcairn_golden_rlc_registers,
  1159. (const u32)ARRAY_SIZE(pitcairn_golden_rlc_registers));
  1160. radeon_program_register_sequence(rdev,
  1161. pitcairn_mgcg_cgcg_init,
  1162. (const u32)ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
  1163. break;
  1164. case CHIP_VERDE:
  1165. radeon_program_register_sequence(rdev,
  1166. verde_golden_registers,
  1167. (const u32)ARRAY_SIZE(verde_golden_registers));
  1168. radeon_program_register_sequence(rdev,
  1169. verde_golden_rlc_registers,
  1170. (const u32)ARRAY_SIZE(verde_golden_rlc_registers));
  1171. radeon_program_register_sequence(rdev,
  1172. verde_mgcg_cgcg_init,
  1173. (const u32)ARRAY_SIZE(verde_mgcg_cgcg_init));
  1174. radeon_program_register_sequence(rdev,
  1175. verde_pg_init,
  1176. (const u32)ARRAY_SIZE(verde_pg_init));
  1177. break;
  1178. case CHIP_OLAND:
  1179. radeon_program_register_sequence(rdev,
  1180. oland_golden_registers,
  1181. (const u32)ARRAY_SIZE(oland_golden_registers));
  1182. radeon_program_register_sequence(rdev,
  1183. oland_golden_rlc_registers,
  1184. (const u32)ARRAY_SIZE(oland_golden_rlc_registers));
  1185. radeon_program_register_sequence(rdev,
  1186. oland_mgcg_cgcg_init,
  1187. (const u32)ARRAY_SIZE(oland_mgcg_cgcg_init));
  1188. break;
  1189. case CHIP_HAINAN:
  1190. radeon_program_register_sequence(rdev,
  1191. hainan_golden_registers,
  1192. (const u32)ARRAY_SIZE(hainan_golden_registers));
  1193. radeon_program_register_sequence(rdev,
  1194. hainan_golden_registers2,
  1195. (const u32)ARRAY_SIZE(hainan_golden_registers2));
  1196. radeon_program_register_sequence(rdev,
  1197. hainan_mgcg_cgcg_init,
  1198. (const u32)ARRAY_SIZE(hainan_mgcg_cgcg_init));
  1199. break;
  1200. default:
  1201. break;
  1202. }
  1203. }
  1204. #define PCIE_BUS_CLK 10000
  1205. #define TCLK (PCIE_BUS_CLK / 10)
  1206. /**
  1207. * si_get_xclk - get the xclk
  1208. *
  1209. * @rdev: radeon_device pointer
  1210. *
  1211. * Returns the reference clock used by the gfx engine
  1212. * (SI).
  1213. */
  1214. u32 si_get_xclk(struct radeon_device *rdev)
  1215. {
  1216. u32 reference_clock = rdev->clock.spll.reference_freq;
  1217. u32 tmp;
  1218. tmp = RREG32(CG_CLKPIN_CNTL_2);
  1219. if (tmp & MUX_TCLK_TO_XCLK)
  1220. return TCLK;
  1221. tmp = RREG32(CG_CLKPIN_CNTL);
  1222. if (tmp & XTALIN_DIVIDE)
  1223. return reference_clock / 4;
  1224. return reference_clock;
  1225. }
  1226. /* get temperature in millidegrees */
  1227. int si_get_temp(struct radeon_device *rdev)
  1228. {
  1229. u32 temp;
  1230. int actual_temp = 0;
  1231. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  1232. CTF_TEMP_SHIFT;
  1233. if (temp & 0x200)
  1234. actual_temp = 255;
  1235. else
  1236. actual_temp = temp & 0x1ff;
  1237. actual_temp = (actual_temp * 1000);
  1238. return actual_temp;
  1239. }
  1240. #define TAHITI_IO_MC_REGS_SIZE 36
  1241. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1242. {0x0000006f, 0x03044000},
  1243. {0x00000070, 0x0480c018},
  1244. {0x00000071, 0x00000040},
  1245. {0x00000072, 0x01000000},
  1246. {0x00000074, 0x000000ff},
  1247. {0x00000075, 0x00143400},
  1248. {0x00000076, 0x08ec0800},
  1249. {0x00000077, 0x040000cc},
  1250. {0x00000079, 0x00000000},
  1251. {0x0000007a, 0x21000409},
  1252. {0x0000007c, 0x00000000},
  1253. {0x0000007d, 0xe8000000},
  1254. {0x0000007e, 0x044408a8},
  1255. {0x0000007f, 0x00000003},
  1256. {0x00000080, 0x00000000},
  1257. {0x00000081, 0x01000000},
  1258. {0x00000082, 0x02000000},
  1259. {0x00000083, 0x00000000},
  1260. {0x00000084, 0xe3f3e4f4},
  1261. {0x00000085, 0x00052024},
  1262. {0x00000087, 0x00000000},
  1263. {0x00000088, 0x66036603},
  1264. {0x00000089, 0x01000000},
  1265. {0x0000008b, 0x1c0a0000},
  1266. {0x0000008c, 0xff010000},
  1267. {0x0000008e, 0xffffefff},
  1268. {0x0000008f, 0xfff3efff},
  1269. {0x00000090, 0xfff3efbf},
  1270. {0x00000094, 0x00101101},
  1271. {0x00000095, 0x00000fff},
  1272. {0x00000096, 0x00116fff},
  1273. {0x00000097, 0x60010000},
  1274. {0x00000098, 0x10010000},
  1275. {0x00000099, 0x00006000},
  1276. {0x0000009a, 0x00001000},
  1277. {0x0000009f, 0x00a77400}
  1278. };
  1279. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1280. {0x0000006f, 0x03044000},
  1281. {0x00000070, 0x0480c018},
  1282. {0x00000071, 0x00000040},
  1283. {0x00000072, 0x01000000},
  1284. {0x00000074, 0x000000ff},
  1285. {0x00000075, 0x00143400},
  1286. {0x00000076, 0x08ec0800},
  1287. {0x00000077, 0x040000cc},
  1288. {0x00000079, 0x00000000},
  1289. {0x0000007a, 0x21000409},
  1290. {0x0000007c, 0x00000000},
  1291. {0x0000007d, 0xe8000000},
  1292. {0x0000007e, 0x044408a8},
  1293. {0x0000007f, 0x00000003},
  1294. {0x00000080, 0x00000000},
  1295. {0x00000081, 0x01000000},
  1296. {0x00000082, 0x02000000},
  1297. {0x00000083, 0x00000000},
  1298. {0x00000084, 0xe3f3e4f4},
  1299. {0x00000085, 0x00052024},
  1300. {0x00000087, 0x00000000},
  1301. {0x00000088, 0x66036603},
  1302. {0x00000089, 0x01000000},
  1303. {0x0000008b, 0x1c0a0000},
  1304. {0x0000008c, 0xff010000},
  1305. {0x0000008e, 0xffffefff},
  1306. {0x0000008f, 0xfff3efff},
  1307. {0x00000090, 0xfff3efbf},
  1308. {0x00000094, 0x00101101},
  1309. {0x00000095, 0x00000fff},
  1310. {0x00000096, 0x00116fff},
  1311. {0x00000097, 0x60010000},
  1312. {0x00000098, 0x10010000},
  1313. {0x00000099, 0x00006000},
  1314. {0x0000009a, 0x00001000},
  1315. {0x0000009f, 0x00a47400}
  1316. };
  1317. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1318. {0x0000006f, 0x03044000},
  1319. {0x00000070, 0x0480c018},
  1320. {0x00000071, 0x00000040},
  1321. {0x00000072, 0x01000000},
  1322. {0x00000074, 0x000000ff},
  1323. {0x00000075, 0x00143400},
  1324. {0x00000076, 0x08ec0800},
  1325. {0x00000077, 0x040000cc},
  1326. {0x00000079, 0x00000000},
  1327. {0x0000007a, 0x21000409},
  1328. {0x0000007c, 0x00000000},
  1329. {0x0000007d, 0xe8000000},
  1330. {0x0000007e, 0x044408a8},
  1331. {0x0000007f, 0x00000003},
  1332. {0x00000080, 0x00000000},
  1333. {0x00000081, 0x01000000},
  1334. {0x00000082, 0x02000000},
  1335. {0x00000083, 0x00000000},
  1336. {0x00000084, 0xe3f3e4f4},
  1337. {0x00000085, 0x00052024},
  1338. {0x00000087, 0x00000000},
  1339. {0x00000088, 0x66036603},
  1340. {0x00000089, 0x01000000},
  1341. {0x0000008b, 0x1c0a0000},
  1342. {0x0000008c, 0xff010000},
  1343. {0x0000008e, 0xffffefff},
  1344. {0x0000008f, 0xfff3efff},
  1345. {0x00000090, 0xfff3efbf},
  1346. {0x00000094, 0x00101101},
  1347. {0x00000095, 0x00000fff},
  1348. {0x00000096, 0x00116fff},
  1349. {0x00000097, 0x60010000},
  1350. {0x00000098, 0x10010000},
  1351. {0x00000099, 0x00006000},
  1352. {0x0000009a, 0x00001000},
  1353. {0x0000009f, 0x00a37400}
  1354. };
  1355. static const u32 oland_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1356. {0x0000006f, 0x03044000},
  1357. {0x00000070, 0x0480c018},
  1358. {0x00000071, 0x00000040},
  1359. {0x00000072, 0x01000000},
  1360. {0x00000074, 0x000000ff},
  1361. {0x00000075, 0x00143400},
  1362. {0x00000076, 0x08ec0800},
  1363. {0x00000077, 0x040000cc},
  1364. {0x00000079, 0x00000000},
  1365. {0x0000007a, 0x21000409},
  1366. {0x0000007c, 0x00000000},
  1367. {0x0000007d, 0xe8000000},
  1368. {0x0000007e, 0x044408a8},
  1369. {0x0000007f, 0x00000003},
  1370. {0x00000080, 0x00000000},
  1371. {0x00000081, 0x01000000},
  1372. {0x00000082, 0x02000000},
  1373. {0x00000083, 0x00000000},
  1374. {0x00000084, 0xe3f3e4f4},
  1375. {0x00000085, 0x00052024},
  1376. {0x00000087, 0x00000000},
  1377. {0x00000088, 0x66036603},
  1378. {0x00000089, 0x01000000},
  1379. {0x0000008b, 0x1c0a0000},
  1380. {0x0000008c, 0xff010000},
  1381. {0x0000008e, 0xffffefff},
  1382. {0x0000008f, 0xfff3efff},
  1383. {0x00000090, 0xfff3efbf},
  1384. {0x00000094, 0x00101101},
  1385. {0x00000095, 0x00000fff},
  1386. {0x00000096, 0x00116fff},
  1387. {0x00000097, 0x60010000},
  1388. {0x00000098, 0x10010000},
  1389. {0x00000099, 0x00006000},
  1390. {0x0000009a, 0x00001000},
  1391. {0x0000009f, 0x00a17730}
  1392. };
  1393. static const u32 hainan_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1394. {0x0000006f, 0x03044000},
  1395. {0x00000070, 0x0480c018},
  1396. {0x00000071, 0x00000040},
  1397. {0x00000072, 0x01000000},
  1398. {0x00000074, 0x000000ff},
  1399. {0x00000075, 0x00143400},
  1400. {0x00000076, 0x08ec0800},
  1401. {0x00000077, 0x040000cc},
  1402. {0x00000079, 0x00000000},
  1403. {0x0000007a, 0x21000409},
  1404. {0x0000007c, 0x00000000},
  1405. {0x0000007d, 0xe8000000},
  1406. {0x0000007e, 0x044408a8},
  1407. {0x0000007f, 0x00000003},
  1408. {0x00000080, 0x00000000},
  1409. {0x00000081, 0x01000000},
  1410. {0x00000082, 0x02000000},
  1411. {0x00000083, 0x00000000},
  1412. {0x00000084, 0xe3f3e4f4},
  1413. {0x00000085, 0x00052024},
  1414. {0x00000087, 0x00000000},
  1415. {0x00000088, 0x66036603},
  1416. {0x00000089, 0x01000000},
  1417. {0x0000008b, 0x1c0a0000},
  1418. {0x0000008c, 0xff010000},
  1419. {0x0000008e, 0xffffefff},
  1420. {0x0000008f, 0xfff3efff},
  1421. {0x00000090, 0xfff3efbf},
  1422. {0x00000094, 0x00101101},
  1423. {0x00000095, 0x00000fff},
  1424. {0x00000096, 0x00116fff},
  1425. {0x00000097, 0x60010000},
  1426. {0x00000098, 0x10010000},
  1427. {0x00000099, 0x00006000},
  1428. {0x0000009a, 0x00001000},
  1429. {0x0000009f, 0x00a07730}
  1430. };
  1431. /* ucode loading */
  1432. int si_mc_load_microcode(struct radeon_device *rdev)
  1433. {
  1434. const __be32 *fw_data;
  1435. u32 running, blackout = 0;
  1436. u32 *io_mc_regs;
  1437. int i, regs_size, ucode_size;
  1438. if (!rdev->mc_fw)
  1439. return -EINVAL;
  1440. ucode_size = rdev->mc_fw->size / 4;
  1441. switch (rdev->family) {
  1442. case CHIP_TAHITI:
  1443. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  1444. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1445. break;
  1446. case CHIP_PITCAIRN:
  1447. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  1448. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1449. break;
  1450. case CHIP_VERDE:
  1451. default:
  1452. io_mc_regs = (u32 *)&verde_io_mc_regs;
  1453. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1454. break;
  1455. case CHIP_OLAND:
  1456. io_mc_regs = (u32 *)&oland_io_mc_regs;
  1457. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1458. break;
  1459. case CHIP_HAINAN:
  1460. io_mc_regs = (u32 *)&hainan_io_mc_regs;
  1461. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1462. break;
  1463. }
  1464. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1465. if (running == 0) {
  1466. if (running) {
  1467. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1468. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1469. }
  1470. /* reset the engine and set to writable */
  1471. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1472. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1473. /* load mc io regs */
  1474. for (i = 0; i < regs_size; i++) {
  1475. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1476. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1477. }
  1478. /* load the MC ucode */
  1479. fw_data = (const __be32 *)rdev->mc_fw->data;
  1480. for (i = 0; i < ucode_size; i++)
  1481. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1482. /* put the engine back into the active state */
  1483. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1484. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1485. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1486. /* wait for training to complete */
  1487. for (i = 0; i < rdev->usec_timeout; i++) {
  1488. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1489. break;
  1490. udelay(1);
  1491. }
  1492. for (i = 0; i < rdev->usec_timeout; i++) {
  1493. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1494. break;
  1495. udelay(1);
  1496. }
  1497. if (running)
  1498. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1499. }
  1500. return 0;
  1501. }
  1502. static int si_init_microcode(struct radeon_device *rdev)
  1503. {
  1504. const char *chip_name;
  1505. const char *rlc_chip_name;
  1506. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  1507. size_t smc_req_size, mc2_req_size;
  1508. char fw_name[30];
  1509. int err;
  1510. DRM_DEBUG("\n");
  1511. switch (rdev->family) {
  1512. case CHIP_TAHITI:
  1513. chip_name = "TAHITI";
  1514. rlc_chip_name = "TAHITI";
  1515. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1516. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1517. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1518. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1519. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1520. mc2_req_size = TAHITI_MC_UCODE_SIZE * 4;
  1521. smc_req_size = ALIGN(TAHITI_SMC_UCODE_SIZE, 4);
  1522. break;
  1523. case CHIP_PITCAIRN:
  1524. chip_name = "PITCAIRN";
  1525. rlc_chip_name = "PITCAIRN";
  1526. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1527. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1528. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1529. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1530. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1531. mc2_req_size = PITCAIRN_MC_UCODE_SIZE * 4;
  1532. smc_req_size = ALIGN(PITCAIRN_SMC_UCODE_SIZE, 4);
  1533. break;
  1534. case CHIP_VERDE:
  1535. chip_name = "VERDE";
  1536. rlc_chip_name = "VERDE";
  1537. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1538. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1539. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1540. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1541. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1542. mc2_req_size = VERDE_MC_UCODE_SIZE * 4;
  1543. smc_req_size = ALIGN(VERDE_SMC_UCODE_SIZE, 4);
  1544. break;
  1545. case CHIP_OLAND:
  1546. chip_name = "OLAND";
  1547. rlc_chip_name = "OLAND";
  1548. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1549. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1550. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1551. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1552. mc_req_size = mc2_req_size = OLAND_MC_UCODE_SIZE * 4;
  1553. smc_req_size = ALIGN(OLAND_SMC_UCODE_SIZE, 4);
  1554. break;
  1555. case CHIP_HAINAN:
  1556. chip_name = "HAINAN";
  1557. rlc_chip_name = "HAINAN";
  1558. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1559. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1560. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1561. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1562. mc_req_size = mc2_req_size = OLAND_MC_UCODE_SIZE * 4;
  1563. smc_req_size = ALIGN(HAINAN_SMC_UCODE_SIZE, 4);
  1564. break;
  1565. default: BUG();
  1566. }
  1567. DRM_INFO("Loading %s Microcode\n", chip_name);
  1568. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1569. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1570. if (err)
  1571. goto out;
  1572. if (rdev->pfp_fw->size != pfp_req_size) {
  1573. printk(KERN_ERR
  1574. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1575. rdev->pfp_fw->size, fw_name);
  1576. err = -EINVAL;
  1577. goto out;
  1578. }
  1579. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1580. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1581. if (err)
  1582. goto out;
  1583. if (rdev->me_fw->size != me_req_size) {
  1584. printk(KERN_ERR
  1585. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1586. rdev->me_fw->size, fw_name);
  1587. err = -EINVAL;
  1588. }
  1589. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1590. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1591. if (err)
  1592. goto out;
  1593. if (rdev->ce_fw->size != ce_req_size) {
  1594. printk(KERN_ERR
  1595. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1596. rdev->ce_fw->size, fw_name);
  1597. err = -EINVAL;
  1598. }
  1599. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1600. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1601. if (err)
  1602. goto out;
  1603. if (rdev->rlc_fw->size != rlc_req_size) {
  1604. printk(KERN_ERR
  1605. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  1606. rdev->rlc_fw->size, fw_name);
  1607. err = -EINVAL;
  1608. }
  1609. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  1610. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1611. if (err) {
  1612. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1613. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1614. if (err)
  1615. goto out;
  1616. }
  1617. if ((rdev->mc_fw->size != mc_req_size) &&
  1618. (rdev->mc_fw->size != mc2_req_size)) {
  1619. printk(KERN_ERR
  1620. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  1621. rdev->mc_fw->size, fw_name);
  1622. err = -EINVAL;
  1623. }
  1624. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  1625. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1626. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1627. if (err) {
  1628. printk(KERN_ERR
  1629. "smc: error loading firmware \"%s\"\n",
  1630. fw_name);
  1631. release_firmware(rdev->smc_fw);
  1632. rdev->smc_fw = NULL;
  1633. err = 0;
  1634. } else if (rdev->smc_fw->size != smc_req_size) {
  1635. printk(KERN_ERR
  1636. "si_smc: Bogus length %zu in firmware \"%s\"\n",
  1637. rdev->smc_fw->size, fw_name);
  1638. err = -EINVAL;
  1639. }
  1640. out:
  1641. if (err) {
  1642. if (err != -EINVAL)
  1643. printk(KERN_ERR
  1644. "si_cp: Failed to load firmware \"%s\"\n",
  1645. fw_name);
  1646. release_firmware(rdev->pfp_fw);
  1647. rdev->pfp_fw = NULL;
  1648. release_firmware(rdev->me_fw);
  1649. rdev->me_fw = NULL;
  1650. release_firmware(rdev->ce_fw);
  1651. rdev->ce_fw = NULL;
  1652. release_firmware(rdev->rlc_fw);
  1653. rdev->rlc_fw = NULL;
  1654. release_firmware(rdev->mc_fw);
  1655. rdev->mc_fw = NULL;
  1656. release_firmware(rdev->smc_fw);
  1657. rdev->smc_fw = NULL;
  1658. }
  1659. return err;
  1660. }
  1661. /* watermark setup */
  1662. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  1663. struct radeon_crtc *radeon_crtc,
  1664. struct drm_display_mode *mode,
  1665. struct drm_display_mode *other_mode)
  1666. {
  1667. u32 tmp, buffer_alloc, i;
  1668. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  1669. /*
  1670. * Line Buffer Setup
  1671. * There are 3 line buffers, each one shared by 2 display controllers.
  1672. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  1673. * the display controllers. The paritioning is done via one of four
  1674. * preset allocations specified in bits 21:20:
  1675. * 0 - half lb
  1676. * 2 - whole lb, other crtc must be disabled
  1677. */
  1678. /* this can get tricky if we have two large displays on a paired group
  1679. * of crtcs. Ideally for multiple large displays we'd assign them to
  1680. * non-linked crtcs for maximum line buffer allocation.
  1681. */
  1682. if (radeon_crtc->base.enabled && mode) {
  1683. if (other_mode) {
  1684. tmp = 0; /* 1/2 */
  1685. buffer_alloc = 1;
  1686. } else {
  1687. tmp = 2; /* whole */
  1688. buffer_alloc = 2;
  1689. }
  1690. } else {
  1691. tmp = 0;
  1692. buffer_alloc = 0;
  1693. }
  1694. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  1695. DC_LB_MEMORY_CONFIG(tmp));
  1696. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  1697. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  1698. for (i = 0; i < rdev->usec_timeout; i++) {
  1699. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  1700. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  1701. break;
  1702. udelay(1);
  1703. }
  1704. if (radeon_crtc->base.enabled && mode) {
  1705. switch (tmp) {
  1706. case 0:
  1707. default:
  1708. return 4096 * 2;
  1709. case 2:
  1710. return 8192 * 2;
  1711. }
  1712. }
  1713. /* controller not enabled, so no lb used */
  1714. return 0;
  1715. }
  1716. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  1717. {
  1718. u32 tmp = RREG32(MC_SHARED_CHMAP);
  1719. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1720. case 0:
  1721. default:
  1722. return 1;
  1723. case 1:
  1724. return 2;
  1725. case 2:
  1726. return 4;
  1727. case 3:
  1728. return 8;
  1729. case 4:
  1730. return 3;
  1731. case 5:
  1732. return 6;
  1733. case 6:
  1734. return 10;
  1735. case 7:
  1736. return 12;
  1737. case 8:
  1738. return 16;
  1739. }
  1740. }
  1741. struct dce6_wm_params {
  1742. u32 dram_channels; /* number of dram channels */
  1743. u32 yclk; /* bandwidth per dram data pin in kHz */
  1744. u32 sclk; /* engine clock in kHz */
  1745. u32 disp_clk; /* display clock in kHz */
  1746. u32 src_width; /* viewport width */
  1747. u32 active_time; /* active display time in ns */
  1748. u32 blank_time; /* blank time in ns */
  1749. bool interlaced; /* mode is interlaced */
  1750. fixed20_12 vsc; /* vertical scale ratio */
  1751. u32 num_heads; /* number of active crtcs */
  1752. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  1753. u32 lb_size; /* line buffer allocated to pipe */
  1754. u32 vtaps; /* vertical scaler taps */
  1755. };
  1756. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  1757. {
  1758. /* Calculate raw DRAM Bandwidth */
  1759. fixed20_12 dram_efficiency; /* 0.7 */
  1760. fixed20_12 yclk, dram_channels, bandwidth;
  1761. fixed20_12 a;
  1762. a.full = dfixed_const(1000);
  1763. yclk.full = dfixed_const(wm->yclk);
  1764. yclk.full = dfixed_div(yclk, a);
  1765. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  1766. a.full = dfixed_const(10);
  1767. dram_efficiency.full = dfixed_const(7);
  1768. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  1769. bandwidth.full = dfixed_mul(dram_channels, yclk);
  1770. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  1771. return dfixed_trunc(bandwidth);
  1772. }
  1773. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  1774. {
  1775. /* Calculate DRAM Bandwidth and the part allocated to display. */
  1776. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  1777. fixed20_12 yclk, dram_channels, bandwidth;
  1778. fixed20_12 a;
  1779. a.full = dfixed_const(1000);
  1780. yclk.full = dfixed_const(wm->yclk);
  1781. yclk.full = dfixed_div(yclk, a);
  1782. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  1783. a.full = dfixed_const(10);
  1784. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  1785. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  1786. bandwidth.full = dfixed_mul(dram_channels, yclk);
  1787. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  1788. return dfixed_trunc(bandwidth);
  1789. }
  1790. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  1791. {
  1792. /* Calculate the display Data return Bandwidth */
  1793. fixed20_12 return_efficiency; /* 0.8 */
  1794. fixed20_12 sclk, bandwidth;
  1795. fixed20_12 a;
  1796. a.full = dfixed_const(1000);
  1797. sclk.full = dfixed_const(wm->sclk);
  1798. sclk.full = dfixed_div(sclk, a);
  1799. a.full = dfixed_const(10);
  1800. return_efficiency.full = dfixed_const(8);
  1801. return_efficiency.full = dfixed_div(return_efficiency, a);
  1802. a.full = dfixed_const(32);
  1803. bandwidth.full = dfixed_mul(a, sclk);
  1804. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  1805. return dfixed_trunc(bandwidth);
  1806. }
  1807. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  1808. {
  1809. return 32;
  1810. }
  1811. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  1812. {
  1813. /* Calculate the DMIF Request Bandwidth */
  1814. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  1815. fixed20_12 disp_clk, sclk, bandwidth;
  1816. fixed20_12 a, b1, b2;
  1817. u32 min_bandwidth;
  1818. a.full = dfixed_const(1000);
  1819. disp_clk.full = dfixed_const(wm->disp_clk);
  1820. disp_clk.full = dfixed_div(disp_clk, a);
  1821. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  1822. b1.full = dfixed_mul(a, disp_clk);
  1823. a.full = dfixed_const(1000);
  1824. sclk.full = dfixed_const(wm->sclk);
  1825. sclk.full = dfixed_div(sclk, a);
  1826. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  1827. b2.full = dfixed_mul(a, sclk);
  1828. a.full = dfixed_const(10);
  1829. disp_clk_request_efficiency.full = dfixed_const(8);
  1830. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  1831. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  1832. a.full = dfixed_const(min_bandwidth);
  1833. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  1834. return dfixed_trunc(bandwidth);
  1835. }
  1836. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  1837. {
  1838. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  1839. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  1840. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  1841. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  1842. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  1843. }
  1844. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  1845. {
  1846. /* Calculate the display mode Average Bandwidth
  1847. * DisplayMode should contain the source and destination dimensions,
  1848. * timing, etc.
  1849. */
  1850. fixed20_12 bpp;
  1851. fixed20_12 line_time;
  1852. fixed20_12 src_width;
  1853. fixed20_12 bandwidth;
  1854. fixed20_12 a;
  1855. a.full = dfixed_const(1000);
  1856. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  1857. line_time.full = dfixed_div(line_time, a);
  1858. bpp.full = dfixed_const(wm->bytes_per_pixel);
  1859. src_width.full = dfixed_const(wm->src_width);
  1860. bandwidth.full = dfixed_mul(src_width, bpp);
  1861. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  1862. bandwidth.full = dfixed_div(bandwidth, line_time);
  1863. return dfixed_trunc(bandwidth);
  1864. }
  1865. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  1866. {
  1867. /* First calcualte the latency in ns */
  1868. u32 mc_latency = 2000; /* 2000 ns. */
  1869. u32 available_bandwidth = dce6_available_bandwidth(wm);
  1870. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1871. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1872. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1873. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1874. (wm->num_heads * cursor_line_pair_return_time);
  1875. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1876. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1877. u32 tmp, dmif_size = 12288;
  1878. fixed20_12 a, b, c;
  1879. if (wm->num_heads == 0)
  1880. return 0;
  1881. a.full = dfixed_const(2);
  1882. b.full = dfixed_const(1);
  1883. if ((wm->vsc.full > a.full) ||
  1884. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1885. (wm->vtaps >= 5) ||
  1886. ((wm->vsc.full >= a.full) && wm->interlaced))
  1887. max_src_lines_per_dst_line = 4;
  1888. else
  1889. max_src_lines_per_dst_line = 2;
  1890. a.full = dfixed_const(available_bandwidth);
  1891. b.full = dfixed_const(wm->num_heads);
  1892. a.full = dfixed_div(a, b);
  1893. b.full = dfixed_const(mc_latency + 512);
  1894. c.full = dfixed_const(wm->disp_clk);
  1895. b.full = dfixed_div(b, c);
  1896. c.full = dfixed_const(dmif_size);
  1897. b.full = dfixed_div(c, b);
  1898. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1899. b.full = dfixed_const(1000);
  1900. c.full = dfixed_const(wm->disp_clk);
  1901. b.full = dfixed_div(c, b);
  1902. c.full = dfixed_const(wm->bytes_per_pixel);
  1903. b.full = dfixed_mul(b, c);
  1904. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1905. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1906. b.full = dfixed_const(1000);
  1907. c.full = dfixed_const(lb_fill_bw);
  1908. b.full = dfixed_div(c, b);
  1909. a.full = dfixed_div(a, b);
  1910. line_fill_time = dfixed_trunc(a);
  1911. if (line_fill_time < wm->active_time)
  1912. return latency;
  1913. else
  1914. return latency + (line_fill_time - wm->active_time);
  1915. }
  1916. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  1917. {
  1918. if (dce6_average_bandwidth(wm) <=
  1919. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  1920. return true;
  1921. else
  1922. return false;
  1923. };
  1924. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  1925. {
  1926. if (dce6_average_bandwidth(wm) <=
  1927. (dce6_available_bandwidth(wm) / wm->num_heads))
  1928. return true;
  1929. else
  1930. return false;
  1931. };
  1932. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  1933. {
  1934. u32 lb_partitions = wm->lb_size / wm->src_width;
  1935. u32 line_time = wm->active_time + wm->blank_time;
  1936. u32 latency_tolerant_lines;
  1937. u32 latency_hiding;
  1938. fixed20_12 a;
  1939. a.full = dfixed_const(1);
  1940. if (wm->vsc.full > a.full)
  1941. latency_tolerant_lines = 1;
  1942. else {
  1943. if (lb_partitions <= (wm->vtaps + 1))
  1944. latency_tolerant_lines = 1;
  1945. else
  1946. latency_tolerant_lines = 2;
  1947. }
  1948. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1949. if (dce6_latency_watermark(wm) <= latency_hiding)
  1950. return true;
  1951. else
  1952. return false;
  1953. }
  1954. static void dce6_program_watermarks(struct radeon_device *rdev,
  1955. struct radeon_crtc *radeon_crtc,
  1956. u32 lb_size, u32 num_heads)
  1957. {
  1958. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  1959. struct dce6_wm_params wm_low, wm_high;
  1960. u32 dram_channels;
  1961. u32 pixel_period;
  1962. u32 line_time = 0;
  1963. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1964. u32 priority_a_mark = 0, priority_b_mark = 0;
  1965. u32 priority_a_cnt = PRIORITY_OFF;
  1966. u32 priority_b_cnt = PRIORITY_OFF;
  1967. u32 tmp, arb_control3;
  1968. fixed20_12 a, b, c;
  1969. if (radeon_crtc->base.enabled && num_heads && mode) {
  1970. pixel_period = 1000000 / (u32)mode->clock;
  1971. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1972. priority_a_cnt = 0;
  1973. priority_b_cnt = 0;
  1974. if (rdev->family == CHIP_ARUBA)
  1975. dram_channels = evergreen_get_number_of_dram_channels(rdev);
  1976. else
  1977. dram_channels = si_get_number_of_dram_channels(rdev);
  1978. /* watermark for high clocks */
  1979. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  1980. wm_high.yclk =
  1981. radeon_dpm_get_mclk(rdev, false) * 10;
  1982. wm_high.sclk =
  1983. radeon_dpm_get_sclk(rdev, false) * 10;
  1984. } else {
  1985. wm_high.yclk = rdev->pm.current_mclk * 10;
  1986. wm_high.sclk = rdev->pm.current_sclk * 10;
  1987. }
  1988. wm_high.disp_clk = mode->clock;
  1989. wm_high.src_width = mode->crtc_hdisplay;
  1990. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1991. wm_high.blank_time = line_time - wm_high.active_time;
  1992. wm_high.interlaced = false;
  1993. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1994. wm_high.interlaced = true;
  1995. wm_high.vsc = radeon_crtc->vsc;
  1996. wm_high.vtaps = 1;
  1997. if (radeon_crtc->rmx_type != RMX_OFF)
  1998. wm_high.vtaps = 2;
  1999. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  2000. wm_high.lb_size = lb_size;
  2001. wm_high.dram_channels = dram_channels;
  2002. wm_high.num_heads = num_heads;
  2003. /* watermark for low clocks */
  2004. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  2005. wm_low.yclk =
  2006. radeon_dpm_get_mclk(rdev, true) * 10;
  2007. wm_low.sclk =
  2008. radeon_dpm_get_sclk(rdev, true) * 10;
  2009. } else {
  2010. wm_low.yclk = rdev->pm.current_mclk * 10;
  2011. wm_low.sclk = rdev->pm.current_sclk * 10;
  2012. }
  2013. wm_low.disp_clk = mode->clock;
  2014. wm_low.src_width = mode->crtc_hdisplay;
  2015. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  2016. wm_low.blank_time = line_time - wm_low.active_time;
  2017. wm_low.interlaced = false;
  2018. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2019. wm_low.interlaced = true;
  2020. wm_low.vsc = radeon_crtc->vsc;
  2021. wm_low.vtaps = 1;
  2022. if (radeon_crtc->rmx_type != RMX_OFF)
  2023. wm_low.vtaps = 2;
  2024. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  2025. wm_low.lb_size = lb_size;
  2026. wm_low.dram_channels = dram_channels;
  2027. wm_low.num_heads = num_heads;
  2028. /* set for high clocks */
  2029. latency_watermark_a = min(dce6_latency_watermark(&wm_high), (u32)65535);
  2030. /* set for low clocks */
  2031. latency_watermark_b = min(dce6_latency_watermark(&wm_low), (u32)65535);
  2032. /* possibly force display priority to high */
  2033. /* should really do this at mode validation time... */
  2034. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  2035. !dce6_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  2036. !dce6_check_latency_hiding(&wm_high) ||
  2037. (rdev->disp_priority == 2)) {
  2038. DRM_DEBUG_KMS("force priority to high\n");
  2039. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  2040. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  2041. }
  2042. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  2043. !dce6_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  2044. !dce6_check_latency_hiding(&wm_low) ||
  2045. (rdev->disp_priority == 2)) {
  2046. DRM_DEBUG_KMS("force priority to high\n");
  2047. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  2048. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  2049. }
  2050. a.full = dfixed_const(1000);
  2051. b.full = dfixed_const(mode->clock);
  2052. b.full = dfixed_div(b, a);
  2053. c.full = dfixed_const(latency_watermark_a);
  2054. c.full = dfixed_mul(c, b);
  2055. c.full = dfixed_mul(c, radeon_crtc->hsc);
  2056. c.full = dfixed_div(c, a);
  2057. a.full = dfixed_const(16);
  2058. c.full = dfixed_div(c, a);
  2059. priority_a_mark = dfixed_trunc(c);
  2060. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  2061. a.full = dfixed_const(1000);
  2062. b.full = dfixed_const(mode->clock);
  2063. b.full = dfixed_div(b, a);
  2064. c.full = dfixed_const(latency_watermark_b);
  2065. c.full = dfixed_mul(c, b);
  2066. c.full = dfixed_mul(c, radeon_crtc->hsc);
  2067. c.full = dfixed_div(c, a);
  2068. a.full = dfixed_const(16);
  2069. c.full = dfixed_div(c, a);
  2070. priority_b_mark = dfixed_trunc(c);
  2071. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  2072. }
  2073. /* select wm A */
  2074. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  2075. tmp = arb_control3;
  2076. tmp &= ~LATENCY_WATERMARK_MASK(3);
  2077. tmp |= LATENCY_WATERMARK_MASK(1);
  2078. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  2079. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  2080. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  2081. LATENCY_HIGH_WATERMARK(line_time)));
  2082. /* select wm B */
  2083. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  2084. tmp &= ~LATENCY_WATERMARK_MASK(3);
  2085. tmp |= LATENCY_WATERMARK_MASK(2);
  2086. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  2087. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  2088. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  2089. LATENCY_HIGH_WATERMARK(line_time)));
  2090. /* restore original selection */
  2091. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  2092. /* write the priority marks */
  2093. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  2094. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  2095. /* save values for DPM */
  2096. radeon_crtc->line_time = line_time;
  2097. radeon_crtc->wm_high = latency_watermark_a;
  2098. radeon_crtc->wm_low = latency_watermark_b;
  2099. }
  2100. void dce6_bandwidth_update(struct radeon_device *rdev)
  2101. {
  2102. struct drm_display_mode *mode0 = NULL;
  2103. struct drm_display_mode *mode1 = NULL;
  2104. u32 num_heads = 0, lb_size;
  2105. int i;
  2106. radeon_update_display_priority(rdev);
  2107. for (i = 0; i < rdev->num_crtc; i++) {
  2108. if (rdev->mode_info.crtcs[i]->base.enabled)
  2109. num_heads++;
  2110. }
  2111. for (i = 0; i < rdev->num_crtc; i += 2) {
  2112. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  2113. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  2114. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  2115. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  2116. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  2117. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  2118. }
  2119. }
  2120. /*
  2121. * Core functions
  2122. */
  2123. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  2124. {
  2125. const u32 num_tile_mode_states = 32;
  2126. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  2127. switch (rdev->config.si.mem_row_size_in_kb) {
  2128. case 1:
  2129. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2130. break;
  2131. case 2:
  2132. default:
  2133. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2134. break;
  2135. case 4:
  2136. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2137. break;
  2138. }
  2139. if ((rdev->family == CHIP_TAHITI) ||
  2140. (rdev->family == CHIP_PITCAIRN)) {
  2141. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2142. switch (reg_offset) {
  2143. case 0: /* non-AA compressed depth or any compressed stencil */
  2144. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2145. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2146. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2148. NUM_BANKS(ADDR_SURF_16_BANK) |
  2149. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2152. break;
  2153. case 1: /* 2xAA/4xAA compressed depth only */
  2154. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2155. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2156. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2157. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2158. NUM_BANKS(ADDR_SURF_16_BANK) |
  2159. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2162. break;
  2163. case 2: /* 8xAA compressed depth only */
  2164. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2165. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2166. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2167. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2168. NUM_BANKS(ADDR_SURF_16_BANK) |
  2169. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2172. break;
  2173. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  2174. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2175. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2176. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2178. NUM_BANKS(ADDR_SURF_16_BANK) |
  2179. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2182. break;
  2183. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  2184. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2185. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2186. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2187. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2188. NUM_BANKS(ADDR_SURF_16_BANK) |
  2189. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2192. break;
  2193. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  2194. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2195. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2196. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2197. TILE_SPLIT(split_equal_to_row_size) |
  2198. NUM_BANKS(ADDR_SURF_16_BANK) |
  2199. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2202. break;
  2203. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  2204. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2205. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2206. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2207. TILE_SPLIT(split_equal_to_row_size) |
  2208. NUM_BANKS(ADDR_SURF_16_BANK) |
  2209. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2212. break;
  2213. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  2214. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2215. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2216. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2217. TILE_SPLIT(split_equal_to_row_size) |
  2218. NUM_BANKS(ADDR_SURF_16_BANK) |
  2219. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2222. break;
  2223. case 8: /* 1D and 1D Array Surfaces */
  2224. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2225. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2226. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2228. NUM_BANKS(ADDR_SURF_16_BANK) |
  2229. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2232. break;
  2233. case 9: /* Displayable maps. */
  2234. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2235. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2236. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2238. NUM_BANKS(ADDR_SURF_16_BANK) |
  2239. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2242. break;
  2243. case 10: /* Display 8bpp. */
  2244. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2245. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2246. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2248. NUM_BANKS(ADDR_SURF_16_BANK) |
  2249. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2252. break;
  2253. case 11: /* Display 16bpp. */
  2254. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2255. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2256. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2258. NUM_BANKS(ADDR_SURF_16_BANK) |
  2259. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2262. break;
  2263. case 12: /* Display 32bpp. */
  2264. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2265. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2266. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2267. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2268. NUM_BANKS(ADDR_SURF_16_BANK) |
  2269. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2272. break;
  2273. case 13: /* Thin. */
  2274. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2275. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2276. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2277. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2278. NUM_BANKS(ADDR_SURF_16_BANK) |
  2279. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2282. break;
  2283. case 14: /* Thin 8 bpp. */
  2284. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2285. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2286. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2287. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2288. NUM_BANKS(ADDR_SURF_16_BANK) |
  2289. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2292. break;
  2293. case 15: /* Thin 16 bpp. */
  2294. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2296. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2297. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2298. NUM_BANKS(ADDR_SURF_16_BANK) |
  2299. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2300. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2301. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2302. break;
  2303. case 16: /* Thin 32 bpp. */
  2304. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2306. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2307. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2308. NUM_BANKS(ADDR_SURF_16_BANK) |
  2309. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2310. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2311. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2312. break;
  2313. case 17: /* Thin 64 bpp. */
  2314. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2315. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2316. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2317. TILE_SPLIT(split_equal_to_row_size) |
  2318. NUM_BANKS(ADDR_SURF_16_BANK) |
  2319. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2320. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2321. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2322. break;
  2323. case 21: /* 8 bpp PRT. */
  2324. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2325. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2326. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2327. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2328. NUM_BANKS(ADDR_SURF_16_BANK) |
  2329. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2332. break;
  2333. case 22: /* 16 bpp PRT */
  2334. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2335. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2336. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2337. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2338. NUM_BANKS(ADDR_SURF_16_BANK) |
  2339. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2342. break;
  2343. case 23: /* 32 bpp PRT */
  2344. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2345. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2346. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2347. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2348. NUM_BANKS(ADDR_SURF_16_BANK) |
  2349. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2352. break;
  2353. case 24: /* 64 bpp PRT */
  2354. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2355. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2356. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2357. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2358. NUM_BANKS(ADDR_SURF_16_BANK) |
  2359. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2362. break;
  2363. case 25: /* 128 bpp PRT */
  2364. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2365. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2366. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2367. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  2368. NUM_BANKS(ADDR_SURF_8_BANK) |
  2369. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2372. break;
  2373. default:
  2374. gb_tile_moden = 0;
  2375. break;
  2376. }
  2377. rdev->config.si.tile_mode_array[reg_offset] = gb_tile_moden;
  2378. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2379. }
  2380. } else if ((rdev->family == CHIP_VERDE) ||
  2381. (rdev->family == CHIP_OLAND) ||
  2382. (rdev->family == CHIP_HAINAN)) {
  2383. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2384. switch (reg_offset) {
  2385. case 0: /* non-AA compressed depth or any compressed stencil */
  2386. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2387. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2388. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2389. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2390. NUM_BANKS(ADDR_SURF_16_BANK) |
  2391. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2394. break;
  2395. case 1: /* 2xAA/4xAA compressed depth only */
  2396. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2397. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2398. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2400. NUM_BANKS(ADDR_SURF_16_BANK) |
  2401. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2404. break;
  2405. case 2: /* 8xAA compressed depth only */
  2406. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2407. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2408. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2409. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK) |
  2411. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2412. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2413. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2414. break;
  2415. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  2416. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2417. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2418. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2420. NUM_BANKS(ADDR_SURF_16_BANK) |
  2421. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2424. break;
  2425. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  2426. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2427. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2428. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2429. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2430. NUM_BANKS(ADDR_SURF_16_BANK) |
  2431. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2434. break;
  2435. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  2436. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2437. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2438. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2439. TILE_SPLIT(split_equal_to_row_size) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK) |
  2441. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2444. break;
  2445. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  2446. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2447. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2448. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2449. TILE_SPLIT(split_equal_to_row_size) |
  2450. NUM_BANKS(ADDR_SURF_16_BANK) |
  2451. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2454. break;
  2455. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  2456. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2457. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2458. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2459. TILE_SPLIT(split_equal_to_row_size) |
  2460. NUM_BANKS(ADDR_SURF_16_BANK) |
  2461. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2464. break;
  2465. case 8: /* 1D and 1D Array Surfaces */
  2466. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2467. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2468. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2470. NUM_BANKS(ADDR_SURF_16_BANK) |
  2471. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2474. break;
  2475. case 9: /* Displayable maps. */
  2476. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2477. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2478. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2479. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2480. NUM_BANKS(ADDR_SURF_16_BANK) |
  2481. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2484. break;
  2485. case 10: /* Display 8bpp. */
  2486. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2487. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2488. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2490. NUM_BANKS(ADDR_SURF_16_BANK) |
  2491. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2492. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2493. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2494. break;
  2495. case 11: /* Display 16bpp. */
  2496. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2497. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2500. NUM_BANKS(ADDR_SURF_16_BANK) |
  2501. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2504. break;
  2505. case 12: /* Display 32bpp. */
  2506. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2507. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2508. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2509. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2510. NUM_BANKS(ADDR_SURF_16_BANK) |
  2511. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2514. break;
  2515. case 13: /* Thin. */
  2516. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2517. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2520. NUM_BANKS(ADDR_SURF_16_BANK) |
  2521. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2522. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2523. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2524. break;
  2525. case 14: /* Thin 8 bpp. */
  2526. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2527. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2530. NUM_BANKS(ADDR_SURF_16_BANK) |
  2531. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2534. break;
  2535. case 15: /* Thin 16 bpp. */
  2536. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2537. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2540. NUM_BANKS(ADDR_SURF_16_BANK) |
  2541. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2542. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2543. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2544. break;
  2545. case 16: /* Thin 32 bpp. */
  2546. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2547. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2550. NUM_BANKS(ADDR_SURF_16_BANK) |
  2551. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2554. break;
  2555. case 17: /* Thin 64 bpp. */
  2556. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2557. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2559. TILE_SPLIT(split_equal_to_row_size) |
  2560. NUM_BANKS(ADDR_SURF_16_BANK) |
  2561. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2562. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2563. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2564. break;
  2565. case 21: /* 8 bpp PRT. */
  2566. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2567. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2568. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2570. NUM_BANKS(ADDR_SURF_16_BANK) |
  2571. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2574. break;
  2575. case 22: /* 16 bpp PRT */
  2576. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2577. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2578. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2580. NUM_BANKS(ADDR_SURF_16_BANK) |
  2581. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2584. break;
  2585. case 23: /* 32 bpp PRT */
  2586. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2587. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2588. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2590. NUM_BANKS(ADDR_SURF_16_BANK) |
  2591. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2594. break;
  2595. case 24: /* 64 bpp PRT */
  2596. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2597. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2598. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2599. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2600. NUM_BANKS(ADDR_SURF_16_BANK) |
  2601. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2604. break;
  2605. case 25: /* 128 bpp PRT */
  2606. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2607. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2608. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2609. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  2610. NUM_BANKS(ADDR_SURF_8_BANK) |
  2611. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2614. break;
  2615. default:
  2616. gb_tile_moden = 0;
  2617. break;
  2618. }
  2619. rdev->config.si.tile_mode_array[reg_offset] = gb_tile_moden;
  2620. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2621. }
  2622. } else
  2623. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  2624. }
  2625. static void si_select_se_sh(struct radeon_device *rdev,
  2626. u32 se_num, u32 sh_num)
  2627. {
  2628. u32 data = INSTANCE_BROADCAST_WRITES;
  2629. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2630. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2631. else if (se_num == 0xffffffff)
  2632. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2633. else if (sh_num == 0xffffffff)
  2634. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2635. else
  2636. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2637. WREG32(GRBM_GFX_INDEX, data);
  2638. }
  2639. static u32 si_create_bitmask(u32 bit_width)
  2640. {
  2641. u32 i, mask = 0;
  2642. for (i = 0; i < bit_width; i++) {
  2643. mask <<= 1;
  2644. mask |= 1;
  2645. }
  2646. return mask;
  2647. }
  2648. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  2649. {
  2650. u32 data, mask;
  2651. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  2652. if (data & 1)
  2653. data &= INACTIVE_CUS_MASK;
  2654. else
  2655. data = 0;
  2656. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  2657. data >>= INACTIVE_CUS_SHIFT;
  2658. mask = si_create_bitmask(cu_per_sh);
  2659. return ~data & mask;
  2660. }
  2661. static void si_setup_spi(struct radeon_device *rdev,
  2662. u32 se_num, u32 sh_per_se,
  2663. u32 cu_per_sh)
  2664. {
  2665. int i, j, k;
  2666. u32 data, mask, active_cu;
  2667. for (i = 0; i < se_num; i++) {
  2668. for (j = 0; j < sh_per_se; j++) {
  2669. si_select_se_sh(rdev, i, j);
  2670. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  2671. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  2672. mask = 1;
  2673. for (k = 0; k < 16; k++) {
  2674. mask <<= k;
  2675. if (active_cu & mask) {
  2676. data &= ~mask;
  2677. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  2678. break;
  2679. }
  2680. }
  2681. }
  2682. }
  2683. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2684. }
  2685. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  2686. u32 max_rb_num_per_se,
  2687. u32 sh_per_se)
  2688. {
  2689. u32 data, mask;
  2690. data = RREG32(CC_RB_BACKEND_DISABLE);
  2691. if (data & 1)
  2692. data &= BACKEND_DISABLE_MASK;
  2693. else
  2694. data = 0;
  2695. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2696. data >>= BACKEND_DISABLE_SHIFT;
  2697. mask = si_create_bitmask(max_rb_num_per_se / sh_per_se);
  2698. return data & mask;
  2699. }
  2700. static void si_setup_rb(struct radeon_device *rdev,
  2701. u32 se_num, u32 sh_per_se,
  2702. u32 max_rb_num_per_se)
  2703. {
  2704. int i, j;
  2705. u32 data, mask;
  2706. u32 disabled_rbs = 0;
  2707. u32 enabled_rbs = 0;
  2708. for (i = 0; i < se_num; i++) {
  2709. for (j = 0; j < sh_per_se; j++) {
  2710. si_select_se_sh(rdev, i, j);
  2711. data = si_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  2712. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  2713. }
  2714. }
  2715. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2716. mask = 1;
  2717. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2718. if (!(disabled_rbs & mask))
  2719. enabled_rbs |= mask;
  2720. mask <<= 1;
  2721. }
  2722. rdev->config.si.backend_enable_mask = enabled_rbs;
  2723. for (i = 0; i < se_num; i++) {
  2724. si_select_se_sh(rdev, i, 0xffffffff);
  2725. data = 0;
  2726. for (j = 0; j < sh_per_se; j++) {
  2727. switch (enabled_rbs & 3) {
  2728. case 1:
  2729. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2730. break;
  2731. case 2:
  2732. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2733. break;
  2734. case 3:
  2735. default:
  2736. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2737. break;
  2738. }
  2739. enabled_rbs >>= 2;
  2740. }
  2741. WREG32(PA_SC_RASTER_CONFIG, data);
  2742. }
  2743. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2744. }
  2745. static void si_gpu_init(struct radeon_device *rdev)
  2746. {
  2747. u32 gb_addr_config = 0;
  2748. u32 mc_shared_chmap, mc_arb_ramcfg;
  2749. u32 sx_debug_1;
  2750. u32 hdp_host_path_cntl;
  2751. u32 tmp;
  2752. int i, j, k;
  2753. switch (rdev->family) {
  2754. case CHIP_TAHITI:
  2755. rdev->config.si.max_shader_engines = 2;
  2756. rdev->config.si.max_tile_pipes = 12;
  2757. rdev->config.si.max_cu_per_sh = 8;
  2758. rdev->config.si.max_sh_per_se = 2;
  2759. rdev->config.si.max_backends_per_se = 4;
  2760. rdev->config.si.max_texture_channel_caches = 12;
  2761. rdev->config.si.max_gprs = 256;
  2762. rdev->config.si.max_gs_threads = 32;
  2763. rdev->config.si.max_hw_contexts = 8;
  2764. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2765. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  2766. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2767. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2768. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  2769. break;
  2770. case CHIP_PITCAIRN:
  2771. rdev->config.si.max_shader_engines = 2;
  2772. rdev->config.si.max_tile_pipes = 8;
  2773. rdev->config.si.max_cu_per_sh = 5;
  2774. rdev->config.si.max_sh_per_se = 2;
  2775. rdev->config.si.max_backends_per_se = 4;
  2776. rdev->config.si.max_texture_channel_caches = 8;
  2777. rdev->config.si.max_gprs = 256;
  2778. rdev->config.si.max_gs_threads = 32;
  2779. rdev->config.si.max_hw_contexts = 8;
  2780. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2781. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  2782. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2783. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2784. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  2785. break;
  2786. case CHIP_VERDE:
  2787. default:
  2788. rdev->config.si.max_shader_engines = 1;
  2789. rdev->config.si.max_tile_pipes = 4;
  2790. rdev->config.si.max_cu_per_sh = 5;
  2791. rdev->config.si.max_sh_per_se = 2;
  2792. rdev->config.si.max_backends_per_se = 4;
  2793. rdev->config.si.max_texture_channel_caches = 4;
  2794. rdev->config.si.max_gprs = 256;
  2795. rdev->config.si.max_gs_threads = 32;
  2796. rdev->config.si.max_hw_contexts = 8;
  2797. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2798. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2799. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2800. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2801. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  2802. break;
  2803. case CHIP_OLAND:
  2804. rdev->config.si.max_shader_engines = 1;
  2805. rdev->config.si.max_tile_pipes = 4;
  2806. rdev->config.si.max_cu_per_sh = 6;
  2807. rdev->config.si.max_sh_per_se = 1;
  2808. rdev->config.si.max_backends_per_se = 2;
  2809. rdev->config.si.max_texture_channel_caches = 4;
  2810. rdev->config.si.max_gprs = 256;
  2811. rdev->config.si.max_gs_threads = 16;
  2812. rdev->config.si.max_hw_contexts = 8;
  2813. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2814. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2815. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2816. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2817. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  2818. break;
  2819. case CHIP_HAINAN:
  2820. rdev->config.si.max_shader_engines = 1;
  2821. rdev->config.si.max_tile_pipes = 4;
  2822. rdev->config.si.max_cu_per_sh = 5;
  2823. rdev->config.si.max_sh_per_se = 1;
  2824. rdev->config.si.max_backends_per_se = 1;
  2825. rdev->config.si.max_texture_channel_caches = 2;
  2826. rdev->config.si.max_gprs = 256;
  2827. rdev->config.si.max_gs_threads = 16;
  2828. rdev->config.si.max_hw_contexts = 8;
  2829. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2830. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2831. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2832. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2833. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  2834. break;
  2835. }
  2836. /* Initialize HDP */
  2837. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2838. WREG32((0x2c14 + j), 0x00000000);
  2839. WREG32((0x2c18 + j), 0x00000000);
  2840. WREG32((0x2c1c + j), 0x00000000);
  2841. WREG32((0x2c20 + j), 0x00000000);
  2842. WREG32((0x2c24 + j), 0x00000000);
  2843. }
  2844. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2845. evergreen_fix_pci_max_read_req_size(rdev);
  2846. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2847. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2848. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2849. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  2850. rdev->config.si.mem_max_burst_length_bytes = 256;
  2851. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2852. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2853. if (rdev->config.si.mem_row_size_in_kb > 4)
  2854. rdev->config.si.mem_row_size_in_kb = 4;
  2855. /* XXX use MC settings? */
  2856. rdev->config.si.shader_engine_tile_size = 32;
  2857. rdev->config.si.num_gpus = 1;
  2858. rdev->config.si.multi_gpu_tile_size = 64;
  2859. /* fix up row size */
  2860. gb_addr_config &= ~ROW_SIZE_MASK;
  2861. switch (rdev->config.si.mem_row_size_in_kb) {
  2862. case 1:
  2863. default:
  2864. gb_addr_config |= ROW_SIZE(0);
  2865. break;
  2866. case 2:
  2867. gb_addr_config |= ROW_SIZE(1);
  2868. break;
  2869. case 4:
  2870. gb_addr_config |= ROW_SIZE(2);
  2871. break;
  2872. }
  2873. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2874. * not have bank info, so create a custom tiling dword.
  2875. * bits 3:0 num_pipes
  2876. * bits 7:4 num_banks
  2877. * bits 11:8 group_size
  2878. * bits 15:12 row_size
  2879. */
  2880. rdev->config.si.tile_config = 0;
  2881. switch (rdev->config.si.num_tile_pipes) {
  2882. case 1:
  2883. rdev->config.si.tile_config |= (0 << 0);
  2884. break;
  2885. case 2:
  2886. rdev->config.si.tile_config |= (1 << 0);
  2887. break;
  2888. case 4:
  2889. rdev->config.si.tile_config |= (2 << 0);
  2890. break;
  2891. case 8:
  2892. default:
  2893. /* XXX what about 12? */
  2894. rdev->config.si.tile_config |= (3 << 0);
  2895. break;
  2896. }
  2897. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  2898. case 0: /* four banks */
  2899. rdev->config.si.tile_config |= 0 << 4;
  2900. break;
  2901. case 1: /* eight banks */
  2902. rdev->config.si.tile_config |= 1 << 4;
  2903. break;
  2904. case 2: /* sixteen banks */
  2905. default:
  2906. rdev->config.si.tile_config |= 2 << 4;
  2907. break;
  2908. }
  2909. rdev->config.si.tile_config |=
  2910. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2911. rdev->config.si.tile_config |=
  2912. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2913. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2914. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  2915. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2916. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2917. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  2918. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  2919. if (rdev->has_uvd) {
  2920. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2921. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2922. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2923. }
  2924. si_tiling_mode_table_init(rdev);
  2925. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  2926. rdev->config.si.max_sh_per_se,
  2927. rdev->config.si.max_backends_per_se);
  2928. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  2929. rdev->config.si.max_sh_per_se,
  2930. rdev->config.si.max_cu_per_sh);
  2931. for (i = 0; i < rdev->config.si.max_shader_engines; i++) {
  2932. for (j = 0; j < rdev->config.si.max_sh_per_se; j++) {
  2933. for (k = 0; k < rdev->config.si.max_cu_per_sh; k++) {
  2934. rdev->config.si.active_cus +=
  2935. hweight32(si_get_cu_active_bitmap(rdev, i, j));
  2936. }
  2937. }
  2938. }
  2939. /* set HW defaults for 3D engine */
  2940. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  2941. ROQ_IB2_START(0x2b)));
  2942. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2943. sx_debug_1 = RREG32(SX_DEBUG_1);
  2944. WREG32(SX_DEBUG_1, sx_debug_1);
  2945. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2946. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  2947. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  2948. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  2949. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  2950. WREG32(VGT_NUM_INSTANCES, 1);
  2951. WREG32(CP_PERFMON_CNTL, 0);
  2952. WREG32(SQ_CONFIG, 0);
  2953. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2954. FORCE_EOV_MAX_REZ_CNT(255)));
  2955. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2956. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2957. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2958. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2959. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  2960. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  2961. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  2962. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  2963. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  2964. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  2965. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  2966. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  2967. tmp = RREG32(HDP_MISC_CNTL);
  2968. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2969. WREG32(HDP_MISC_CNTL, tmp);
  2970. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2971. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2972. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2973. udelay(50);
  2974. }
  2975. /*
  2976. * GPU scratch registers helpers function.
  2977. */
  2978. static void si_scratch_init(struct radeon_device *rdev)
  2979. {
  2980. int i;
  2981. rdev->scratch.num_reg = 7;
  2982. rdev->scratch.reg_base = SCRATCH_REG0;
  2983. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2984. rdev->scratch.free[i] = true;
  2985. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2986. }
  2987. }
  2988. void si_fence_ring_emit(struct radeon_device *rdev,
  2989. struct radeon_fence *fence)
  2990. {
  2991. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2992. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2993. /* flush read cache over gart */
  2994. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2995. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  2996. radeon_ring_write(ring, 0);
  2997. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2998. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  2999. PACKET3_TC_ACTION_ENA |
  3000. PACKET3_SH_KCACHE_ACTION_ENA |
  3001. PACKET3_SH_ICACHE_ACTION_ENA);
  3002. radeon_ring_write(ring, 0xFFFFFFFF);
  3003. radeon_ring_write(ring, 0);
  3004. radeon_ring_write(ring, 10); /* poll interval */
  3005. /* EVENT_WRITE_EOP - flush caches, send int */
  3006. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3007. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  3008. radeon_ring_write(ring, lower_32_bits(addr));
  3009. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  3010. radeon_ring_write(ring, fence->seq);
  3011. radeon_ring_write(ring, 0);
  3012. }
  3013. /*
  3014. * IB stuff
  3015. */
  3016. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3017. {
  3018. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3019. u32 header;
  3020. if (ib->is_const_ib) {
  3021. /* set switch buffer packet before const IB */
  3022. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3023. radeon_ring_write(ring, 0);
  3024. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3025. } else {
  3026. u32 next_rptr;
  3027. if (ring->rptr_save_reg) {
  3028. next_rptr = ring->wptr + 3 + 4 + 8;
  3029. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3030. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3031. PACKET3_SET_CONFIG_REG_START) >> 2));
  3032. radeon_ring_write(ring, next_rptr);
  3033. } else if (rdev->wb.enabled) {
  3034. next_rptr = ring->wptr + 5 + 4 + 8;
  3035. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3036. radeon_ring_write(ring, (1 << 8));
  3037. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3038. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3039. radeon_ring_write(ring, next_rptr);
  3040. }
  3041. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3042. }
  3043. radeon_ring_write(ring, header);
  3044. radeon_ring_write(ring,
  3045. #ifdef __BIG_ENDIAN
  3046. (2 << 0) |
  3047. #endif
  3048. (ib->gpu_addr & 0xFFFFFFFC));
  3049. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3050. radeon_ring_write(ring, ib->length_dw |
  3051. (ib->vm ? (ib->vm->id << 24) : 0));
  3052. if (!ib->is_const_ib) {
  3053. /* flush read cache over gart for this vmid */
  3054. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3055. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  3056. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  3057. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  3058. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  3059. PACKET3_TC_ACTION_ENA |
  3060. PACKET3_SH_KCACHE_ACTION_ENA |
  3061. PACKET3_SH_ICACHE_ACTION_ENA);
  3062. radeon_ring_write(ring, 0xFFFFFFFF);
  3063. radeon_ring_write(ring, 0);
  3064. radeon_ring_write(ring, 10); /* poll interval */
  3065. }
  3066. }
  3067. /*
  3068. * CP.
  3069. */
  3070. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  3071. {
  3072. if (enable)
  3073. WREG32(CP_ME_CNTL, 0);
  3074. else {
  3075. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3076. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3077. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3078. WREG32(SCRATCH_UMSK, 0);
  3079. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3080. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3081. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3082. }
  3083. udelay(50);
  3084. }
  3085. static int si_cp_load_microcode(struct radeon_device *rdev)
  3086. {
  3087. const __be32 *fw_data;
  3088. int i;
  3089. if (!rdev->me_fw || !rdev->pfp_fw)
  3090. return -EINVAL;
  3091. si_cp_enable(rdev, false);
  3092. /* PFP */
  3093. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3094. WREG32(CP_PFP_UCODE_ADDR, 0);
  3095. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  3096. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3097. WREG32(CP_PFP_UCODE_ADDR, 0);
  3098. /* CE */
  3099. fw_data = (const __be32 *)rdev->ce_fw->data;
  3100. WREG32(CP_CE_UCODE_ADDR, 0);
  3101. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  3102. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3103. WREG32(CP_CE_UCODE_ADDR, 0);
  3104. /* ME */
  3105. fw_data = (const __be32 *)rdev->me_fw->data;
  3106. WREG32(CP_ME_RAM_WADDR, 0);
  3107. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  3108. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3109. WREG32(CP_ME_RAM_WADDR, 0);
  3110. WREG32(CP_PFP_UCODE_ADDR, 0);
  3111. WREG32(CP_CE_UCODE_ADDR, 0);
  3112. WREG32(CP_ME_RAM_WADDR, 0);
  3113. WREG32(CP_ME_RAM_RADDR, 0);
  3114. return 0;
  3115. }
  3116. static int si_cp_start(struct radeon_device *rdev)
  3117. {
  3118. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3119. int r, i;
  3120. r = radeon_ring_lock(rdev, ring, 7 + 4);
  3121. if (r) {
  3122. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3123. return r;
  3124. }
  3125. /* init the CP */
  3126. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  3127. radeon_ring_write(ring, 0x1);
  3128. radeon_ring_write(ring, 0x0);
  3129. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  3130. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  3131. radeon_ring_write(ring, 0);
  3132. radeon_ring_write(ring, 0);
  3133. /* init the CE partitions */
  3134. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3135. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3136. radeon_ring_write(ring, 0xc000);
  3137. radeon_ring_write(ring, 0xe000);
  3138. radeon_ring_unlock_commit(rdev, ring);
  3139. si_cp_enable(rdev, true);
  3140. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  3141. if (r) {
  3142. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3143. return r;
  3144. }
  3145. /* setup clear context state */
  3146. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3147. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3148. for (i = 0; i < si_default_size; i++)
  3149. radeon_ring_write(ring, si_default_state[i]);
  3150. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3151. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3152. /* set clear context state */
  3153. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3154. radeon_ring_write(ring, 0);
  3155. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3156. radeon_ring_write(ring, 0x00000316);
  3157. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3158. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3159. radeon_ring_unlock_commit(rdev, ring);
  3160. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  3161. ring = &rdev->ring[i];
  3162. r = radeon_ring_lock(rdev, ring, 2);
  3163. /* clear the compute context state */
  3164. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  3165. radeon_ring_write(ring, 0);
  3166. radeon_ring_unlock_commit(rdev, ring);
  3167. }
  3168. return 0;
  3169. }
  3170. static void si_cp_fini(struct radeon_device *rdev)
  3171. {
  3172. struct radeon_ring *ring;
  3173. si_cp_enable(rdev, false);
  3174. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3175. radeon_ring_fini(rdev, ring);
  3176. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3177. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3178. radeon_ring_fini(rdev, ring);
  3179. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3180. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3181. radeon_ring_fini(rdev, ring);
  3182. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3183. }
  3184. static int si_cp_resume(struct radeon_device *rdev)
  3185. {
  3186. struct radeon_ring *ring;
  3187. u32 tmp;
  3188. u32 rb_bufsz;
  3189. int r;
  3190. si_enable_gui_idle_interrupt(rdev, false);
  3191. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3192. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3193. /* Set the write pointer delay */
  3194. WREG32(CP_RB_WPTR_DELAY, 0);
  3195. WREG32(CP_DEBUG, 0);
  3196. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3197. /* ring 0 - compute and gfx */
  3198. /* Set ring buffer size */
  3199. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3200. rb_bufsz = order_base_2(ring->ring_size / 8);
  3201. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3202. #ifdef __BIG_ENDIAN
  3203. tmp |= BUF_SWAP_32BIT;
  3204. #endif
  3205. WREG32(CP_RB0_CNTL, tmp);
  3206. /* Initialize the ring buffer's read and write pointers */
  3207. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3208. ring->wptr = 0;
  3209. WREG32(CP_RB0_WPTR, ring->wptr);
  3210. /* set the wb address whether it's enabled or not */
  3211. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3212. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3213. if (rdev->wb.enabled)
  3214. WREG32(SCRATCH_UMSK, 0xff);
  3215. else {
  3216. tmp |= RB_NO_UPDATE;
  3217. WREG32(SCRATCH_UMSK, 0);
  3218. }
  3219. mdelay(1);
  3220. WREG32(CP_RB0_CNTL, tmp);
  3221. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  3222. /* ring1 - compute only */
  3223. /* Set ring buffer size */
  3224. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3225. rb_bufsz = order_base_2(ring->ring_size / 8);
  3226. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3227. #ifdef __BIG_ENDIAN
  3228. tmp |= BUF_SWAP_32BIT;
  3229. #endif
  3230. WREG32(CP_RB1_CNTL, tmp);
  3231. /* Initialize the ring buffer's read and write pointers */
  3232. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  3233. ring->wptr = 0;
  3234. WREG32(CP_RB1_WPTR, ring->wptr);
  3235. /* set the wb address whether it's enabled or not */
  3236. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  3237. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  3238. mdelay(1);
  3239. WREG32(CP_RB1_CNTL, tmp);
  3240. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  3241. /* ring2 - compute only */
  3242. /* Set ring buffer size */
  3243. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3244. rb_bufsz = order_base_2(ring->ring_size / 8);
  3245. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3246. #ifdef __BIG_ENDIAN
  3247. tmp |= BUF_SWAP_32BIT;
  3248. #endif
  3249. WREG32(CP_RB2_CNTL, tmp);
  3250. /* Initialize the ring buffer's read and write pointers */
  3251. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  3252. ring->wptr = 0;
  3253. WREG32(CP_RB2_WPTR, ring->wptr);
  3254. /* set the wb address whether it's enabled or not */
  3255. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  3256. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  3257. mdelay(1);
  3258. WREG32(CP_RB2_CNTL, tmp);
  3259. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  3260. /* start the rings */
  3261. si_cp_start(rdev);
  3262. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3263. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  3264. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  3265. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3266. if (r) {
  3267. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3268. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3269. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3270. return r;
  3271. }
  3272. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3273. if (r) {
  3274. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3275. }
  3276. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3277. if (r) {
  3278. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3279. }
  3280. si_enable_gui_idle_interrupt(rdev, true);
  3281. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3282. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3283. return 0;
  3284. }
  3285. u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  3286. {
  3287. u32 reset_mask = 0;
  3288. u32 tmp;
  3289. /* GRBM_STATUS */
  3290. tmp = RREG32(GRBM_STATUS);
  3291. if (tmp & (PA_BUSY | SC_BUSY |
  3292. BCI_BUSY | SX_BUSY |
  3293. TA_BUSY | VGT_BUSY |
  3294. DB_BUSY | CB_BUSY |
  3295. GDS_BUSY | SPI_BUSY |
  3296. IA_BUSY | IA_BUSY_NO_DMA))
  3297. reset_mask |= RADEON_RESET_GFX;
  3298. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  3299. CP_BUSY | CP_COHERENCY_BUSY))
  3300. reset_mask |= RADEON_RESET_CP;
  3301. if (tmp & GRBM_EE_BUSY)
  3302. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  3303. /* GRBM_STATUS2 */
  3304. tmp = RREG32(GRBM_STATUS2);
  3305. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  3306. reset_mask |= RADEON_RESET_RLC;
  3307. /* DMA_STATUS_REG 0 */
  3308. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  3309. if (!(tmp & DMA_IDLE))
  3310. reset_mask |= RADEON_RESET_DMA;
  3311. /* DMA_STATUS_REG 1 */
  3312. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  3313. if (!(tmp & DMA_IDLE))
  3314. reset_mask |= RADEON_RESET_DMA1;
  3315. /* SRBM_STATUS2 */
  3316. tmp = RREG32(SRBM_STATUS2);
  3317. if (tmp & DMA_BUSY)
  3318. reset_mask |= RADEON_RESET_DMA;
  3319. if (tmp & DMA1_BUSY)
  3320. reset_mask |= RADEON_RESET_DMA1;
  3321. /* SRBM_STATUS */
  3322. tmp = RREG32(SRBM_STATUS);
  3323. if (tmp & IH_BUSY)
  3324. reset_mask |= RADEON_RESET_IH;
  3325. if (tmp & SEM_BUSY)
  3326. reset_mask |= RADEON_RESET_SEM;
  3327. if (tmp & GRBM_RQ_PENDING)
  3328. reset_mask |= RADEON_RESET_GRBM;
  3329. if (tmp & VMC_BUSY)
  3330. reset_mask |= RADEON_RESET_VMC;
  3331. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3332. MCC_BUSY | MCD_BUSY))
  3333. reset_mask |= RADEON_RESET_MC;
  3334. if (evergreen_is_display_hung(rdev))
  3335. reset_mask |= RADEON_RESET_DISPLAY;
  3336. /* VM_L2_STATUS */
  3337. tmp = RREG32(VM_L2_STATUS);
  3338. if (tmp & L2_BUSY)
  3339. reset_mask |= RADEON_RESET_VMC;
  3340. /* Skip MC reset as it's mostly likely not hung, just busy */
  3341. if (reset_mask & RADEON_RESET_MC) {
  3342. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3343. reset_mask &= ~RADEON_RESET_MC;
  3344. }
  3345. return reset_mask;
  3346. }
  3347. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3348. {
  3349. struct evergreen_mc_save save;
  3350. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3351. u32 tmp;
  3352. if (reset_mask == 0)
  3353. return;
  3354. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3355. evergreen_print_gpu_status_regs(rdev);
  3356. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3357. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3358. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3359. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3360. /* disable PG/CG */
  3361. si_fini_pg(rdev);
  3362. si_fini_cg(rdev);
  3363. /* stop the rlc */
  3364. si_rlc_stop(rdev);
  3365. /* Disable CP parsing/prefetching */
  3366. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3367. if (reset_mask & RADEON_RESET_DMA) {
  3368. /* dma0 */
  3369. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  3370. tmp &= ~DMA_RB_ENABLE;
  3371. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3372. }
  3373. if (reset_mask & RADEON_RESET_DMA1) {
  3374. /* dma1 */
  3375. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  3376. tmp &= ~DMA_RB_ENABLE;
  3377. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3378. }
  3379. udelay(50);
  3380. evergreen_mc_stop(rdev, &save);
  3381. if (evergreen_mc_wait_for_idle(rdev)) {
  3382. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3383. }
  3384. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  3385. grbm_soft_reset = SOFT_RESET_CB |
  3386. SOFT_RESET_DB |
  3387. SOFT_RESET_GDS |
  3388. SOFT_RESET_PA |
  3389. SOFT_RESET_SC |
  3390. SOFT_RESET_BCI |
  3391. SOFT_RESET_SPI |
  3392. SOFT_RESET_SX |
  3393. SOFT_RESET_TC |
  3394. SOFT_RESET_TA |
  3395. SOFT_RESET_VGT |
  3396. SOFT_RESET_IA;
  3397. }
  3398. if (reset_mask & RADEON_RESET_CP) {
  3399. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  3400. srbm_soft_reset |= SOFT_RESET_GRBM;
  3401. }
  3402. if (reset_mask & RADEON_RESET_DMA)
  3403. srbm_soft_reset |= SOFT_RESET_DMA;
  3404. if (reset_mask & RADEON_RESET_DMA1)
  3405. srbm_soft_reset |= SOFT_RESET_DMA1;
  3406. if (reset_mask & RADEON_RESET_DISPLAY)
  3407. srbm_soft_reset |= SOFT_RESET_DC;
  3408. if (reset_mask & RADEON_RESET_RLC)
  3409. grbm_soft_reset |= SOFT_RESET_RLC;
  3410. if (reset_mask & RADEON_RESET_SEM)
  3411. srbm_soft_reset |= SOFT_RESET_SEM;
  3412. if (reset_mask & RADEON_RESET_IH)
  3413. srbm_soft_reset |= SOFT_RESET_IH;
  3414. if (reset_mask & RADEON_RESET_GRBM)
  3415. srbm_soft_reset |= SOFT_RESET_GRBM;
  3416. if (reset_mask & RADEON_RESET_VMC)
  3417. srbm_soft_reset |= SOFT_RESET_VMC;
  3418. if (reset_mask & RADEON_RESET_MC)
  3419. srbm_soft_reset |= SOFT_RESET_MC;
  3420. if (grbm_soft_reset) {
  3421. tmp = RREG32(GRBM_SOFT_RESET);
  3422. tmp |= grbm_soft_reset;
  3423. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3424. WREG32(GRBM_SOFT_RESET, tmp);
  3425. tmp = RREG32(GRBM_SOFT_RESET);
  3426. udelay(50);
  3427. tmp &= ~grbm_soft_reset;
  3428. WREG32(GRBM_SOFT_RESET, tmp);
  3429. tmp = RREG32(GRBM_SOFT_RESET);
  3430. }
  3431. if (srbm_soft_reset) {
  3432. tmp = RREG32(SRBM_SOFT_RESET);
  3433. tmp |= srbm_soft_reset;
  3434. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3435. WREG32(SRBM_SOFT_RESET, tmp);
  3436. tmp = RREG32(SRBM_SOFT_RESET);
  3437. udelay(50);
  3438. tmp &= ~srbm_soft_reset;
  3439. WREG32(SRBM_SOFT_RESET, tmp);
  3440. tmp = RREG32(SRBM_SOFT_RESET);
  3441. }
  3442. /* Wait a little for things to settle down */
  3443. udelay(50);
  3444. evergreen_mc_resume(rdev, &save);
  3445. udelay(50);
  3446. evergreen_print_gpu_status_regs(rdev);
  3447. }
  3448. static void si_set_clk_bypass_mode(struct radeon_device *rdev)
  3449. {
  3450. u32 tmp, i;
  3451. tmp = RREG32(CG_SPLL_FUNC_CNTL);
  3452. tmp |= SPLL_BYPASS_EN;
  3453. WREG32(CG_SPLL_FUNC_CNTL, tmp);
  3454. tmp = RREG32(CG_SPLL_FUNC_CNTL_2);
  3455. tmp |= SPLL_CTLREQ_CHG;
  3456. WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
  3457. for (i = 0; i < rdev->usec_timeout; i++) {
  3458. if (RREG32(SPLL_STATUS) & SPLL_CHG_STATUS)
  3459. break;
  3460. udelay(1);
  3461. }
  3462. tmp = RREG32(CG_SPLL_FUNC_CNTL_2);
  3463. tmp &= ~(SPLL_CTLREQ_CHG | SCLK_MUX_UPDATE);
  3464. WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
  3465. tmp = RREG32(MPLL_CNTL_MODE);
  3466. tmp &= ~MPLL_MCLK_SEL;
  3467. WREG32(MPLL_CNTL_MODE, tmp);
  3468. }
  3469. static void si_spll_powerdown(struct radeon_device *rdev)
  3470. {
  3471. u32 tmp;
  3472. tmp = RREG32(SPLL_CNTL_MODE);
  3473. tmp |= SPLL_SW_DIR_CONTROL;
  3474. WREG32(SPLL_CNTL_MODE, tmp);
  3475. tmp = RREG32(CG_SPLL_FUNC_CNTL);
  3476. tmp |= SPLL_RESET;
  3477. WREG32(CG_SPLL_FUNC_CNTL, tmp);
  3478. tmp = RREG32(CG_SPLL_FUNC_CNTL);
  3479. tmp |= SPLL_SLEEP;
  3480. WREG32(CG_SPLL_FUNC_CNTL, tmp);
  3481. tmp = RREG32(SPLL_CNTL_MODE);
  3482. tmp &= ~SPLL_SW_DIR_CONTROL;
  3483. WREG32(SPLL_CNTL_MODE, tmp);
  3484. }
  3485. static void si_gpu_pci_config_reset(struct radeon_device *rdev)
  3486. {
  3487. struct evergreen_mc_save save;
  3488. u32 tmp, i;
  3489. dev_info(rdev->dev, "GPU pci config reset\n");
  3490. /* disable dpm? */
  3491. /* disable cg/pg */
  3492. si_fini_pg(rdev);
  3493. si_fini_cg(rdev);
  3494. /* Disable CP parsing/prefetching */
  3495. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3496. /* dma0 */
  3497. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  3498. tmp &= ~DMA_RB_ENABLE;
  3499. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3500. /* dma1 */
  3501. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  3502. tmp &= ~DMA_RB_ENABLE;
  3503. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3504. /* XXX other engines? */
  3505. /* halt the rlc, disable cp internal ints */
  3506. si_rlc_stop(rdev);
  3507. udelay(50);
  3508. /* disable mem access */
  3509. evergreen_mc_stop(rdev, &save);
  3510. if (evergreen_mc_wait_for_idle(rdev)) {
  3511. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  3512. }
  3513. /* set mclk/sclk to bypass */
  3514. si_set_clk_bypass_mode(rdev);
  3515. /* powerdown spll */
  3516. si_spll_powerdown(rdev);
  3517. /* disable BM */
  3518. pci_clear_master(rdev->pdev);
  3519. /* reset */
  3520. radeon_pci_config_reset(rdev);
  3521. /* wait for asic to come out of reset */
  3522. for (i = 0; i < rdev->usec_timeout; i++) {
  3523. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  3524. break;
  3525. udelay(1);
  3526. }
  3527. }
  3528. int si_asic_reset(struct radeon_device *rdev)
  3529. {
  3530. u32 reset_mask;
  3531. reset_mask = si_gpu_check_soft_reset(rdev);
  3532. if (reset_mask)
  3533. r600_set_bios_scratch_engine_hung(rdev, true);
  3534. /* try soft reset */
  3535. si_gpu_soft_reset(rdev, reset_mask);
  3536. reset_mask = si_gpu_check_soft_reset(rdev);
  3537. /* try pci config reset */
  3538. if (reset_mask && radeon_hard_reset)
  3539. si_gpu_pci_config_reset(rdev);
  3540. reset_mask = si_gpu_check_soft_reset(rdev);
  3541. if (!reset_mask)
  3542. r600_set_bios_scratch_engine_hung(rdev, false);
  3543. return 0;
  3544. }
  3545. /**
  3546. * si_gfx_is_lockup - Check if the GFX engine is locked up
  3547. *
  3548. * @rdev: radeon_device pointer
  3549. * @ring: radeon_ring structure holding ring information
  3550. *
  3551. * Check if the GFX engine is locked up.
  3552. * Returns true if the engine appears to be locked up, false if not.
  3553. */
  3554. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3555. {
  3556. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  3557. if (!(reset_mask & (RADEON_RESET_GFX |
  3558. RADEON_RESET_COMPUTE |
  3559. RADEON_RESET_CP))) {
  3560. radeon_ring_lockup_update(rdev, ring);
  3561. return false;
  3562. }
  3563. return radeon_ring_test_lockup(rdev, ring);
  3564. }
  3565. /* MC */
  3566. static void si_mc_program(struct radeon_device *rdev)
  3567. {
  3568. struct evergreen_mc_save save;
  3569. u32 tmp;
  3570. int i, j;
  3571. /* Initialize HDP */
  3572. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3573. WREG32((0x2c14 + j), 0x00000000);
  3574. WREG32((0x2c18 + j), 0x00000000);
  3575. WREG32((0x2c1c + j), 0x00000000);
  3576. WREG32((0x2c20 + j), 0x00000000);
  3577. WREG32((0x2c24 + j), 0x00000000);
  3578. }
  3579. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  3580. evergreen_mc_stop(rdev, &save);
  3581. if (radeon_mc_wait_for_idle(rdev)) {
  3582. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3583. }
  3584. if (!ASIC_IS_NODCE(rdev))
  3585. /* Lockout access through VGA aperture*/
  3586. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  3587. /* Update configuration */
  3588. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  3589. rdev->mc.vram_start >> 12);
  3590. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  3591. rdev->mc.vram_end >> 12);
  3592. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  3593. rdev->vram_scratch.gpu_addr >> 12);
  3594. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  3595. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  3596. WREG32(MC_VM_FB_LOCATION, tmp);
  3597. /* XXX double check these! */
  3598. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  3599. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  3600. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  3601. WREG32(MC_VM_AGP_BASE, 0);
  3602. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  3603. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  3604. if (radeon_mc_wait_for_idle(rdev)) {
  3605. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3606. }
  3607. evergreen_mc_resume(rdev, &save);
  3608. if (!ASIC_IS_NODCE(rdev)) {
  3609. /* we need to own VRAM, so turn off the VGA renderer here
  3610. * to stop it overwriting our objects */
  3611. rv515_vga_render_disable(rdev);
  3612. }
  3613. }
  3614. void si_vram_gtt_location(struct radeon_device *rdev,
  3615. struct radeon_mc *mc)
  3616. {
  3617. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  3618. /* leave room for at least 1024M GTT */
  3619. dev_warn(rdev->dev, "limiting VRAM\n");
  3620. mc->real_vram_size = 0xFFC0000000ULL;
  3621. mc->mc_vram_size = 0xFFC0000000ULL;
  3622. }
  3623. radeon_vram_location(rdev, &rdev->mc, 0);
  3624. rdev->mc.gtt_base_align = 0;
  3625. radeon_gtt_location(rdev, mc);
  3626. }
  3627. static int si_mc_init(struct radeon_device *rdev)
  3628. {
  3629. u32 tmp;
  3630. int chansize, numchan;
  3631. /* Get VRAM informations */
  3632. rdev->mc.vram_is_ddr = true;
  3633. tmp = RREG32(MC_ARB_RAMCFG);
  3634. if (tmp & CHANSIZE_OVERRIDE) {
  3635. chansize = 16;
  3636. } else if (tmp & CHANSIZE_MASK) {
  3637. chansize = 64;
  3638. } else {
  3639. chansize = 32;
  3640. }
  3641. tmp = RREG32(MC_SHARED_CHMAP);
  3642. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  3643. case 0:
  3644. default:
  3645. numchan = 1;
  3646. break;
  3647. case 1:
  3648. numchan = 2;
  3649. break;
  3650. case 2:
  3651. numchan = 4;
  3652. break;
  3653. case 3:
  3654. numchan = 8;
  3655. break;
  3656. case 4:
  3657. numchan = 3;
  3658. break;
  3659. case 5:
  3660. numchan = 6;
  3661. break;
  3662. case 6:
  3663. numchan = 10;
  3664. break;
  3665. case 7:
  3666. numchan = 12;
  3667. break;
  3668. case 8:
  3669. numchan = 16;
  3670. break;
  3671. }
  3672. rdev->mc.vram_width = numchan * chansize;
  3673. /* Could aper size report 0 ? */
  3674. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  3675. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  3676. /* size in MB on si */
  3677. tmp = RREG32(CONFIG_MEMSIZE);
  3678. /* some boards may have garbage in the upper 16 bits */
  3679. if (tmp & 0xffff0000) {
  3680. DRM_INFO("Probable bad vram size: 0x%08x\n", tmp);
  3681. if (tmp & 0xffff)
  3682. tmp &= 0xffff;
  3683. }
  3684. rdev->mc.mc_vram_size = tmp * 1024ULL * 1024ULL;
  3685. rdev->mc.real_vram_size = rdev->mc.mc_vram_size;
  3686. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  3687. si_vram_gtt_location(rdev, &rdev->mc);
  3688. radeon_update_bandwidth_info(rdev);
  3689. return 0;
  3690. }
  3691. /*
  3692. * GART
  3693. */
  3694. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  3695. {
  3696. /* flush hdp cache */
  3697. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3698. /* bits 0-15 are the VM contexts0-15 */
  3699. WREG32(VM_INVALIDATE_REQUEST, 1);
  3700. }
  3701. static int si_pcie_gart_enable(struct radeon_device *rdev)
  3702. {
  3703. int r, i;
  3704. if (rdev->gart.robj == NULL) {
  3705. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  3706. return -EINVAL;
  3707. }
  3708. r = radeon_gart_table_vram_pin(rdev);
  3709. if (r)
  3710. return r;
  3711. radeon_gart_restore(rdev);
  3712. /* Setup TLB control */
  3713. WREG32(MC_VM_MX_L1_TLB_CNTL,
  3714. (0xA << 7) |
  3715. ENABLE_L1_TLB |
  3716. ENABLE_L1_FRAGMENT_PROCESSING |
  3717. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3718. ENABLE_ADVANCED_DRIVER_MODEL |
  3719. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3720. /* Setup L2 cache */
  3721. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  3722. ENABLE_L2_FRAGMENT_PROCESSING |
  3723. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3724. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3725. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3726. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3727. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  3728. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3729. BANK_SELECT(4) |
  3730. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  3731. /* setup context0 */
  3732. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  3733. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  3734. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  3735. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  3736. (u32)(rdev->dummy_page.addr >> 12));
  3737. WREG32(VM_CONTEXT0_CNTL2, 0);
  3738. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  3739. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  3740. WREG32(0x15D4, 0);
  3741. WREG32(0x15D8, 0);
  3742. WREG32(0x15DC, 0);
  3743. /* empty context1-15 */
  3744. /* set vm size, must be a multiple of 4 */
  3745. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3746. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  3747. /* Assign the pt base to something valid for now; the pts used for
  3748. * the VMs are determined by the application and setup and assigned
  3749. * on the fly in the vm part of radeon_gart.c
  3750. */
  3751. for (i = 1; i < 16; i++) {
  3752. if (i < 8)
  3753. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3754. rdev->gart.table_addr >> 12);
  3755. else
  3756. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3757. rdev->gart.table_addr >> 12);
  3758. }
  3759. /* enable context1-15 */
  3760. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3761. (u32)(rdev->dummy_page.addr >> 12));
  3762. WREG32(VM_CONTEXT1_CNTL2, 4);
  3763. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3764. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  3765. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3766. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3767. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3768. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3769. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3770. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3771. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3772. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3773. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3774. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3775. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3776. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3777. si_pcie_gart_tlb_flush(rdev);
  3778. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3779. (unsigned)(rdev->mc.gtt_size >> 20),
  3780. (unsigned long long)rdev->gart.table_addr);
  3781. rdev->gart.ready = true;
  3782. return 0;
  3783. }
  3784. static void si_pcie_gart_disable(struct radeon_device *rdev)
  3785. {
  3786. /* Disable all tables */
  3787. WREG32(VM_CONTEXT0_CNTL, 0);
  3788. WREG32(VM_CONTEXT1_CNTL, 0);
  3789. /* Setup TLB control */
  3790. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3791. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3792. /* Setup L2 cache */
  3793. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3794. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3795. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3796. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3797. WREG32(VM_L2_CNTL2, 0);
  3798. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3799. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  3800. radeon_gart_table_vram_unpin(rdev);
  3801. }
  3802. static void si_pcie_gart_fini(struct radeon_device *rdev)
  3803. {
  3804. si_pcie_gart_disable(rdev);
  3805. radeon_gart_table_vram_free(rdev);
  3806. radeon_gart_fini(rdev);
  3807. }
  3808. /* vm parser */
  3809. static bool si_vm_reg_valid(u32 reg)
  3810. {
  3811. /* context regs are fine */
  3812. if (reg >= 0x28000)
  3813. return true;
  3814. /* check config regs */
  3815. switch (reg) {
  3816. case GRBM_GFX_INDEX:
  3817. case CP_STRMOUT_CNTL:
  3818. case VGT_VTX_VECT_EJECT_REG:
  3819. case VGT_CACHE_INVALIDATION:
  3820. case VGT_ESGS_RING_SIZE:
  3821. case VGT_GSVS_RING_SIZE:
  3822. case VGT_GS_VERTEX_REUSE:
  3823. case VGT_PRIMITIVE_TYPE:
  3824. case VGT_INDEX_TYPE:
  3825. case VGT_NUM_INDICES:
  3826. case VGT_NUM_INSTANCES:
  3827. case VGT_TF_RING_SIZE:
  3828. case VGT_HS_OFFCHIP_PARAM:
  3829. case VGT_TF_MEMORY_BASE:
  3830. case PA_CL_ENHANCE:
  3831. case PA_SU_LINE_STIPPLE_VALUE:
  3832. case PA_SC_LINE_STIPPLE_STATE:
  3833. case PA_SC_ENHANCE:
  3834. case SQC_CACHES:
  3835. case SPI_STATIC_THREAD_MGMT_1:
  3836. case SPI_STATIC_THREAD_MGMT_2:
  3837. case SPI_STATIC_THREAD_MGMT_3:
  3838. case SPI_PS_MAX_WAVE_ID:
  3839. case SPI_CONFIG_CNTL:
  3840. case SPI_CONFIG_CNTL_1:
  3841. case TA_CNTL_AUX:
  3842. return true;
  3843. default:
  3844. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  3845. return false;
  3846. }
  3847. }
  3848. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  3849. u32 *ib, struct radeon_cs_packet *pkt)
  3850. {
  3851. switch (pkt->opcode) {
  3852. case PACKET3_NOP:
  3853. case PACKET3_SET_BASE:
  3854. case PACKET3_SET_CE_DE_COUNTERS:
  3855. case PACKET3_LOAD_CONST_RAM:
  3856. case PACKET3_WRITE_CONST_RAM:
  3857. case PACKET3_WRITE_CONST_RAM_OFFSET:
  3858. case PACKET3_DUMP_CONST_RAM:
  3859. case PACKET3_INCREMENT_CE_COUNTER:
  3860. case PACKET3_WAIT_ON_DE_COUNTER:
  3861. case PACKET3_CE_WRITE:
  3862. break;
  3863. default:
  3864. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  3865. return -EINVAL;
  3866. }
  3867. return 0;
  3868. }
  3869. static int si_vm_packet3_cp_dma_check(u32 *ib, u32 idx)
  3870. {
  3871. u32 start_reg, reg, i;
  3872. u32 command = ib[idx + 4];
  3873. u32 info = ib[idx + 1];
  3874. u32 idx_value = ib[idx];
  3875. if (command & PACKET3_CP_DMA_CMD_SAS) {
  3876. /* src address space is register */
  3877. if (((info & 0x60000000) >> 29) == 0) {
  3878. start_reg = idx_value << 2;
  3879. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  3880. reg = start_reg;
  3881. if (!si_vm_reg_valid(reg)) {
  3882. DRM_ERROR("CP DMA Bad SRC register\n");
  3883. return -EINVAL;
  3884. }
  3885. } else {
  3886. for (i = 0; i < (command & 0x1fffff); i++) {
  3887. reg = start_reg + (4 * i);
  3888. if (!si_vm_reg_valid(reg)) {
  3889. DRM_ERROR("CP DMA Bad SRC register\n");
  3890. return -EINVAL;
  3891. }
  3892. }
  3893. }
  3894. }
  3895. }
  3896. if (command & PACKET3_CP_DMA_CMD_DAS) {
  3897. /* dst address space is register */
  3898. if (((info & 0x00300000) >> 20) == 0) {
  3899. start_reg = ib[idx + 2];
  3900. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  3901. reg = start_reg;
  3902. if (!si_vm_reg_valid(reg)) {
  3903. DRM_ERROR("CP DMA Bad DST register\n");
  3904. return -EINVAL;
  3905. }
  3906. } else {
  3907. for (i = 0; i < (command & 0x1fffff); i++) {
  3908. reg = start_reg + (4 * i);
  3909. if (!si_vm_reg_valid(reg)) {
  3910. DRM_ERROR("CP DMA Bad DST register\n");
  3911. return -EINVAL;
  3912. }
  3913. }
  3914. }
  3915. }
  3916. }
  3917. return 0;
  3918. }
  3919. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  3920. u32 *ib, struct radeon_cs_packet *pkt)
  3921. {
  3922. int r;
  3923. u32 idx = pkt->idx + 1;
  3924. u32 idx_value = ib[idx];
  3925. u32 start_reg, end_reg, reg, i;
  3926. switch (pkt->opcode) {
  3927. case PACKET3_NOP:
  3928. case PACKET3_SET_BASE:
  3929. case PACKET3_CLEAR_STATE:
  3930. case PACKET3_INDEX_BUFFER_SIZE:
  3931. case PACKET3_DISPATCH_DIRECT:
  3932. case PACKET3_DISPATCH_INDIRECT:
  3933. case PACKET3_ALLOC_GDS:
  3934. case PACKET3_WRITE_GDS_RAM:
  3935. case PACKET3_ATOMIC_GDS:
  3936. case PACKET3_ATOMIC:
  3937. case PACKET3_OCCLUSION_QUERY:
  3938. case PACKET3_SET_PREDICATION:
  3939. case PACKET3_COND_EXEC:
  3940. case PACKET3_PRED_EXEC:
  3941. case PACKET3_DRAW_INDIRECT:
  3942. case PACKET3_DRAW_INDEX_INDIRECT:
  3943. case PACKET3_INDEX_BASE:
  3944. case PACKET3_DRAW_INDEX_2:
  3945. case PACKET3_CONTEXT_CONTROL:
  3946. case PACKET3_INDEX_TYPE:
  3947. case PACKET3_DRAW_INDIRECT_MULTI:
  3948. case PACKET3_DRAW_INDEX_AUTO:
  3949. case PACKET3_DRAW_INDEX_IMMD:
  3950. case PACKET3_NUM_INSTANCES:
  3951. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  3952. case PACKET3_STRMOUT_BUFFER_UPDATE:
  3953. case PACKET3_DRAW_INDEX_OFFSET_2:
  3954. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  3955. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  3956. case PACKET3_MPEG_INDEX:
  3957. case PACKET3_WAIT_REG_MEM:
  3958. case PACKET3_MEM_WRITE:
  3959. case PACKET3_PFP_SYNC_ME:
  3960. case PACKET3_SURFACE_SYNC:
  3961. case PACKET3_EVENT_WRITE:
  3962. case PACKET3_EVENT_WRITE_EOP:
  3963. case PACKET3_EVENT_WRITE_EOS:
  3964. case PACKET3_SET_CONTEXT_REG:
  3965. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  3966. case PACKET3_SET_SH_REG:
  3967. case PACKET3_SET_SH_REG_OFFSET:
  3968. case PACKET3_INCREMENT_DE_COUNTER:
  3969. case PACKET3_WAIT_ON_CE_COUNTER:
  3970. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  3971. case PACKET3_ME_WRITE:
  3972. break;
  3973. case PACKET3_COPY_DATA:
  3974. if ((idx_value & 0xf00) == 0) {
  3975. reg = ib[idx + 3] * 4;
  3976. if (!si_vm_reg_valid(reg))
  3977. return -EINVAL;
  3978. }
  3979. break;
  3980. case PACKET3_WRITE_DATA:
  3981. if ((idx_value & 0xf00) == 0) {
  3982. start_reg = ib[idx + 1] * 4;
  3983. if (idx_value & 0x10000) {
  3984. if (!si_vm_reg_valid(start_reg))
  3985. return -EINVAL;
  3986. } else {
  3987. for (i = 0; i < (pkt->count - 2); i++) {
  3988. reg = start_reg + (4 * i);
  3989. if (!si_vm_reg_valid(reg))
  3990. return -EINVAL;
  3991. }
  3992. }
  3993. }
  3994. break;
  3995. case PACKET3_COND_WRITE:
  3996. if (idx_value & 0x100) {
  3997. reg = ib[idx + 5] * 4;
  3998. if (!si_vm_reg_valid(reg))
  3999. return -EINVAL;
  4000. }
  4001. break;
  4002. case PACKET3_COPY_DW:
  4003. if (idx_value & 0x2) {
  4004. reg = ib[idx + 3] * 4;
  4005. if (!si_vm_reg_valid(reg))
  4006. return -EINVAL;
  4007. }
  4008. break;
  4009. case PACKET3_SET_CONFIG_REG:
  4010. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  4011. end_reg = 4 * pkt->count + start_reg - 4;
  4012. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  4013. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  4014. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  4015. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  4016. return -EINVAL;
  4017. }
  4018. for (i = 0; i < pkt->count; i++) {
  4019. reg = start_reg + (4 * i);
  4020. if (!si_vm_reg_valid(reg))
  4021. return -EINVAL;
  4022. }
  4023. break;
  4024. case PACKET3_CP_DMA:
  4025. r = si_vm_packet3_cp_dma_check(ib, idx);
  4026. if (r)
  4027. return r;
  4028. break;
  4029. default:
  4030. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  4031. return -EINVAL;
  4032. }
  4033. return 0;
  4034. }
  4035. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  4036. u32 *ib, struct radeon_cs_packet *pkt)
  4037. {
  4038. int r;
  4039. u32 idx = pkt->idx + 1;
  4040. u32 idx_value = ib[idx];
  4041. u32 start_reg, reg, i;
  4042. switch (pkt->opcode) {
  4043. case PACKET3_NOP:
  4044. case PACKET3_SET_BASE:
  4045. case PACKET3_CLEAR_STATE:
  4046. case PACKET3_DISPATCH_DIRECT:
  4047. case PACKET3_DISPATCH_INDIRECT:
  4048. case PACKET3_ALLOC_GDS:
  4049. case PACKET3_WRITE_GDS_RAM:
  4050. case PACKET3_ATOMIC_GDS:
  4051. case PACKET3_ATOMIC:
  4052. case PACKET3_OCCLUSION_QUERY:
  4053. case PACKET3_SET_PREDICATION:
  4054. case PACKET3_COND_EXEC:
  4055. case PACKET3_PRED_EXEC:
  4056. case PACKET3_CONTEXT_CONTROL:
  4057. case PACKET3_STRMOUT_BUFFER_UPDATE:
  4058. case PACKET3_WAIT_REG_MEM:
  4059. case PACKET3_MEM_WRITE:
  4060. case PACKET3_PFP_SYNC_ME:
  4061. case PACKET3_SURFACE_SYNC:
  4062. case PACKET3_EVENT_WRITE:
  4063. case PACKET3_EVENT_WRITE_EOP:
  4064. case PACKET3_EVENT_WRITE_EOS:
  4065. case PACKET3_SET_CONTEXT_REG:
  4066. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  4067. case PACKET3_SET_SH_REG:
  4068. case PACKET3_SET_SH_REG_OFFSET:
  4069. case PACKET3_INCREMENT_DE_COUNTER:
  4070. case PACKET3_WAIT_ON_CE_COUNTER:
  4071. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  4072. case PACKET3_ME_WRITE:
  4073. break;
  4074. case PACKET3_COPY_DATA:
  4075. if ((idx_value & 0xf00) == 0) {
  4076. reg = ib[idx + 3] * 4;
  4077. if (!si_vm_reg_valid(reg))
  4078. return -EINVAL;
  4079. }
  4080. break;
  4081. case PACKET3_WRITE_DATA:
  4082. if ((idx_value & 0xf00) == 0) {
  4083. start_reg = ib[idx + 1] * 4;
  4084. if (idx_value & 0x10000) {
  4085. if (!si_vm_reg_valid(start_reg))
  4086. return -EINVAL;
  4087. } else {
  4088. for (i = 0; i < (pkt->count - 2); i++) {
  4089. reg = start_reg + (4 * i);
  4090. if (!si_vm_reg_valid(reg))
  4091. return -EINVAL;
  4092. }
  4093. }
  4094. }
  4095. break;
  4096. case PACKET3_COND_WRITE:
  4097. if (idx_value & 0x100) {
  4098. reg = ib[idx + 5] * 4;
  4099. if (!si_vm_reg_valid(reg))
  4100. return -EINVAL;
  4101. }
  4102. break;
  4103. case PACKET3_COPY_DW:
  4104. if (idx_value & 0x2) {
  4105. reg = ib[idx + 3] * 4;
  4106. if (!si_vm_reg_valid(reg))
  4107. return -EINVAL;
  4108. }
  4109. break;
  4110. case PACKET3_CP_DMA:
  4111. r = si_vm_packet3_cp_dma_check(ib, idx);
  4112. if (r)
  4113. return r;
  4114. break;
  4115. default:
  4116. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  4117. return -EINVAL;
  4118. }
  4119. return 0;
  4120. }
  4121. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4122. {
  4123. int ret = 0;
  4124. u32 idx = 0;
  4125. struct radeon_cs_packet pkt;
  4126. do {
  4127. pkt.idx = idx;
  4128. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  4129. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  4130. pkt.one_reg_wr = 0;
  4131. switch (pkt.type) {
  4132. case RADEON_PACKET_TYPE0:
  4133. dev_err(rdev->dev, "Packet0 not allowed!\n");
  4134. ret = -EINVAL;
  4135. break;
  4136. case RADEON_PACKET_TYPE2:
  4137. idx += 1;
  4138. break;
  4139. case RADEON_PACKET_TYPE3:
  4140. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  4141. if (ib->is_const_ib)
  4142. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  4143. else {
  4144. switch (ib->ring) {
  4145. case RADEON_RING_TYPE_GFX_INDEX:
  4146. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  4147. break;
  4148. case CAYMAN_RING_TYPE_CP1_INDEX:
  4149. case CAYMAN_RING_TYPE_CP2_INDEX:
  4150. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  4151. break;
  4152. default:
  4153. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  4154. ret = -EINVAL;
  4155. break;
  4156. }
  4157. }
  4158. idx += pkt.count + 2;
  4159. break;
  4160. default:
  4161. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  4162. ret = -EINVAL;
  4163. break;
  4164. }
  4165. if (ret)
  4166. break;
  4167. } while (idx < ib->length_dw);
  4168. return ret;
  4169. }
  4170. /*
  4171. * vm
  4172. */
  4173. int si_vm_init(struct radeon_device *rdev)
  4174. {
  4175. /* number of VMs */
  4176. rdev->vm_manager.nvm = 16;
  4177. /* base offset of vram pages */
  4178. rdev->vm_manager.vram_base_offset = 0;
  4179. return 0;
  4180. }
  4181. void si_vm_fini(struct radeon_device *rdev)
  4182. {
  4183. }
  4184. /**
  4185. * si_vm_decode_fault - print human readable fault info
  4186. *
  4187. * @rdev: radeon_device pointer
  4188. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4189. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4190. *
  4191. * Print human readable fault information (SI).
  4192. */
  4193. static void si_vm_decode_fault(struct radeon_device *rdev,
  4194. u32 status, u32 addr)
  4195. {
  4196. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4197. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4198. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4199. char *block;
  4200. if (rdev->family == CHIP_TAHITI) {
  4201. switch (mc_id) {
  4202. case 160:
  4203. case 144:
  4204. case 96:
  4205. case 80:
  4206. case 224:
  4207. case 208:
  4208. case 32:
  4209. case 16:
  4210. block = "CB";
  4211. break;
  4212. case 161:
  4213. case 145:
  4214. case 97:
  4215. case 81:
  4216. case 225:
  4217. case 209:
  4218. case 33:
  4219. case 17:
  4220. block = "CB_FMASK";
  4221. break;
  4222. case 162:
  4223. case 146:
  4224. case 98:
  4225. case 82:
  4226. case 226:
  4227. case 210:
  4228. case 34:
  4229. case 18:
  4230. block = "CB_CMASK";
  4231. break;
  4232. case 163:
  4233. case 147:
  4234. case 99:
  4235. case 83:
  4236. case 227:
  4237. case 211:
  4238. case 35:
  4239. case 19:
  4240. block = "CB_IMMED";
  4241. break;
  4242. case 164:
  4243. case 148:
  4244. case 100:
  4245. case 84:
  4246. case 228:
  4247. case 212:
  4248. case 36:
  4249. case 20:
  4250. block = "DB";
  4251. break;
  4252. case 165:
  4253. case 149:
  4254. case 101:
  4255. case 85:
  4256. case 229:
  4257. case 213:
  4258. case 37:
  4259. case 21:
  4260. block = "DB_HTILE";
  4261. break;
  4262. case 167:
  4263. case 151:
  4264. case 103:
  4265. case 87:
  4266. case 231:
  4267. case 215:
  4268. case 39:
  4269. case 23:
  4270. block = "DB_STEN";
  4271. break;
  4272. case 72:
  4273. case 68:
  4274. case 64:
  4275. case 8:
  4276. case 4:
  4277. case 0:
  4278. case 136:
  4279. case 132:
  4280. case 128:
  4281. case 200:
  4282. case 196:
  4283. case 192:
  4284. block = "TC";
  4285. break;
  4286. case 112:
  4287. case 48:
  4288. block = "CP";
  4289. break;
  4290. case 49:
  4291. case 177:
  4292. case 50:
  4293. case 178:
  4294. block = "SH";
  4295. break;
  4296. case 53:
  4297. case 190:
  4298. block = "VGT";
  4299. break;
  4300. case 117:
  4301. block = "IH";
  4302. break;
  4303. case 51:
  4304. case 115:
  4305. block = "RLC";
  4306. break;
  4307. case 119:
  4308. case 183:
  4309. block = "DMA0";
  4310. break;
  4311. case 61:
  4312. block = "DMA1";
  4313. break;
  4314. case 248:
  4315. case 120:
  4316. block = "HDP";
  4317. break;
  4318. default:
  4319. block = "unknown";
  4320. break;
  4321. }
  4322. } else {
  4323. switch (mc_id) {
  4324. case 32:
  4325. case 16:
  4326. case 96:
  4327. case 80:
  4328. case 160:
  4329. case 144:
  4330. case 224:
  4331. case 208:
  4332. block = "CB";
  4333. break;
  4334. case 33:
  4335. case 17:
  4336. case 97:
  4337. case 81:
  4338. case 161:
  4339. case 145:
  4340. case 225:
  4341. case 209:
  4342. block = "CB_FMASK";
  4343. break;
  4344. case 34:
  4345. case 18:
  4346. case 98:
  4347. case 82:
  4348. case 162:
  4349. case 146:
  4350. case 226:
  4351. case 210:
  4352. block = "CB_CMASK";
  4353. break;
  4354. case 35:
  4355. case 19:
  4356. case 99:
  4357. case 83:
  4358. case 163:
  4359. case 147:
  4360. case 227:
  4361. case 211:
  4362. block = "CB_IMMED";
  4363. break;
  4364. case 36:
  4365. case 20:
  4366. case 100:
  4367. case 84:
  4368. case 164:
  4369. case 148:
  4370. case 228:
  4371. case 212:
  4372. block = "DB";
  4373. break;
  4374. case 37:
  4375. case 21:
  4376. case 101:
  4377. case 85:
  4378. case 165:
  4379. case 149:
  4380. case 229:
  4381. case 213:
  4382. block = "DB_HTILE";
  4383. break;
  4384. case 39:
  4385. case 23:
  4386. case 103:
  4387. case 87:
  4388. case 167:
  4389. case 151:
  4390. case 231:
  4391. case 215:
  4392. block = "DB_STEN";
  4393. break;
  4394. case 72:
  4395. case 68:
  4396. case 8:
  4397. case 4:
  4398. case 136:
  4399. case 132:
  4400. case 200:
  4401. case 196:
  4402. block = "TC";
  4403. break;
  4404. case 112:
  4405. case 48:
  4406. block = "CP";
  4407. break;
  4408. case 49:
  4409. case 177:
  4410. case 50:
  4411. case 178:
  4412. block = "SH";
  4413. break;
  4414. case 53:
  4415. block = "VGT";
  4416. break;
  4417. case 117:
  4418. block = "IH";
  4419. break;
  4420. case 51:
  4421. case 115:
  4422. block = "RLC";
  4423. break;
  4424. case 119:
  4425. case 183:
  4426. block = "DMA0";
  4427. break;
  4428. case 61:
  4429. block = "DMA1";
  4430. break;
  4431. case 248:
  4432. case 120:
  4433. block = "HDP";
  4434. break;
  4435. default:
  4436. block = "unknown";
  4437. break;
  4438. }
  4439. }
  4440. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4441. protections, vmid, addr,
  4442. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4443. block, mc_id);
  4444. }
  4445. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4446. {
  4447. struct radeon_ring *ring = &rdev->ring[ridx];
  4448. if (vm == NULL)
  4449. return;
  4450. /* write new base address */
  4451. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4452. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4453. WRITE_DATA_DST_SEL(0)));
  4454. if (vm->id < 8) {
  4455. radeon_ring_write(ring,
  4456. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4457. } else {
  4458. radeon_ring_write(ring,
  4459. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4460. }
  4461. radeon_ring_write(ring, 0);
  4462. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4463. /* flush hdp cache */
  4464. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4465. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4466. WRITE_DATA_DST_SEL(0)));
  4467. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4468. radeon_ring_write(ring, 0);
  4469. radeon_ring_write(ring, 0x1);
  4470. /* bits 0-15 are the VM contexts0-15 */
  4471. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4472. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4473. WRITE_DATA_DST_SEL(0)));
  4474. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4475. radeon_ring_write(ring, 0);
  4476. radeon_ring_write(ring, 1 << vm->id);
  4477. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4478. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4479. radeon_ring_write(ring, 0x0);
  4480. }
  4481. /*
  4482. * Power and clock gating
  4483. */
  4484. static void si_wait_for_rlc_serdes(struct radeon_device *rdev)
  4485. {
  4486. int i;
  4487. for (i = 0; i < rdev->usec_timeout; i++) {
  4488. if (RREG32(RLC_SERDES_MASTER_BUSY_0) == 0)
  4489. break;
  4490. udelay(1);
  4491. }
  4492. for (i = 0; i < rdev->usec_timeout; i++) {
  4493. if (RREG32(RLC_SERDES_MASTER_BUSY_1) == 0)
  4494. break;
  4495. udelay(1);
  4496. }
  4497. }
  4498. static void si_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4499. bool enable)
  4500. {
  4501. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4502. u32 mask;
  4503. int i;
  4504. if (enable)
  4505. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4506. else
  4507. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4508. WREG32(CP_INT_CNTL_RING0, tmp);
  4509. if (!enable) {
  4510. /* read a gfx register */
  4511. tmp = RREG32(DB_DEPTH_INFO);
  4512. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  4513. for (i = 0; i < rdev->usec_timeout; i++) {
  4514. if ((RREG32(RLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  4515. break;
  4516. udelay(1);
  4517. }
  4518. }
  4519. }
  4520. static void si_set_uvd_dcm(struct radeon_device *rdev,
  4521. bool sw_mode)
  4522. {
  4523. u32 tmp, tmp2;
  4524. tmp = RREG32(UVD_CGC_CTRL);
  4525. tmp &= ~(CLK_OD_MASK | CG_DT_MASK);
  4526. tmp |= DCM | CG_DT(1) | CLK_OD(4);
  4527. if (sw_mode) {
  4528. tmp &= ~0x7ffff800;
  4529. tmp2 = DYN_OR_EN | DYN_RR_EN | G_DIV_ID(7);
  4530. } else {
  4531. tmp |= 0x7ffff800;
  4532. tmp2 = 0;
  4533. }
  4534. WREG32(UVD_CGC_CTRL, tmp);
  4535. WREG32_UVD_CTX(UVD_CGC_CTRL2, tmp2);
  4536. }
  4537. void si_init_uvd_internal_cg(struct radeon_device *rdev)
  4538. {
  4539. bool hw_mode = true;
  4540. if (hw_mode) {
  4541. si_set_uvd_dcm(rdev, false);
  4542. } else {
  4543. u32 tmp = RREG32(UVD_CGC_CTRL);
  4544. tmp &= ~DCM;
  4545. WREG32(UVD_CGC_CTRL, tmp);
  4546. }
  4547. }
  4548. static u32 si_halt_rlc(struct radeon_device *rdev)
  4549. {
  4550. u32 data, orig;
  4551. orig = data = RREG32(RLC_CNTL);
  4552. if (data & RLC_ENABLE) {
  4553. data &= ~RLC_ENABLE;
  4554. WREG32(RLC_CNTL, data);
  4555. si_wait_for_rlc_serdes(rdev);
  4556. }
  4557. return orig;
  4558. }
  4559. static void si_update_rlc(struct radeon_device *rdev, u32 rlc)
  4560. {
  4561. u32 tmp;
  4562. tmp = RREG32(RLC_CNTL);
  4563. if (tmp != rlc)
  4564. WREG32(RLC_CNTL, rlc);
  4565. }
  4566. static void si_enable_dma_pg(struct radeon_device *rdev, bool enable)
  4567. {
  4568. u32 data, orig;
  4569. orig = data = RREG32(DMA_PG);
  4570. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_SDMA))
  4571. data |= PG_CNTL_ENABLE;
  4572. else
  4573. data &= ~PG_CNTL_ENABLE;
  4574. if (orig != data)
  4575. WREG32(DMA_PG, data);
  4576. }
  4577. static void si_init_dma_pg(struct radeon_device *rdev)
  4578. {
  4579. u32 tmp;
  4580. WREG32(DMA_PGFSM_WRITE, 0x00002000);
  4581. WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
  4582. for (tmp = 0; tmp < 5; tmp++)
  4583. WREG32(DMA_PGFSM_WRITE, 0);
  4584. }
  4585. static void si_enable_gfx_cgpg(struct radeon_device *rdev,
  4586. bool enable)
  4587. {
  4588. u32 tmp;
  4589. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  4590. tmp = RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10);
  4591. WREG32(RLC_TTOP_D, tmp);
  4592. tmp = RREG32(RLC_PG_CNTL);
  4593. tmp |= GFX_PG_ENABLE;
  4594. WREG32(RLC_PG_CNTL, tmp);
  4595. tmp = RREG32(RLC_AUTO_PG_CTRL);
  4596. tmp |= AUTO_PG_EN;
  4597. WREG32(RLC_AUTO_PG_CTRL, tmp);
  4598. } else {
  4599. tmp = RREG32(RLC_AUTO_PG_CTRL);
  4600. tmp &= ~AUTO_PG_EN;
  4601. WREG32(RLC_AUTO_PG_CTRL, tmp);
  4602. tmp = RREG32(DB_RENDER_CONTROL);
  4603. }
  4604. }
  4605. static void si_init_gfx_cgpg(struct radeon_device *rdev)
  4606. {
  4607. u32 tmp;
  4608. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  4609. tmp = RREG32(RLC_PG_CNTL);
  4610. tmp |= GFX_PG_SRC;
  4611. WREG32(RLC_PG_CNTL, tmp);
  4612. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  4613. tmp = RREG32(RLC_AUTO_PG_CTRL);
  4614. tmp &= ~GRBM_REG_SGIT_MASK;
  4615. tmp |= GRBM_REG_SGIT(0x700);
  4616. tmp &= ~PG_AFTER_GRBM_REG_ST_MASK;
  4617. WREG32(RLC_AUTO_PG_CTRL, tmp);
  4618. }
  4619. static u32 si_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  4620. {
  4621. u32 mask = 0, tmp, tmp1;
  4622. int i;
  4623. si_select_se_sh(rdev, se, sh);
  4624. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  4625. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  4626. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4627. tmp &= 0xffff0000;
  4628. tmp |= tmp1;
  4629. tmp >>= 16;
  4630. for (i = 0; i < rdev->config.si.max_cu_per_sh; i ++) {
  4631. mask <<= 1;
  4632. mask |= 1;
  4633. }
  4634. return (~tmp) & mask;
  4635. }
  4636. static void si_init_ao_cu_mask(struct radeon_device *rdev)
  4637. {
  4638. u32 i, j, k, active_cu_number = 0;
  4639. u32 mask, counter, cu_bitmap;
  4640. u32 tmp = 0;
  4641. for (i = 0; i < rdev->config.si.max_shader_engines; i++) {
  4642. for (j = 0; j < rdev->config.si.max_sh_per_se; j++) {
  4643. mask = 1;
  4644. cu_bitmap = 0;
  4645. counter = 0;
  4646. for (k = 0; k < rdev->config.si.max_cu_per_sh; k++) {
  4647. if (si_get_cu_active_bitmap(rdev, i, j) & mask) {
  4648. if (counter < 2)
  4649. cu_bitmap |= mask;
  4650. counter++;
  4651. }
  4652. mask <<= 1;
  4653. }
  4654. active_cu_number += counter;
  4655. tmp |= (cu_bitmap << (i * 16 + j * 8));
  4656. }
  4657. }
  4658. WREG32(RLC_PG_AO_CU_MASK, tmp);
  4659. tmp = RREG32(RLC_MAX_PG_CU);
  4660. tmp &= ~MAX_PU_CU_MASK;
  4661. tmp |= MAX_PU_CU(active_cu_number);
  4662. WREG32(RLC_MAX_PG_CU, tmp);
  4663. }
  4664. static void si_enable_cgcg(struct radeon_device *rdev,
  4665. bool enable)
  4666. {
  4667. u32 data, orig, tmp;
  4668. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4669. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4670. si_enable_gui_idle_interrupt(rdev, true);
  4671. WREG32(RLC_GCPM_GENERAL_3, 0x00000080);
  4672. tmp = si_halt_rlc(rdev);
  4673. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  4674. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  4675. WREG32(RLC_SERDES_WR_CTRL, 0x00b000ff);
  4676. si_wait_for_rlc_serdes(rdev);
  4677. si_update_rlc(rdev, tmp);
  4678. WREG32(RLC_SERDES_WR_CTRL, 0x007000ff);
  4679. data |= CGCG_EN | CGLS_EN;
  4680. } else {
  4681. si_enable_gui_idle_interrupt(rdev, false);
  4682. RREG32(CB_CGTT_SCLK_CTRL);
  4683. RREG32(CB_CGTT_SCLK_CTRL);
  4684. RREG32(CB_CGTT_SCLK_CTRL);
  4685. RREG32(CB_CGTT_SCLK_CTRL);
  4686. data &= ~(CGCG_EN | CGLS_EN);
  4687. }
  4688. if (orig != data)
  4689. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4690. }
  4691. static void si_enable_mgcg(struct radeon_device *rdev,
  4692. bool enable)
  4693. {
  4694. u32 data, orig, tmp = 0;
  4695. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4696. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4697. data = 0x96940200;
  4698. if (orig != data)
  4699. WREG32(CGTS_SM_CTRL_REG, data);
  4700. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4701. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4702. data |= CP_MEM_LS_EN;
  4703. if (orig != data)
  4704. WREG32(CP_MEM_SLP_CNTL, data);
  4705. }
  4706. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4707. data &= 0xffffffc0;
  4708. if (orig != data)
  4709. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4710. tmp = si_halt_rlc(rdev);
  4711. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  4712. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  4713. WREG32(RLC_SERDES_WR_CTRL, 0x00d000ff);
  4714. si_update_rlc(rdev, tmp);
  4715. } else {
  4716. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4717. data |= 0x00000003;
  4718. if (orig != data)
  4719. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4720. data = RREG32(CP_MEM_SLP_CNTL);
  4721. if (data & CP_MEM_LS_EN) {
  4722. data &= ~CP_MEM_LS_EN;
  4723. WREG32(CP_MEM_SLP_CNTL, data);
  4724. }
  4725. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4726. data |= LS_OVERRIDE | OVERRIDE;
  4727. if (orig != data)
  4728. WREG32(CGTS_SM_CTRL_REG, data);
  4729. tmp = si_halt_rlc(rdev);
  4730. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  4731. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  4732. WREG32(RLC_SERDES_WR_CTRL, 0x00e000ff);
  4733. si_update_rlc(rdev, tmp);
  4734. }
  4735. }
  4736. static void si_enable_uvd_mgcg(struct radeon_device *rdev,
  4737. bool enable)
  4738. {
  4739. u32 orig, data, tmp;
  4740. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4741. tmp = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4742. tmp |= 0x3fff;
  4743. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, tmp);
  4744. orig = data = RREG32(UVD_CGC_CTRL);
  4745. data |= DCM;
  4746. if (orig != data)
  4747. WREG32(UVD_CGC_CTRL, data);
  4748. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_0, 0);
  4749. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_1, 0);
  4750. } else {
  4751. tmp = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4752. tmp &= ~0x3fff;
  4753. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, tmp);
  4754. orig = data = RREG32(UVD_CGC_CTRL);
  4755. data &= ~DCM;
  4756. if (orig != data)
  4757. WREG32(UVD_CGC_CTRL, data);
  4758. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_0, 0xffffffff);
  4759. WREG32_SMC(SMC_CG_IND_START + CG_CGTT_LOCAL_1, 0xffffffff);
  4760. }
  4761. }
  4762. static const u32 mc_cg_registers[] =
  4763. {
  4764. MC_HUB_MISC_HUB_CG,
  4765. MC_HUB_MISC_SIP_CG,
  4766. MC_HUB_MISC_VM_CG,
  4767. MC_XPB_CLK_GAT,
  4768. ATC_MISC_CG,
  4769. MC_CITF_MISC_WR_CG,
  4770. MC_CITF_MISC_RD_CG,
  4771. MC_CITF_MISC_VM_CG,
  4772. VM_L2_CG,
  4773. };
  4774. static void si_enable_mc_ls(struct radeon_device *rdev,
  4775. bool enable)
  4776. {
  4777. int i;
  4778. u32 orig, data;
  4779. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4780. orig = data = RREG32(mc_cg_registers[i]);
  4781. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4782. data |= MC_LS_ENABLE;
  4783. else
  4784. data &= ~MC_LS_ENABLE;
  4785. if (data != orig)
  4786. WREG32(mc_cg_registers[i], data);
  4787. }
  4788. }
  4789. static void si_enable_mc_mgcg(struct radeon_device *rdev,
  4790. bool enable)
  4791. {
  4792. int i;
  4793. u32 orig, data;
  4794. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4795. orig = data = RREG32(mc_cg_registers[i]);
  4796. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4797. data |= MC_CG_ENABLE;
  4798. else
  4799. data &= ~MC_CG_ENABLE;
  4800. if (data != orig)
  4801. WREG32(mc_cg_registers[i], data);
  4802. }
  4803. }
  4804. static void si_enable_dma_mgcg(struct radeon_device *rdev,
  4805. bool enable)
  4806. {
  4807. u32 orig, data, offset;
  4808. int i;
  4809. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4810. for (i = 0; i < 2; i++) {
  4811. if (i == 0)
  4812. offset = DMA0_REGISTER_OFFSET;
  4813. else
  4814. offset = DMA1_REGISTER_OFFSET;
  4815. orig = data = RREG32(DMA_POWER_CNTL + offset);
  4816. data &= ~MEM_POWER_OVERRIDE;
  4817. if (data != orig)
  4818. WREG32(DMA_POWER_CNTL + offset, data);
  4819. WREG32(DMA_CLK_CTRL + offset, 0x00000100);
  4820. }
  4821. } else {
  4822. for (i = 0; i < 2; i++) {
  4823. if (i == 0)
  4824. offset = DMA0_REGISTER_OFFSET;
  4825. else
  4826. offset = DMA1_REGISTER_OFFSET;
  4827. orig = data = RREG32(DMA_POWER_CNTL + offset);
  4828. data |= MEM_POWER_OVERRIDE;
  4829. if (data != orig)
  4830. WREG32(DMA_POWER_CNTL + offset, data);
  4831. orig = data = RREG32(DMA_CLK_CTRL + offset);
  4832. data = 0xff000000;
  4833. if (data != orig)
  4834. WREG32(DMA_CLK_CTRL + offset, data);
  4835. }
  4836. }
  4837. }
  4838. static void si_enable_bif_mgls(struct radeon_device *rdev,
  4839. bool enable)
  4840. {
  4841. u32 orig, data;
  4842. orig = data = RREG32_PCIE(PCIE_CNTL2);
  4843. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4844. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4845. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4846. else
  4847. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4848. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4849. if (orig != data)
  4850. WREG32_PCIE(PCIE_CNTL2, data);
  4851. }
  4852. static void si_enable_hdp_mgcg(struct radeon_device *rdev,
  4853. bool enable)
  4854. {
  4855. u32 orig, data;
  4856. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4857. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4858. data &= ~CLOCK_GATING_DIS;
  4859. else
  4860. data |= CLOCK_GATING_DIS;
  4861. if (orig != data)
  4862. WREG32(HDP_HOST_PATH_CNTL, data);
  4863. }
  4864. static void si_enable_hdp_ls(struct radeon_device *rdev,
  4865. bool enable)
  4866. {
  4867. u32 orig, data;
  4868. orig = data = RREG32(HDP_MEM_POWER_LS);
  4869. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4870. data |= HDP_LS_ENABLE;
  4871. else
  4872. data &= ~HDP_LS_ENABLE;
  4873. if (orig != data)
  4874. WREG32(HDP_MEM_POWER_LS, data);
  4875. }
  4876. static void si_update_cg(struct radeon_device *rdev,
  4877. u32 block, bool enable)
  4878. {
  4879. if (block & RADEON_CG_BLOCK_GFX) {
  4880. si_enable_gui_idle_interrupt(rdev, false);
  4881. /* order matters! */
  4882. if (enable) {
  4883. si_enable_mgcg(rdev, true);
  4884. si_enable_cgcg(rdev, true);
  4885. } else {
  4886. si_enable_cgcg(rdev, false);
  4887. si_enable_mgcg(rdev, false);
  4888. }
  4889. si_enable_gui_idle_interrupt(rdev, true);
  4890. }
  4891. if (block & RADEON_CG_BLOCK_MC) {
  4892. si_enable_mc_mgcg(rdev, enable);
  4893. si_enable_mc_ls(rdev, enable);
  4894. }
  4895. if (block & RADEON_CG_BLOCK_SDMA) {
  4896. si_enable_dma_mgcg(rdev, enable);
  4897. }
  4898. if (block & RADEON_CG_BLOCK_BIF) {
  4899. si_enable_bif_mgls(rdev, enable);
  4900. }
  4901. if (block & RADEON_CG_BLOCK_UVD) {
  4902. if (rdev->has_uvd) {
  4903. si_enable_uvd_mgcg(rdev, enable);
  4904. }
  4905. }
  4906. if (block & RADEON_CG_BLOCK_HDP) {
  4907. si_enable_hdp_mgcg(rdev, enable);
  4908. si_enable_hdp_ls(rdev, enable);
  4909. }
  4910. }
  4911. static void si_init_cg(struct radeon_device *rdev)
  4912. {
  4913. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  4914. RADEON_CG_BLOCK_MC |
  4915. RADEON_CG_BLOCK_SDMA |
  4916. RADEON_CG_BLOCK_BIF |
  4917. RADEON_CG_BLOCK_HDP), true);
  4918. if (rdev->has_uvd) {
  4919. si_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
  4920. si_init_uvd_internal_cg(rdev);
  4921. }
  4922. }
  4923. static void si_fini_cg(struct radeon_device *rdev)
  4924. {
  4925. if (rdev->has_uvd) {
  4926. si_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
  4927. }
  4928. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  4929. RADEON_CG_BLOCK_MC |
  4930. RADEON_CG_BLOCK_SDMA |
  4931. RADEON_CG_BLOCK_BIF |
  4932. RADEON_CG_BLOCK_HDP), false);
  4933. }
  4934. u32 si_get_csb_size(struct radeon_device *rdev)
  4935. {
  4936. u32 count = 0;
  4937. const struct cs_section_def *sect = NULL;
  4938. const struct cs_extent_def *ext = NULL;
  4939. if (rdev->rlc.cs_data == NULL)
  4940. return 0;
  4941. /* begin clear state */
  4942. count += 2;
  4943. /* context control state */
  4944. count += 3;
  4945. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  4946. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4947. if (sect->id == SECT_CONTEXT)
  4948. count += 2 + ext->reg_count;
  4949. else
  4950. return 0;
  4951. }
  4952. }
  4953. /* pa_sc_raster_config */
  4954. count += 3;
  4955. /* end clear state */
  4956. count += 2;
  4957. /* clear state */
  4958. count += 2;
  4959. return count;
  4960. }
  4961. void si_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  4962. {
  4963. u32 count = 0, i;
  4964. const struct cs_section_def *sect = NULL;
  4965. const struct cs_extent_def *ext = NULL;
  4966. if (rdev->rlc.cs_data == NULL)
  4967. return;
  4968. if (buffer == NULL)
  4969. return;
  4970. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4971. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4972. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4973. buffer[count++] = cpu_to_le32(0x80000000);
  4974. buffer[count++] = cpu_to_le32(0x80000000);
  4975. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  4976. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4977. if (sect->id == SECT_CONTEXT) {
  4978. buffer[count++] =
  4979. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  4980. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  4981. for (i = 0; i < ext->reg_count; i++)
  4982. buffer[count++] = cpu_to_le32(ext->extent[i]);
  4983. } else {
  4984. return;
  4985. }
  4986. }
  4987. }
  4988. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  4989. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4990. switch (rdev->family) {
  4991. case CHIP_TAHITI:
  4992. case CHIP_PITCAIRN:
  4993. buffer[count++] = cpu_to_le32(0x2a00126a);
  4994. break;
  4995. case CHIP_VERDE:
  4996. buffer[count++] = cpu_to_le32(0x0000124a);
  4997. break;
  4998. case CHIP_OLAND:
  4999. buffer[count++] = cpu_to_le32(0x00000082);
  5000. break;
  5001. case CHIP_HAINAN:
  5002. buffer[count++] = cpu_to_le32(0x00000000);
  5003. break;
  5004. default:
  5005. buffer[count++] = cpu_to_le32(0x00000000);
  5006. break;
  5007. }
  5008. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5009. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  5010. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  5011. buffer[count++] = cpu_to_le32(0);
  5012. }
  5013. static void si_init_pg(struct radeon_device *rdev)
  5014. {
  5015. if (rdev->pg_flags) {
  5016. if (rdev->pg_flags & RADEON_PG_SUPPORT_SDMA) {
  5017. si_init_dma_pg(rdev);
  5018. }
  5019. si_init_ao_cu_mask(rdev);
  5020. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5021. si_init_gfx_cgpg(rdev);
  5022. } else {
  5023. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5024. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  5025. }
  5026. si_enable_dma_pg(rdev, true);
  5027. si_enable_gfx_cgpg(rdev, true);
  5028. } else {
  5029. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5030. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  5031. }
  5032. }
  5033. static void si_fini_pg(struct radeon_device *rdev)
  5034. {
  5035. if (rdev->pg_flags) {
  5036. si_enable_dma_pg(rdev, false);
  5037. si_enable_gfx_cgpg(rdev, false);
  5038. }
  5039. }
  5040. /*
  5041. * RLC
  5042. */
  5043. void si_rlc_reset(struct radeon_device *rdev)
  5044. {
  5045. u32 tmp = RREG32(GRBM_SOFT_RESET);
  5046. tmp |= SOFT_RESET_RLC;
  5047. WREG32(GRBM_SOFT_RESET, tmp);
  5048. udelay(50);
  5049. tmp &= ~SOFT_RESET_RLC;
  5050. WREG32(GRBM_SOFT_RESET, tmp);
  5051. udelay(50);
  5052. }
  5053. static void si_rlc_stop(struct radeon_device *rdev)
  5054. {
  5055. WREG32(RLC_CNTL, 0);
  5056. si_enable_gui_idle_interrupt(rdev, false);
  5057. si_wait_for_rlc_serdes(rdev);
  5058. }
  5059. static void si_rlc_start(struct radeon_device *rdev)
  5060. {
  5061. WREG32(RLC_CNTL, RLC_ENABLE);
  5062. si_enable_gui_idle_interrupt(rdev, true);
  5063. udelay(50);
  5064. }
  5065. static bool si_lbpw_supported(struct radeon_device *rdev)
  5066. {
  5067. u32 tmp;
  5068. /* Enable LBPW only for DDR3 */
  5069. tmp = RREG32(MC_SEQ_MISC0);
  5070. if ((tmp & 0xF0000000) == 0xB0000000)
  5071. return true;
  5072. return false;
  5073. }
  5074. static void si_enable_lbpw(struct radeon_device *rdev, bool enable)
  5075. {
  5076. u32 tmp;
  5077. tmp = RREG32(RLC_LB_CNTL);
  5078. if (enable)
  5079. tmp |= LOAD_BALANCE_ENABLE;
  5080. else
  5081. tmp &= ~LOAD_BALANCE_ENABLE;
  5082. WREG32(RLC_LB_CNTL, tmp);
  5083. if (!enable) {
  5084. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5085. WREG32(SPI_LB_CU_MASK, 0x00ff);
  5086. }
  5087. }
  5088. static int si_rlc_resume(struct radeon_device *rdev)
  5089. {
  5090. u32 i;
  5091. const __be32 *fw_data;
  5092. if (!rdev->rlc_fw)
  5093. return -EINVAL;
  5094. si_rlc_stop(rdev);
  5095. si_rlc_reset(rdev);
  5096. si_init_pg(rdev);
  5097. si_init_cg(rdev);
  5098. WREG32(RLC_RL_BASE, 0);
  5099. WREG32(RLC_RL_SIZE, 0);
  5100. WREG32(RLC_LB_CNTL, 0);
  5101. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  5102. WREG32(RLC_LB_CNTR_INIT, 0);
  5103. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5104. WREG32(RLC_MC_CNTL, 0);
  5105. WREG32(RLC_UCODE_CNTL, 0);
  5106. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5107. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  5108. WREG32(RLC_UCODE_ADDR, i);
  5109. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  5110. }
  5111. WREG32(RLC_UCODE_ADDR, 0);
  5112. si_enable_lbpw(rdev, si_lbpw_supported(rdev));
  5113. si_rlc_start(rdev);
  5114. return 0;
  5115. }
  5116. static void si_enable_interrupts(struct radeon_device *rdev)
  5117. {
  5118. u32 ih_cntl = RREG32(IH_CNTL);
  5119. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5120. ih_cntl |= ENABLE_INTR;
  5121. ih_rb_cntl |= IH_RB_ENABLE;
  5122. WREG32(IH_CNTL, ih_cntl);
  5123. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5124. rdev->ih.enabled = true;
  5125. }
  5126. static void si_disable_interrupts(struct radeon_device *rdev)
  5127. {
  5128. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5129. u32 ih_cntl = RREG32(IH_CNTL);
  5130. ih_rb_cntl &= ~IH_RB_ENABLE;
  5131. ih_cntl &= ~ENABLE_INTR;
  5132. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5133. WREG32(IH_CNTL, ih_cntl);
  5134. /* set rptr, wptr to 0 */
  5135. WREG32(IH_RB_RPTR, 0);
  5136. WREG32(IH_RB_WPTR, 0);
  5137. rdev->ih.enabled = false;
  5138. rdev->ih.rptr = 0;
  5139. }
  5140. static void si_disable_interrupt_state(struct radeon_device *rdev)
  5141. {
  5142. u32 tmp;
  5143. tmp = RREG32(CP_INT_CNTL_RING0) &
  5144. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5145. WREG32(CP_INT_CNTL_RING0, tmp);
  5146. WREG32(CP_INT_CNTL_RING1, 0);
  5147. WREG32(CP_INT_CNTL_RING2, 0);
  5148. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5149. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  5150. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5151. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  5152. WREG32(GRBM_INT_CNTL, 0);
  5153. if (rdev->num_crtc >= 2) {
  5154. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5155. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5156. }
  5157. if (rdev->num_crtc >= 4) {
  5158. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5159. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5160. }
  5161. if (rdev->num_crtc >= 6) {
  5162. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5163. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5164. }
  5165. if (rdev->num_crtc >= 2) {
  5166. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5167. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5168. }
  5169. if (rdev->num_crtc >= 4) {
  5170. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5171. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5172. }
  5173. if (rdev->num_crtc >= 6) {
  5174. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5175. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5176. }
  5177. if (!ASIC_IS_NODCE(rdev)) {
  5178. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5179. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5180. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5181. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5182. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5183. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5184. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5185. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5186. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5187. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5188. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5189. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5190. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5191. }
  5192. }
  5193. static int si_irq_init(struct radeon_device *rdev)
  5194. {
  5195. int ret = 0;
  5196. int rb_bufsz;
  5197. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5198. /* allocate ring */
  5199. ret = r600_ih_ring_alloc(rdev);
  5200. if (ret)
  5201. return ret;
  5202. /* disable irqs */
  5203. si_disable_interrupts(rdev);
  5204. /* init rlc */
  5205. ret = si_rlc_resume(rdev);
  5206. if (ret) {
  5207. r600_ih_ring_fini(rdev);
  5208. return ret;
  5209. }
  5210. /* setup interrupt control */
  5211. /* set dummy read address to ring address */
  5212. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5213. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5214. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5215. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5216. */
  5217. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5218. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5219. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5220. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5221. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5222. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5223. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5224. IH_WPTR_OVERFLOW_CLEAR |
  5225. (rb_bufsz << 1));
  5226. if (rdev->wb.enabled)
  5227. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5228. /* set the writeback address whether it's enabled or not */
  5229. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5230. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5231. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5232. /* set rptr, wptr to 0 */
  5233. WREG32(IH_RB_RPTR, 0);
  5234. WREG32(IH_RB_WPTR, 0);
  5235. /* Default settings for IH_CNTL (disabled at first) */
  5236. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5237. /* RPTR_REARM only works if msi's are enabled */
  5238. if (rdev->msi_enabled)
  5239. ih_cntl |= RPTR_REARM;
  5240. WREG32(IH_CNTL, ih_cntl);
  5241. /* force the active interrupt state to all disabled */
  5242. si_disable_interrupt_state(rdev);
  5243. pci_set_master(rdev->pdev);
  5244. /* enable irqs */
  5245. si_enable_interrupts(rdev);
  5246. return ret;
  5247. }
  5248. int si_irq_set(struct radeon_device *rdev)
  5249. {
  5250. u32 cp_int_cntl;
  5251. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  5252. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5253. u32 hpd1 = 0, hpd2 = 0, hpd3 = 0, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  5254. u32 grbm_int_cntl = 0;
  5255. u32 dma_cntl, dma_cntl1;
  5256. u32 thermal_int = 0;
  5257. if (!rdev->irq.installed) {
  5258. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5259. return -EINVAL;
  5260. }
  5261. /* don't enable anything if the ih is disabled */
  5262. if (!rdev->ih.enabled) {
  5263. si_disable_interrupts(rdev);
  5264. /* force the active interrupt state to all disabled */
  5265. si_disable_interrupt_state(rdev);
  5266. return 0;
  5267. }
  5268. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  5269. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5270. if (!ASIC_IS_NODCE(rdev)) {
  5271. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5272. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5273. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5274. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5275. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5276. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5277. }
  5278. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5279. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5280. thermal_int = RREG32(CG_THERMAL_INT) &
  5281. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5282. /* enable CP interrupts on all rings */
  5283. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5284. DRM_DEBUG("si_irq_set: sw int gfx\n");
  5285. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5286. }
  5287. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5288. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5289. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  5290. }
  5291. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5292. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5293. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  5294. }
  5295. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5296. DRM_DEBUG("si_irq_set: sw int dma\n");
  5297. dma_cntl |= TRAP_ENABLE;
  5298. }
  5299. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5300. DRM_DEBUG("si_irq_set: sw int dma1\n");
  5301. dma_cntl1 |= TRAP_ENABLE;
  5302. }
  5303. if (rdev->irq.crtc_vblank_int[0] ||
  5304. atomic_read(&rdev->irq.pflip[0])) {
  5305. DRM_DEBUG("si_irq_set: vblank 0\n");
  5306. crtc1 |= VBLANK_INT_MASK;
  5307. }
  5308. if (rdev->irq.crtc_vblank_int[1] ||
  5309. atomic_read(&rdev->irq.pflip[1])) {
  5310. DRM_DEBUG("si_irq_set: vblank 1\n");
  5311. crtc2 |= VBLANK_INT_MASK;
  5312. }
  5313. if (rdev->irq.crtc_vblank_int[2] ||
  5314. atomic_read(&rdev->irq.pflip[2])) {
  5315. DRM_DEBUG("si_irq_set: vblank 2\n");
  5316. crtc3 |= VBLANK_INT_MASK;
  5317. }
  5318. if (rdev->irq.crtc_vblank_int[3] ||
  5319. atomic_read(&rdev->irq.pflip[3])) {
  5320. DRM_DEBUG("si_irq_set: vblank 3\n");
  5321. crtc4 |= VBLANK_INT_MASK;
  5322. }
  5323. if (rdev->irq.crtc_vblank_int[4] ||
  5324. atomic_read(&rdev->irq.pflip[4])) {
  5325. DRM_DEBUG("si_irq_set: vblank 4\n");
  5326. crtc5 |= VBLANK_INT_MASK;
  5327. }
  5328. if (rdev->irq.crtc_vblank_int[5] ||
  5329. atomic_read(&rdev->irq.pflip[5])) {
  5330. DRM_DEBUG("si_irq_set: vblank 5\n");
  5331. crtc6 |= VBLANK_INT_MASK;
  5332. }
  5333. if (rdev->irq.hpd[0]) {
  5334. DRM_DEBUG("si_irq_set: hpd 1\n");
  5335. hpd1 |= DC_HPDx_INT_EN;
  5336. }
  5337. if (rdev->irq.hpd[1]) {
  5338. DRM_DEBUG("si_irq_set: hpd 2\n");
  5339. hpd2 |= DC_HPDx_INT_EN;
  5340. }
  5341. if (rdev->irq.hpd[2]) {
  5342. DRM_DEBUG("si_irq_set: hpd 3\n");
  5343. hpd3 |= DC_HPDx_INT_EN;
  5344. }
  5345. if (rdev->irq.hpd[3]) {
  5346. DRM_DEBUG("si_irq_set: hpd 4\n");
  5347. hpd4 |= DC_HPDx_INT_EN;
  5348. }
  5349. if (rdev->irq.hpd[4]) {
  5350. DRM_DEBUG("si_irq_set: hpd 5\n");
  5351. hpd5 |= DC_HPDx_INT_EN;
  5352. }
  5353. if (rdev->irq.hpd[5]) {
  5354. DRM_DEBUG("si_irq_set: hpd 6\n");
  5355. hpd6 |= DC_HPDx_INT_EN;
  5356. }
  5357. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5358. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  5359. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  5360. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  5361. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  5362. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5363. if (rdev->irq.dpm_thermal) {
  5364. DRM_DEBUG("dpm thermal\n");
  5365. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5366. }
  5367. if (rdev->num_crtc >= 2) {
  5368. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5369. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5370. }
  5371. if (rdev->num_crtc >= 4) {
  5372. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5373. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5374. }
  5375. if (rdev->num_crtc >= 6) {
  5376. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5377. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5378. }
  5379. if (rdev->num_crtc >= 2) {
  5380. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  5381. GRPH_PFLIP_INT_MASK);
  5382. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  5383. GRPH_PFLIP_INT_MASK);
  5384. }
  5385. if (rdev->num_crtc >= 4) {
  5386. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  5387. GRPH_PFLIP_INT_MASK);
  5388. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  5389. GRPH_PFLIP_INT_MASK);
  5390. }
  5391. if (rdev->num_crtc >= 6) {
  5392. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  5393. GRPH_PFLIP_INT_MASK);
  5394. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  5395. GRPH_PFLIP_INT_MASK);
  5396. }
  5397. if (!ASIC_IS_NODCE(rdev)) {
  5398. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5399. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5400. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5401. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5402. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5403. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5404. }
  5405. WREG32(CG_THERMAL_INT, thermal_int);
  5406. return 0;
  5407. }
  5408. static inline void si_irq_ack(struct radeon_device *rdev)
  5409. {
  5410. u32 tmp;
  5411. if (ASIC_IS_NODCE(rdev))
  5412. return;
  5413. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5414. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5415. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5416. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5417. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5418. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5419. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  5420. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  5421. if (rdev->num_crtc >= 4) {
  5422. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  5423. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  5424. }
  5425. if (rdev->num_crtc >= 6) {
  5426. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  5427. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  5428. }
  5429. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  5430. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5431. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  5432. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5433. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  5434. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5435. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  5436. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5437. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5438. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5439. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5440. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5441. if (rdev->num_crtc >= 4) {
  5442. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  5443. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5444. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  5445. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5446. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5447. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5448. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5449. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5450. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5451. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5452. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5453. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5454. }
  5455. if (rdev->num_crtc >= 6) {
  5456. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  5457. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5458. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  5459. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  5460. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5461. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5462. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5463. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5464. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5465. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5466. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5467. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5468. }
  5469. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  5470. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5471. tmp |= DC_HPDx_INT_ACK;
  5472. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5473. }
  5474. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  5475. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5476. tmp |= DC_HPDx_INT_ACK;
  5477. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5478. }
  5479. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5480. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5481. tmp |= DC_HPDx_INT_ACK;
  5482. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5483. }
  5484. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5485. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5486. tmp |= DC_HPDx_INT_ACK;
  5487. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5488. }
  5489. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5490. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5491. tmp |= DC_HPDx_INT_ACK;
  5492. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5493. }
  5494. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5495. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5496. tmp |= DC_HPDx_INT_ACK;
  5497. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5498. }
  5499. }
  5500. static void si_irq_disable(struct radeon_device *rdev)
  5501. {
  5502. si_disable_interrupts(rdev);
  5503. /* Wait and acknowledge irq */
  5504. mdelay(1);
  5505. si_irq_ack(rdev);
  5506. si_disable_interrupt_state(rdev);
  5507. }
  5508. static void si_irq_suspend(struct radeon_device *rdev)
  5509. {
  5510. si_irq_disable(rdev);
  5511. si_rlc_stop(rdev);
  5512. }
  5513. static void si_irq_fini(struct radeon_device *rdev)
  5514. {
  5515. si_irq_suspend(rdev);
  5516. r600_ih_ring_fini(rdev);
  5517. }
  5518. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  5519. {
  5520. u32 wptr, tmp;
  5521. if (rdev->wb.enabled)
  5522. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5523. else
  5524. wptr = RREG32(IH_RB_WPTR);
  5525. if (wptr & RB_OVERFLOW) {
  5526. /* When a ring buffer overflow happen start parsing interrupt
  5527. * from the last not overwritten vector (wptr + 16). Hopefully
  5528. * this should allow us to catchup.
  5529. */
  5530. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5531. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5532. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5533. tmp = RREG32(IH_RB_CNTL);
  5534. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5535. WREG32(IH_RB_CNTL, tmp);
  5536. wptr &= ~RB_OVERFLOW;
  5537. }
  5538. return (wptr & rdev->ih.ptr_mask);
  5539. }
  5540. /* SI IV Ring
  5541. * Each IV ring entry is 128 bits:
  5542. * [7:0] - interrupt source id
  5543. * [31:8] - reserved
  5544. * [59:32] - interrupt source data
  5545. * [63:60] - reserved
  5546. * [71:64] - RINGID
  5547. * [79:72] - VMID
  5548. * [127:80] - reserved
  5549. */
  5550. int si_irq_process(struct radeon_device *rdev)
  5551. {
  5552. u32 wptr;
  5553. u32 rptr;
  5554. u32 src_id, src_data, ring_id;
  5555. u32 ring_index;
  5556. bool queue_hotplug = false;
  5557. bool queue_thermal = false;
  5558. u32 status, addr;
  5559. if (!rdev->ih.enabled || rdev->shutdown)
  5560. return IRQ_NONE;
  5561. wptr = si_get_ih_wptr(rdev);
  5562. restart_ih:
  5563. /* is somebody else already processing irqs? */
  5564. if (atomic_xchg(&rdev->ih.lock, 1))
  5565. return IRQ_NONE;
  5566. rptr = rdev->ih.rptr;
  5567. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5568. /* Order reading of wptr vs. reading of IH ring data */
  5569. rmb();
  5570. /* display interrupts */
  5571. si_irq_ack(rdev);
  5572. while (rptr != wptr) {
  5573. /* wptr/rptr are in bytes! */
  5574. ring_index = rptr / 4;
  5575. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5576. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5577. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5578. switch (src_id) {
  5579. case 1: /* D1 vblank/vline */
  5580. switch (src_data) {
  5581. case 0: /* D1 vblank */
  5582. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5583. if (rdev->irq.crtc_vblank_int[0]) {
  5584. drm_handle_vblank(rdev->ddev, 0);
  5585. rdev->pm.vblank_sync = true;
  5586. wake_up(&rdev->irq.vblank_queue);
  5587. }
  5588. if (atomic_read(&rdev->irq.pflip[0]))
  5589. radeon_crtc_handle_vblank(rdev, 0);
  5590. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5591. DRM_DEBUG("IH: D1 vblank\n");
  5592. }
  5593. break;
  5594. case 1: /* D1 vline */
  5595. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  5596. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5597. DRM_DEBUG("IH: D1 vline\n");
  5598. }
  5599. break;
  5600. default:
  5601. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5602. break;
  5603. }
  5604. break;
  5605. case 2: /* D2 vblank/vline */
  5606. switch (src_data) {
  5607. case 0: /* D2 vblank */
  5608. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5609. if (rdev->irq.crtc_vblank_int[1]) {
  5610. drm_handle_vblank(rdev->ddev, 1);
  5611. rdev->pm.vblank_sync = true;
  5612. wake_up(&rdev->irq.vblank_queue);
  5613. }
  5614. if (atomic_read(&rdev->irq.pflip[1]))
  5615. radeon_crtc_handle_vblank(rdev, 1);
  5616. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5617. DRM_DEBUG("IH: D2 vblank\n");
  5618. }
  5619. break;
  5620. case 1: /* D2 vline */
  5621. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5622. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5623. DRM_DEBUG("IH: D2 vline\n");
  5624. }
  5625. break;
  5626. default:
  5627. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5628. break;
  5629. }
  5630. break;
  5631. case 3: /* D3 vblank/vline */
  5632. switch (src_data) {
  5633. case 0: /* D3 vblank */
  5634. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5635. if (rdev->irq.crtc_vblank_int[2]) {
  5636. drm_handle_vblank(rdev->ddev, 2);
  5637. rdev->pm.vblank_sync = true;
  5638. wake_up(&rdev->irq.vblank_queue);
  5639. }
  5640. if (atomic_read(&rdev->irq.pflip[2]))
  5641. radeon_crtc_handle_vblank(rdev, 2);
  5642. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5643. DRM_DEBUG("IH: D3 vblank\n");
  5644. }
  5645. break;
  5646. case 1: /* D3 vline */
  5647. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5648. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5649. DRM_DEBUG("IH: D3 vline\n");
  5650. }
  5651. break;
  5652. default:
  5653. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5654. break;
  5655. }
  5656. break;
  5657. case 4: /* D4 vblank/vline */
  5658. switch (src_data) {
  5659. case 0: /* D4 vblank */
  5660. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5661. if (rdev->irq.crtc_vblank_int[3]) {
  5662. drm_handle_vblank(rdev->ddev, 3);
  5663. rdev->pm.vblank_sync = true;
  5664. wake_up(&rdev->irq.vblank_queue);
  5665. }
  5666. if (atomic_read(&rdev->irq.pflip[3]))
  5667. radeon_crtc_handle_vblank(rdev, 3);
  5668. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5669. DRM_DEBUG("IH: D4 vblank\n");
  5670. }
  5671. break;
  5672. case 1: /* D4 vline */
  5673. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5674. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5675. DRM_DEBUG("IH: D4 vline\n");
  5676. }
  5677. break;
  5678. default:
  5679. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5680. break;
  5681. }
  5682. break;
  5683. case 5: /* D5 vblank/vline */
  5684. switch (src_data) {
  5685. case 0: /* D5 vblank */
  5686. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5687. if (rdev->irq.crtc_vblank_int[4]) {
  5688. drm_handle_vblank(rdev->ddev, 4);
  5689. rdev->pm.vblank_sync = true;
  5690. wake_up(&rdev->irq.vblank_queue);
  5691. }
  5692. if (atomic_read(&rdev->irq.pflip[4]))
  5693. radeon_crtc_handle_vblank(rdev, 4);
  5694. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5695. DRM_DEBUG("IH: D5 vblank\n");
  5696. }
  5697. break;
  5698. case 1: /* D5 vline */
  5699. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5700. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5701. DRM_DEBUG("IH: D5 vline\n");
  5702. }
  5703. break;
  5704. default:
  5705. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5706. break;
  5707. }
  5708. break;
  5709. case 6: /* D6 vblank/vline */
  5710. switch (src_data) {
  5711. case 0: /* D6 vblank */
  5712. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5713. if (rdev->irq.crtc_vblank_int[5]) {
  5714. drm_handle_vblank(rdev->ddev, 5);
  5715. rdev->pm.vblank_sync = true;
  5716. wake_up(&rdev->irq.vblank_queue);
  5717. }
  5718. if (atomic_read(&rdev->irq.pflip[5]))
  5719. radeon_crtc_handle_vblank(rdev, 5);
  5720. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5721. DRM_DEBUG("IH: D6 vblank\n");
  5722. }
  5723. break;
  5724. case 1: /* D6 vline */
  5725. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5726. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5727. DRM_DEBUG("IH: D6 vline\n");
  5728. }
  5729. break;
  5730. default:
  5731. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5732. break;
  5733. }
  5734. break;
  5735. case 8: /* D1 page flip */
  5736. case 10: /* D2 page flip */
  5737. case 12: /* D3 page flip */
  5738. case 14: /* D4 page flip */
  5739. case 16: /* D5 page flip */
  5740. case 18: /* D6 page flip */
  5741. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  5742. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  5743. break;
  5744. case 42: /* HPD hotplug */
  5745. switch (src_data) {
  5746. case 0:
  5747. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  5748. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  5749. queue_hotplug = true;
  5750. DRM_DEBUG("IH: HPD1\n");
  5751. }
  5752. break;
  5753. case 1:
  5754. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  5755. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  5756. queue_hotplug = true;
  5757. DRM_DEBUG("IH: HPD2\n");
  5758. }
  5759. break;
  5760. case 2:
  5761. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5762. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  5763. queue_hotplug = true;
  5764. DRM_DEBUG("IH: HPD3\n");
  5765. }
  5766. break;
  5767. case 3:
  5768. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5769. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  5770. queue_hotplug = true;
  5771. DRM_DEBUG("IH: HPD4\n");
  5772. }
  5773. break;
  5774. case 4:
  5775. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5776. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  5777. queue_hotplug = true;
  5778. DRM_DEBUG("IH: HPD5\n");
  5779. }
  5780. break;
  5781. case 5:
  5782. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5783. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  5784. queue_hotplug = true;
  5785. DRM_DEBUG("IH: HPD6\n");
  5786. }
  5787. break;
  5788. default:
  5789. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5790. break;
  5791. }
  5792. break;
  5793. case 124: /* UVD */
  5794. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  5795. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  5796. break;
  5797. case 146:
  5798. case 147:
  5799. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  5800. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  5801. /* reset addr and status */
  5802. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  5803. if (addr == 0x0 && status == 0x0)
  5804. break;
  5805. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  5806. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  5807. addr);
  5808. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  5809. status);
  5810. si_vm_decode_fault(rdev, status, addr);
  5811. break;
  5812. case 176: /* RINGID0 CP_INT */
  5813. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5814. break;
  5815. case 177: /* RINGID1 CP_INT */
  5816. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5817. break;
  5818. case 178: /* RINGID2 CP_INT */
  5819. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5820. break;
  5821. case 181: /* CP EOP event */
  5822. DRM_DEBUG("IH: CP EOP\n");
  5823. switch (ring_id) {
  5824. case 0:
  5825. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5826. break;
  5827. case 1:
  5828. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5829. break;
  5830. case 2:
  5831. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5832. break;
  5833. }
  5834. break;
  5835. case 224: /* DMA trap event */
  5836. DRM_DEBUG("IH: DMA trap\n");
  5837. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  5838. break;
  5839. case 230: /* thermal low to high */
  5840. DRM_DEBUG("IH: thermal low to high\n");
  5841. rdev->pm.dpm.thermal.high_to_low = false;
  5842. queue_thermal = true;
  5843. break;
  5844. case 231: /* thermal high to low */
  5845. DRM_DEBUG("IH: thermal high to low\n");
  5846. rdev->pm.dpm.thermal.high_to_low = true;
  5847. queue_thermal = true;
  5848. break;
  5849. case 233: /* GUI IDLE */
  5850. DRM_DEBUG("IH: GUI idle\n");
  5851. break;
  5852. case 244: /* DMA trap event */
  5853. DRM_DEBUG("IH: DMA1 trap\n");
  5854. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5855. break;
  5856. default:
  5857. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5858. break;
  5859. }
  5860. /* wptr/rptr are in bytes! */
  5861. rptr += 16;
  5862. rptr &= rdev->ih.ptr_mask;
  5863. }
  5864. if (queue_hotplug)
  5865. schedule_work(&rdev->hotplug_work);
  5866. if (queue_thermal && rdev->pm.dpm_enabled)
  5867. schedule_work(&rdev->pm.dpm.thermal.work);
  5868. rdev->ih.rptr = rptr;
  5869. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  5870. atomic_set(&rdev->ih.lock, 0);
  5871. /* make sure wptr hasn't changed while processing */
  5872. wptr = si_get_ih_wptr(rdev);
  5873. if (wptr != rptr)
  5874. goto restart_ih;
  5875. return IRQ_HANDLED;
  5876. }
  5877. /*
  5878. * startup/shutdown callbacks
  5879. */
  5880. static int si_startup(struct radeon_device *rdev)
  5881. {
  5882. struct radeon_ring *ring;
  5883. int r;
  5884. /* enable pcie gen2/3 link */
  5885. si_pcie_gen3_enable(rdev);
  5886. /* enable aspm */
  5887. si_program_aspm(rdev);
  5888. /* scratch needs to be initialized before MC */
  5889. r = r600_vram_scratch_init(rdev);
  5890. if (r)
  5891. return r;
  5892. si_mc_program(rdev);
  5893. if (!rdev->pm.dpm_enabled) {
  5894. r = si_mc_load_microcode(rdev);
  5895. if (r) {
  5896. DRM_ERROR("Failed to load MC firmware!\n");
  5897. return r;
  5898. }
  5899. }
  5900. r = si_pcie_gart_enable(rdev);
  5901. if (r)
  5902. return r;
  5903. si_gpu_init(rdev);
  5904. /* allocate rlc buffers */
  5905. if (rdev->family == CHIP_VERDE) {
  5906. rdev->rlc.reg_list = verde_rlc_save_restore_register_list;
  5907. rdev->rlc.reg_list_size =
  5908. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  5909. }
  5910. rdev->rlc.cs_data = si_cs_data;
  5911. r = sumo_rlc_init(rdev);
  5912. if (r) {
  5913. DRM_ERROR("Failed to init rlc BOs!\n");
  5914. return r;
  5915. }
  5916. /* allocate wb buffer */
  5917. r = radeon_wb_init(rdev);
  5918. if (r)
  5919. return r;
  5920. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5921. if (r) {
  5922. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5923. return r;
  5924. }
  5925. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5926. if (r) {
  5927. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5928. return r;
  5929. }
  5930. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5931. if (r) {
  5932. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5933. return r;
  5934. }
  5935. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  5936. if (r) {
  5937. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5938. return r;
  5939. }
  5940. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5941. if (r) {
  5942. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5943. return r;
  5944. }
  5945. if (rdev->has_uvd) {
  5946. r = uvd_v2_2_resume(rdev);
  5947. if (!r) {
  5948. r = radeon_fence_driver_start_ring(rdev,
  5949. R600_RING_TYPE_UVD_INDEX);
  5950. if (r)
  5951. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  5952. }
  5953. if (r)
  5954. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  5955. }
  5956. /* Enable IRQ */
  5957. if (!rdev->irq.installed) {
  5958. r = radeon_irq_kms_init(rdev);
  5959. if (r)
  5960. return r;
  5961. }
  5962. r = si_irq_init(rdev);
  5963. if (r) {
  5964. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  5965. radeon_irq_kms_fini(rdev);
  5966. return r;
  5967. }
  5968. si_irq_set(rdev);
  5969. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5970. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  5971. RADEON_CP_PACKET2);
  5972. if (r)
  5973. return r;
  5974. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5975. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  5976. RADEON_CP_PACKET2);
  5977. if (r)
  5978. return r;
  5979. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5980. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  5981. RADEON_CP_PACKET2);
  5982. if (r)
  5983. return r;
  5984. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5985. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  5986. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  5987. if (r)
  5988. return r;
  5989. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5990. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  5991. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  5992. if (r)
  5993. return r;
  5994. r = si_cp_load_microcode(rdev);
  5995. if (r)
  5996. return r;
  5997. r = si_cp_resume(rdev);
  5998. if (r)
  5999. return r;
  6000. r = cayman_dma_resume(rdev);
  6001. if (r)
  6002. return r;
  6003. if (rdev->has_uvd) {
  6004. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6005. if (ring->ring_size) {
  6006. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6007. RADEON_CP_PACKET2);
  6008. if (!r)
  6009. r = uvd_v1_0_init(rdev);
  6010. if (r)
  6011. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6012. }
  6013. }
  6014. r = radeon_ib_pool_init(rdev);
  6015. if (r) {
  6016. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6017. return r;
  6018. }
  6019. r = radeon_vm_manager_init(rdev);
  6020. if (r) {
  6021. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6022. return r;
  6023. }
  6024. r = dce6_audio_init(rdev);
  6025. if (r)
  6026. return r;
  6027. return 0;
  6028. }
  6029. int si_resume(struct radeon_device *rdev)
  6030. {
  6031. int r;
  6032. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  6033. * posting will perform necessary task to bring back GPU into good
  6034. * shape.
  6035. */
  6036. /* post card */
  6037. atom_asic_init(rdev->mode_info.atom_context);
  6038. /* init golden registers */
  6039. si_init_golden_registers(rdev);
  6040. if (rdev->pm.pm_method == PM_METHOD_DPM)
  6041. radeon_pm_resume(rdev);
  6042. rdev->accel_working = true;
  6043. r = si_startup(rdev);
  6044. if (r) {
  6045. DRM_ERROR("si startup failed on resume\n");
  6046. rdev->accel_working = false;
  6047. return r;
  6048. }
  6049. return r;
  6050. }
  6051. int si_suspend(struct radeon_device *rdev)
  6052. {
  6053. radeon_pm_suspend(rdev);
  6054. dce6_audio_fini(rdev);
  6055. radeon_vm_manager_fini(rdev);
  6056. si_cp_enable(rdev, false);
  6057. cayman_dma_stop(rdev);
  6058. if (rdev->has_uvd) {
  6059. uvd_v1_0_fini(rdev);
  6060. radeon_uvd_suspend(rdev);
  6061. }
  6062. si_fini_pg(rdev);
  6063. si_fini_cg(rdev);
  6064. si_irq_suspend(rdev);
  6065. radeon_wb_disable(rdev);
  6066. si_pcie_gart_disable(rdev);
  6067. return 0;
  6068. }
  6069. /* Plan is to move initialization in that function and use
  6070. * helper function so that radeon_device_init pretty much
  6071. * do nothing more than calling asic specific function. This
  6072. * should also allow to remove a bunch of callback function
  6073. * like vram_info.
  6074. */
  6075. int si_init(struct radeon_device *rdev)
  6076. {
  6077. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6078. int r;
  6079. /* Read BIOS */
  6080. if (!radeon_get_bios(rdev)) {
  6081. if (ASIC_IS_AVIVO(rdev))
  6082. return -EINVAL;
  6083. }
  6084. /* Must be an ATOMBIOS */
  6085. if (!rdev->is_atom_bios) {
  6086. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6087. return -EINVAL;
  6088. }
  6089. r = radeon_atombios_init(rdev);
  6090. if (r)
  6091. return r;
  6092. /* Post card if necessary */
  6093. if (!radeon_card_posted(rdev)) {
  6094. if (!rdev->bios) {
  6095. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6096. return -EINVAL;
  6097. }
  6098. DRM_INFO("GPU not posted. posting now...\n");
  6099. atom_asic_init(rdev->mode_info.atom_context);
  6100. }
  6101. /* init golden registers */
  6102. si_init_golden_registers(rdev);
  6103. /* Initialize scratch registers */
  6104. si_scratch_init(rdev);
  6105. /* Initialize surface registers */
  6106. radeon_surface_init(rdev);
  6107. /* Initialize clocks */
  6108. radeon_get_clock_info(rdev->ddev);
  6109. /* Fence driver */
  6110. r = radeon_fence_driver_init(rdev);
  6111. if (r)
  6112. return r;
  6113. /* initialize memory controller */
  6114. r = si_mc_init(rdev);
  6115. if (r)
  6116. return r;
  6117. /* Memory manager */
  6118. r = radeon_bo_init(rdev);
  6119. if (r)
  6120. return r;
  6121. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6122. !rdev->rlc_fw || !rdev->mc_fw) {
  6123. r = si_init_microcode(rdev);
  6124. if (r) {
  6125. DRM_ERROR("Failed to load firmware!\n");
  6126. return r;
  6127. }
  6128. }
  6129. /* Initialize power management */
  6130. radeon_pm_init(rdev);
  6131. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6132. ring->ring_obj = NULL;
  6133. r600_ring_init(rdev, ring, 1024 * 1024);
  6134. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6135. ring->ring_obj = NULL;
  6136. r600_ring_init(rdev, ring, 1024 * 1024);
  6137. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6138. ring->ring_obj = NULL;
  6139. r600_ring_init(rdev, ring, 1024 * 1024);
  6140. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6141. ring->ring_obj = NULL;
  6142. r600_ring_init(rdev, ring, 64 * 1024);
  6143. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6144. ring->ring_obj = NULL;
  6145. r600_ring_init(rdev, ring, 64 * 1024);
  6146. if (rdev->has_uvd) {
  6147. r = radeon_uvd_init(rdev);
  6148. if (!r) {
  6149. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6150. ring->ring_obj = NULL;
  6151. r600_ring_init(rdev, ring, 4096);
  6152. }
  6153. }
  6154. rdev->ih.ring_obj = NULL;
  6155. r600_ih_ring_init(rdev, 64 * 1024);
  6156. r = r600_pcie_gart_init(rdev);
  6157. if (r)
  6158. return r;
  6159. rdev->accel_working = true;
  6160. r = si_startup(rdev);
  6161. if (r) {
  6162. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6163. si_cp_fini(rdev);
  6164. cayman_dma_fini(rdev);
  6165. si_irq_fini(rdev);
  6166. sumo_rlc_fini(rdev);
  6167. radeon_wb_fini(rdev);
  6168. radeon_ib_pool_fini(rdev);
  6169. radeon_vm_manager_fini(rdev);
  6170. radeon_irq_kms_fini(rdev);
  6171. si_pcie_gart_fini(rdev);
  6172. rdev->accel_working = false;
  6173. }
  6174. /* Don't start up if the MC ucode is missing.
  6175. * The default clocks and voltages before the MC ucode
  6176. * is loaded are not suffient for advanced operations.
  6177. */
  6178. if (!rdev->mc_fw) {
  6179. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6180. return -EINVAL;
  6181. }
  6182. return 0;
  6183. }
  6184. void si_fini(struct radeon_device *rdev)
  6185. {
  6186. radeon_pm_fini(rdev);
  6187. si_cp_fini(rdev);
  6188. cayman_dma_fini(rdev);
  6189. si_fini_pg(rdev);
  6190. si_fini_cg(rdev);
  6191. si_irq_fini(rdev);
  6192. sumo_rlc_fini(rdev);
  6193. radeon_wb_fini(rdev);
  6194. radeon_vm_manager_fini(rdev);
  6195. radeon_ib_pool_fini(rdev);
  6196. radeon_irq_kms_fini(rdev);
  6197. if (rdev->has_uvd) {
  6198. uvd_v1_0_fini(rdev);
  6199. radeon_uvd_fini(rdev);
  6200. }
  6201. si_pcie_gart_fini(rdev);
  6202. r600_vram_scratch_fini(rdev);
  6203. radeon_gem_fini(rdev);
  6204. radeon_fence_driver_fini(rdev);
  6205. radeon_bo_fini(rdev);
  6206. radeon_atombios_fini(rdev);
  6207. kfree(rdev->bios);
  6208. rdev->bios = NULL;
  6209. }
  6210. /**
  6211. * si_get_gpu_clock_counter - return GPU clock counter snapshot
  6212. *
  6213. * @rdev: radeon_device pointer
  6214. *
  6215. * Fetches a GPU clock counter snapshot (SI).
  6216. * Returns the 64 bit clock counter snapshot.
  6217. */
  6218. uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev)
  6219. {
  6220. uint64_t clock;
  6221. mutex_lock(&rdev->gpu_clock_mutex);
  6222. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  6223. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  6224. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  6225. mutex_unlock(&rdev->gpu_clock_mutex);
  6226. return clock;
  6227. }
  6228. int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  6229. {
  6230. unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
  6231. int r;
  6232. /* bypass vclk and dclk with bclk */
  6233. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  6234. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  6235. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  6236. /* put PLL in bypass mode */
  6237. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  6238. if (!vclk || !dclk) {
  6239. /* keep the Bypass mode, put PLL to sleep */
  6240. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  6241. return 0;
  6242. }
  6243. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000,
  6244. 16384, 0x03FFFFFF, 0, 128, 5,
  6245. &fb_div, &vclk_div, &dclk_div);
  6246. if (r)
  6247. return r;
  6248. /* set RESET_ANTI_MUX to 0 */
  6249. WREG32_P(CG_UPLL_FUNC_CNTL_5, 0, ~RESET_ANTI_MUX_MASK);
  6250. /* set VCO_MODE to 1 */
  6251. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  6252. /* toggle UPLL_SLEEP to 1 then back to 0 */
  6253. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  6254. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  6255. /* deassert UPLL_RESET */
  6256. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  6257. mdelay(1);
  6258. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  6259. if (r)
  6260. return r;
  6261. /* assert UPLL_RESET again */
  6262. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  6263. /* disable spread spectrum. */
  6264. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  6265. /* set feedback divider */
  6266. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div), ~UPLL_FB_DIV_MASK);
  6267. /* set ref divider to 0 */
  6268. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  6269. if (fb_div < 307200)
  6270. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  6271. else
  6272. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  6273. /* set PDIV_A and PDIV_B */
  6274. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  6275. UPLL_PDIV_A(vclk_div) | UPLL_PDIV_B(dclk_div),
  6276. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  6277. /* give the PLL some time to settle */
  6278. mdelay(15);
  6279. /* deassert PLL_RESET */
  6280. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  6281. mdelay(15);
  6282. /* switch from bypass mode to normal mode */
  6283. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  6284. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  6285. if (r)
  6286. return r;
  6287. /* switch VCLK and DCLK selection */
  6288. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  6289. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  6290. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  6291. mdelay(100);
  6292. return 0;
  6293. }
  6294. static void si_pcie_gen3_enable(struct radeon_device *rdev)
  6295. {
  6296. struct pci_dev *root = rdev->pdev->bus->self;
  6297. int bridge_pos, gpu_pos;
  6298. u32 speed_cntl, mask, current_data_rate;
  6299. int ret, i;
  6300. u16 tmp16;
  6301. if (radeon_pcie_gen2 == 0)
  6302. return;
  6303. if (rdev->flags & RADEON_IS_IGP)
  6304. return;
  6305. if (!(rdev->flags & RADEON_IS_PCIE))
  6306. return;
  6307. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  6308. if (ret != 0)
  6309. return;
  6310. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  6311. return;
  6312. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  6313. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  6314. LC_CURRENT_DATA_RATE_SHIFT;
  6315. if (mask & DRM_PCIE_SPEED_80) {
  6316. if (current_data_rate == 2) {
  6317. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  6318. return;
  6319. }
  6320. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  6321. } else if (mask & DRM_PCIE_SPEED_50) {
  6322. if (current_data_rate == 1) {
  6323. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  6324. return;
  6325. }
  6326. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  6327. }
  6328. bridge_pos = pci_pcie_cap(root);
  6329. if (!bridge_pos)
  6330. return;
  6331. gpu_pos = pci_pcie_cap(rdev->pdev);
  6332. if (!gpu_pos)
  6333. return;
  6334. if (mask & DRM_PCIE_SPEED_80) {
  6335. /* re-try equalization if gen3 is not already enabled */
  6336. if (current_data_rate != 2) {
  6337. u16 bridge_cfg, gpu_cfg;
  6338. u16 bridge_cfg2, gpu_cfg2;
  6339. u32 max_lw, current_lw, tmp;
  6340. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  6341. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  6342. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  6343. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  6344. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  6345. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  6346. tmp = RREG32_PCIE(PCIE_LC_STATUS1);
  6347. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  6348. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  6349. if (current_lw < max_lw) {
  6350. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  6351. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  6352. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  6353. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  6354. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  6355. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  6356. }
  6357. }
  6358. for (i = 0; i < 10; i++) {
  6359. /* check status */
  6360. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  6361. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  6362. break;
  6363. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  6364. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  6365. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  6366. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  6367. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  6368. tmp |= LC_SET_QUIESCE;
  6369. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  6370. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  6371. tmp |= LC_REDO_EQ;
  6372. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  6373. mdelay(100);
  6374. /* linkctl */
  6375. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  6376. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  6377. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  6378. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  6379. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  6380. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  6381. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  6382. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  6383. /* linkctl2 */
  6384. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  6385. tmp16 &= ~((1 << 4) | (7 << 9));
  6386. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  6387. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  6388. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  6389. tmp16 &= ~((1 << 4) | (7 << 9));
  6390. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  6391. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  6392. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  6393. tmp &= ~LC_SET_QUIESCE;
  6394. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  6395. }
  6396. }
  6397. }
  6398. /* set the link speed */
  6399. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  6400. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  6401. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  6402. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  6403. tmp16 &= ~0xf;
  6404. if (mask & DRM_PCIE_SPEED_80)
  6405. tmp16 |= 3; /* gen3 */
  6406. else if (mask & DRM_PCIE_SPEED_50)
  6407. tmp16 |= 2; /* gen2 */
  6408. else
  6409. tmp16 |= 1; /* gen1 */
  6410. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  6411. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  6412. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  6413. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  6414. for (i = 0; i < rdev->usec_timeout; i++) {
  6415. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  6416. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  6417. break;
  6418. udelay(1);
  6419. }
  6420. }
  6421. static void si_program_aspm(struct radeon_device *rdev)
  6422. {
  6423. u32 data, orig;
  6424. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  6425. bool disable_clkreq = false;
  6426. if (radeon_aspm == 0)
  6427. return;
  6428. if (!(rdev->flags & RADEON_IS_PCIE))
  6429. return;
  6430. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  6431. data &= ~LC_XMIT_N_FTS_MASK;
  6432. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  6433. if (orig != data)
  6434. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  6435. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  6436. data |= LC_GO_TO_RECOVERY;
  6437. if (orig != data)
  6438. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  6439. orig = data = RREG32_PCIE(PCIE_P_CNTL);
  6440. data |= P_IGNORE_EDB_ERR;
  6441. if (orig != data)
  6442. WREG32_PCIE(PCIE_P_CNTL, data);
  6443. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  6444. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  6445. data |= LC_PMI_TO_L1_DIS;
  6446. if (!disable_l0s)
  6447. data |= LC_L0S_INACTIVITY(7);
  6448. if (!disable_l1) {
  6449. data |= LC_L1_INACTIVITY(7);
  6450. data &= ~LC_PMI_TO_L1_DIS;
  6451. if (orig != data)
  6452. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  6453. if (!disable_plloff_in_l1) {
  6454. bool clk_req_support;
  6455. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
  6456. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  6457. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  6458. if (orig != data)
  6459. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
  6460. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
  6461. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  6462. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  6463. if (orig != data)
  6464. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
  6465. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
  6466. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  6467. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  6468. if (orig != data)
  6469. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
  6470. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
  6471. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  6472. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  6473. if (orig != data)
  6474. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
  6475. if ((rdev->family != CHIP_OLAND) && (rdev->family != CHIP_HAINAN)) {
  6476. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
  6477. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  6478. if (orig != data)
  6479. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
  6480. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
  6481. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  6482. if (orig != data)
  6483. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
  6484. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_2);
  6485. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  6486. if (orig != data)
  6487. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_2, data);
  6488. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_3);
  6489. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  6490. if (orig != data)
  6491. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_3, data);
  6492. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
  6493. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  6494. if (orig != data)
  6495. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
  6496. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
  6497. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  6498. if (orig != data)
  6499. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
  6500. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_2);
  6501. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  6502. if (orig != data)
  6503. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_2, data);
  6504. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_3);
  6505. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  6506. if (orig != data)
  6507. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_3, data);
  6508. }
  6509. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  6510. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  6511. data |= LC_DYN_LANES_PWR_STATE(3);
  6512. if (orig != data)
  6513. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  6514. orig = data = RREG32_PIF_PHY0(PB0_PIF_CNTL);
  6515. data &= ~LS2_EXIT_TIME_MASK;
  6516. if ((rdev->family == CHIP_OLAND) || (rdev->family == CHIP_HAINAN))
  6517. data |= LS2_EXIT_TIME(5);
  6518. if (orig != data)
  6519. WREG32_PIF_PHY0(PB0_PIF_CNTL, data);
  6520. orig = data = RREG32_PIF_PHY1(PB1_PIF_CNTL);
  6521. data &= ~LS2_EXIT_TIME_MASK;
  6522. if ((rdev->family == CHIP_OLAND) || (rdev->family == CHIP_HAINAN))
  6523. data |= LS2_EXIT_TIME(5);
  6524. if (orig != data)
  6525. WREG32_PIF_PHY1(PB1_PIF_CNTL, data);
  6526. if (!disable_clkreq) {
  6527. struct pci_dev *root = rdev->pdev->bus->self;
  6528. u32 lnkcap;
  6529. clk_req_support = false;
  6530. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  6531. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  6532. clk_req_support = true;
  6533. } else {
  6534. clk_req_support = false;
  6535. }
  6536. if (clk_req_support) {
  6537. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  6538. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  6539. if (orig != data)
  6540. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  6541. orig = data = RREG32(THM_CLK_CNTL);
  6542. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  6543. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  6544. if (orig != data)
  6545. WREG32(THM_CLK_CNTL, data);
  6546. orig = data = RREG32(MISC_CLK_CNTL);
  6547. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  6548. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  6549. if (orig != data)
  6550. WREG32(MISC_CLK_CNTL, data);
  6551. orig = data = RREG32(CG_CLKPIN_CNTL);
  6552. data &= ~BCLK_AS_XCLK;
  6553. if (orig != data)
  6554. WREG32(CG_CLKPIN_CNTL, data);
  6555. orig = data = RREG32(CG_CLKPIN_CNTL_2);
  6556. data &= ~FORCE_BIF_REFCLK_EN;
  6557. if (orig != data)
  6558. WREG32(CG_CLKPIN_CNTL_2, data);
  6559. orig = data = RREG32(MPLL_BYPASSCLK_SEL);
  6560. data &= ~MPLL_CLKOUT_SEL_MASK;
  6561. data |= MPLL_CLKOUT_SEL(4);
  6562. if (orig != data)
  6563. WREG32(MPLL_BYPASSCLK_SEL, data);
  6564. orig = data = RREG32(SPLL_CNTL_MODE);
  6565. data &= ~SPLL_REFCLK_SEL_MASK;
  6566. if (orig != data)
  6567. WREG32(SPLL_CNTL_MODE, data);
  6568. }
  6569. }
  6570. } else {
  6571. if (orig != data)
  6572. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  6573. }
  6574. orig = data = RREG32_PCIE(PCIE_CNTL2);
  6575. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  6576. if (orig != data)
  6577. WREG32_PCIE(PCIE_CNTL2, data);
  6578. if (!disable_l0s) {
  6579. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  6580. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  6581. data = RREG32_PCIE(PCIE_LC_STATUS1);
  6582. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  6583. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  6584. data &= ~LC_L0S_INACTIVITY_MASK;
  6585. if (orig != data)
  6586. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  6587. }
  6588. }
  6589. }
  6590. }