rv770.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include <drm/radeon_drm.h>
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
  44. int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  45. {
  46. unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
  47. int r;
  48. /* RV740 uses evergreen uvd clk programming */
  49. if (rdev->family == CHIP_RV740)
  50. return evergreen_set_uvd_clocks(rdev, vclk, dclk);
  51. /* bypass vclk and dclk with bclk */
  52. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  53. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  54. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  55. if (!vclk || !dclk) {
  56. /* keep the Bypass mode, put PLL to sleep */
  57. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  58. return 0;
  59. }
  60. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
  61. 43663, 0x03FFFFFE, 1, 30, ~0,
  62. &fb_div, &vclk_div, &dclk_div);
  63. if (r)
  64. return r;
  65. fb_div |= 1;
  66. vclk_div -= 1;
  67. dclk_div -= 1;
  68. /* set UPLL_FB_DIV to 0x50000 */
  69. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(0x50000), ~UPLL_FB_DIV_MASK);
  70. /* deassert UPLL_RESET and UPLL_SLEEP */
  71. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~(UPLL_RESET_MASK | UPLL_SLEEP_MASK));
  72. /* assert BYPASS EN and FB_DIV[0] <- ??? why? */
  73. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  74. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(1), ~UPLL_FB_DIV(1));
  75. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  76. if (r)
  77. return r;
  78. /* assert PLL_RESET */
  79. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  80. /* set the required FB_DIV, REF_DIV, Post divder values */
  81. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REF_DIV(1), ~UPLL_REF_DIV_MASK);
  82. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  83. UPLL_SW_HILEN(vclk_div >> 1) |
  84. UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
  85. UPLL_SW_HILEN2(dclk_div >> 1) |
  86. UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)),
  87. ~UPLL_SW_MASK);
  88. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div),
  89. ~UPLL_FB_DIV_MASK);
  90. /* give the PLL some time to settle */
  91. mdelay(15);
  92. /* deassert PLL_RESET */
  93. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  94. mdelay(15);
  95. /* deassert BYPASS EN and FB_DIV[0] <- ??? why? */
  96. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  97. WREG32_P(CG_UPLL_FUNC_CNTL_3, 0, ~UPLL_FB_DIV(1));
  98. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  99. if (r)
  100. return r;
  101. /* switch VCLK and DCLK selection */
  102. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  103. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  104. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  105. mdelay(100);
  106. return 0;
  107. }
  108. static const u32 r7xx_golden_registers[] =
  109. {
  110. 0x8d00, 0xffffffff, 0x0e0e0074,
  111. 0x8d04, 0xffffffff, 0x013a2b34,
  112. 0x9508, 0xffffffff, 0x00000002,
  113. 0x8b20, 0xffffffff, 0,
  114. 0x88c4, 0xffffffff, 0x000000c2,
  115. 0x28350, 0xffffffff, 0,
  116. 0x9058, 0xffffffff, 0x0fffc40f,
  117. 0x240c, 0xffffffff, 0x00000380,
  118. 0x733c, 0xffffffff, 0x00000002,
  119. 0x2650, 0x00040000, 0,
  120. 0x20bc, 0x00040000, 0,
  121. 0x7300, 0xffffffff, 0x001000f0
  122. };
  123. static const u32 r7xx_golden_dyn_gpr_registers[] =
  124. {
  125. 0x8db0, 0xffffffff, 0x98989898,
  126. 0x8db4, 0xffffffff, 0x98989898,
  127. 0x8db8, 0xffffffff, 0x98989898,
  128. 0x8dbc, 0xffffffff, 0x98989898,
  129. 0x8dc0, 0xffffffff, 0x98989898,
  130. 0x8dc4, 0xffffffff, 0x98989898,
  131. 0x8dc8, 0xffffffff, 0x98989898,
  132. 0x8dcc, 0xffffffff, 0x98989898,
  133. 0x88c4, 0xffffffff, 0x00000082
  134. };
  135. static const u32 rv770_golden_registers[] =
  136. {
  137. 0x562c, 0xffffffff, 0,
  138. 0x3f90, 0xffffffff, 0,
  139. 0x9148, 0xffffffff, 0,
  140. 0x3f94, 0xffffffff, 0,
  141. 0x914c, 0xffffffff, 0,
  142. 0x9698, 0x18000000, 0x18000000
  143. };
  144. static const u32 rv770ce_golden_registers[] =
  145. {
  146. 0x562c, 0xffffffff, 0,
  147. 0x3f90, 0xffffffff, 0x00cc0000,
  148. 0x9148, 0xffffffff, 0x00cc0000,
  149. 0x3f94, 0xffffffff, 0x00cc0000,
  150. 0x914c, 0xffffffff, 0x00cc0000,
  151. 0x9b7c, 0xffffffff, 0x00fa0000,
  152. 0x3f8c, 0xffffffff, 0x00fa0000,
  153. 0x9698, 0x18000000, 0x18000000
  154. };
  155. static const u32 rv770_mgcg_init[] =
  156. {
  157. 0x8bcc, 0xffffffff, 0x130300f9,
  158. 0x5448, 0xffffffff, 0x100,
  159. 0x55e4, 0xffffffff, 0x100,
  160. 0x160c, 0xffffffff, 0x100,
  161. 0x5644, 0xffffffff, 0x100,
  162. 0xc164, 0xffffffff, 0x100,
  163. 0x8a18, 0xffffffff, 0x100,
  164. 0x897c, 0xffffffff, 0x8000100,
  165. 0x8b28, 0xffffffff, 0x3c000100,
  166. 0x9144, 0xffffffff, 0x100,
  167. 0x9a1c, 0xffffffff, 0x10000,
  168. 0x9a50, 0xffffffff, 0x100,
  169. 0x9a1c, 0xffffffff, 0x10001,
  170. 0x9a50, 0xffffffff, 0x100,
  171. 0x9a1c, 0xffffffff, 0x10002,
  172. 0x9a50, 0xffffffff, 0x100,
  173. 0x9a1c, 0xffffffff, 0x10003,
  174. 0x9a50, 0xffffffff, 0x100,
  175. 0x9a1c, 0xffffffff, 0x0,
  176. 0x9870, 0xffffffff, 0x100,
  177. 0x8d58, 0xffffffff, 0x100,
  178. 0x9500, 0xffffffff, 0x0,
  179. 0x9510, 0xffffffff, 0x100,
  180. 0x9500, 0xffffffff, 0x1,
  181. 0x9510, 0xffffffff, 0x100,
  182. 0x9500, 0xffffffff, 0x2,
  183. 0x9510, 0xffffffff, 0x100,
  184. 0x9500, 0xffffffff, 0x3,
  185. 0x9510, 0xffffffff, 0x100,
  186. 0x9500, 0xffffffff, 0x4,
  187. 0x9510, 0xffffffff, 0x100,
  188. 0x9500, 0xffffffff, 0x5,
  189. 0x9510, 0xffffffff, 0x100,
  190. 0x9500, 0xffffffff, 0x6,
  191. 0x9510, 0xffffffff, 0x100,
  192. 0x9500, 0xffffffff, 0x7,
  193. 0x9510, 0xffffffff, 0x100,
  194. 0x9500, 0xffffffff, 0x8,
  195. 0x9510, 0xffffffff, 0x100,
  196. 0x9500, 0xffffffff, 0x9,
  197. 0x9510, 0xffffffff, 0x100,
  198. 0x9500, 0xffffffff, 0x8000,
  199. 0x9490, 0xffffffff, 0x0,
  200. 0x949c, 0xffffffff, 0x100,
  201. 0x9490, 0xffffffff, 0x1,
  202. 0x949c, 0xffffffff, 0x100,
  203. 0x9490, 0xffffffff, 0x2,
  204. 0x949c, 0xffffffff, 0x100,
  205. 0x9490, 0xffffffff, 0x3,
  206. 0x949c, 0xffffffff, 0x100,
  207. 0x9490, 0xffffffff, 0x4,
  208. 0x949c, 0xffffffff, 0x100,
  209. 0x9490, 0xffffffff, 0x5,
  210. 0x949c, 0xffffffff, 0x100,
  211. 0x9490, 0xffffffff, 0x6,
  212. 0x949c, 0xffffffff, 0x100,
  213. 0x9490, 0xffffffff, 0x7,
  214. 0x949c, 0xffffffff, 0x100,
  215. 0x9490, 0xffffffff, 0x8,
  216. 0x949c, 0xffffffff, 0x100,
  217. 0x9490, 0xffffffff, 0x9,
  218. 0x949c, 0xffffffff, 0x100,
  219. 0x9490, 0xffffffff, 0x8000,
  220. 0x9604, 0xffffffff, 0x0,
  221. 0x9654, 0xffffffff, 0x100,
  222. 0x9604, 0xffffffff, 0x1,
  223. 0x9654, 0xffffffff, 0x100,
  224. 0x9604, 0xffffffff, 0x2,
  225. 0x9654, 0xffffffff, 0x100,
  226. 0x9604, 0xffffffff, 0x3,
  227. 0x9654, 0xffffffff, 0x100,
  228. 0x9604, 0xffffffff, 0x4,
  229. 0x9654, 0xffffffff, 0x100,
  230. 0x9604, 0xffffffff, 0x5,
  231. 0x9654, 0xffffffff, 0x100,
  232. 0x9604, 0xffffffff, 0x6,
  233. 0x9654, 0xffffffff, 0x100,
  234. 0x9604, 0xffffffff, 0x7,
  235. 0x9654, 0xffffffff, 0x100,
  236. 0x9604, 0xffffffff, 0x8,
  237. 0x9654, 0xffffffff, 0x100,
  238. 0x9604, 0xffffffff, 0x9,
  239. 0x9654, 0xffffffff, 0x100,
  240. 0x9604, 0xffffffff, 0x80000000,
  241. 0x9030, 0xffffffff, 0x100,
  242. 0x9034, 0xffffffff, 0x100,
  243. 0x9038, 0xffffffff, 0x100,
  244. 0x903c, 0xffffffff, 0x100,
  245. 0x9040, 0xffffffff, 0x100,
  246. 0xa200, 0xffffffff, 0x100,
  247. 0xa204, 0xffffffff, 0x100,
  248. 0xa208, 0xffffffff, 0x100,
  249. 0xa20c, 0xffffffff, 0x100,
  250. 0x971c, 0xffffffff, 0x100,
  251. 0x915c, 0xffffffff, 0x00020001,
  252. 0x9160, 0xffffffff, 0x00040003,
  253. 0x916c, 0xffffffff, 0x00060005,
  254. 0x9170, 0xffffffff, 0x00080007,
  255. 0x9174, 0xffffffff, 0x000a0009,
  256. 0x9178, 0xffffffff, 0x000c000b,
  257. 0x917c, 0xffffffff, 0x000e000d,
  258. 0x9180, 0xffffffff, 0x0010000f,
  259. 0x918c, 0xffffffff, 0x00120011,
  260. 0x9190, 0xffffffff, 0x00140013,
  261. 0x9194, 0xffffffff, 0x00020001,
  262. 0x9198, 0xffffffff, 0x00040003,
  263. 0x919c, 0xffffffff, 0x00060005,
  264. 0x91a8, 0xffffffff, 0x00080007,
  265. 0x91ac, 0xffffffff, 0x000a0009,
  266. 0x91b0, 0xffffffff, 0x000c000b,
  267. 0x91b4, 0xffffffff, 0x000e000d,
  268. 0x91b8, 0xffffffff, 0x0010000f,
  269. 0x91c4, 0xffffffff, 0x00120011,
  270. 0x91c8, 0xffffffff, 0x00140013,
  271. 0x91cc, 0xffffffff, 0x00020001,
  272. 0x91d0, 0xffffffff, 0x00040003,
  273. 0x91d4, 0xffffffff, 0x00060005,
  274. 0x91e0, 0xffffffff, 0x00080007,
  275. 0x91e4, 0xffffffff, 0x000a0009,
  276. 0x91e8, 0xffffffff, 0x000c000b,
  277. 0x91ec, 0xffffffff, 0x00020001,
  278. 0x91f0, 0xffffffff, 0x00040003,
  279. 0x91f4, 0xffffffff, 0x00060005,
  280. 0x9200, 0xffffffff, 0x00080007,
  281. 0x9204, 0xffffffff, 0x000a0009,
  282. 0x9208, 0xffffffff, 0x000c000b,
  283. 0x920c, 0xffffffff, 0x000e000d,
  284. 0x9210, 0xffffffff, 0x0010000f,
  285. 0x921c, 0xffffffff, 0x00120011,
  286. 0x9220, 0xffffffff, 0x00140013,
  287. 0x9224, 0xffffffff, 0x00020001,
  288. 0x9228, 0xffffffff, 0x00040003,
  289. 0x922c, 0xffffffff, 0x00060005,
  290. 0x9238, 0xffffffff, 0x00080007,
  291. 0x923c, 0xffffffff, 0x000a0009,
  292. 0x9240, 0xffffffff, 0x000c000b,
  293. 0x9244, 0xffffffff, 0x000e000d,
  294. 0x9248, 0xffffffff, 0x0010000f,
  295. 0x9254, 0xffffffff, 0x00120011,
  296. 0x9258, 0xffffffff, 0x00140013,
  297. 0x925c, 0xffffffff, 0x00020001,
  298. 0x9260, 0xffffffff, 0x00040003,
  299. 0x9264, 0xffffffff, 0x00060005,
  300. 0x9270, 0xffffffff, 0x00080007,
  301. 0x9274, 0xffffffff, 0x000a0009,
  302. 0x9278, 0xffffffff, 0x000c000b,
  303. 0x927c, 0xffffffff, 0x000e000d,
  304. 0x9280, 0xffffffff, 0x0010000f,
  305. 0x928c, 0xffffffff, 0x00120011,
  306. 0x9290, 0xffffffff, 0x00140013,
  307. 0x9294, 0xffffffff, 0x00020001,
  308. 0x929c, 0xffffffff, 0x00040003,
  309. 0x92a0, 0xffffffff, 0x00060005,
  310. 0x92a4, 0xffffffff, 0x00080007
  311. };
  312. static const u32 rv710_golden_registers[] =
  313. {
  314. 0x3f90, 0x00ff0000, 0x00fc0000,
  315. 0x9148, 0x00ff0000, 0x00fc0000,
  316. 0x3f94, 0x00ff0000, 0x00fc0000,
  317. 0x914c, 0x00ff0000, 0x00fc0000,
  318. 0xb4c, 0x00000020, 0x00000020,
  319. 0xa180, 0xffffffff, 0x00003f3f
  320. };
  321. static const u32 rv710_mgcg_init[] =
  322. {
  323. 0x8bcc, 0xffffffff, 0x13030040,
  324. 0x5448, 0xffffffff, 0x100,
  325. 0x55e4, 0xffffffff, 0x100,
  326. 0x160c, 0xffffffff, 0x100,
  327. 0x5644, 0xffffffff, 0x100,
  328. 0xc164, 0xffffffff, 0x100,
  329. 0x8a18, 0xffffffff, 0x100,
  330. 0x897c, 0xffffffff, 0x8000100,
  331. 0x8b28, 0xffffffff, 0x3c000100,
  332. 0x9144, 0xffffffff, 0x100,
  333. 0x9a1c, 0xffffffff, 0x10000,
  334. 0x9a50, 0xffffffff, 0x100,
  335. 0x9a1c, 0xffffffff, 0x0,
  336. 0x9870, 0xffffffff, 0x100,
  337. 0x8d58, 0xffffffff, 0x100,
  338. 0x9500, 0xffffffff, 0x0,
  339. 0x9510, 0xffffffff, 0x100,
  340. 0x9500, 0xffffffff, 0x1,
  341. 0x9510, 0xffffffff, 0x100,
  342. 0x9500, 0xffffffff, 0x8000,
  343. 0x9490, 0xffffffff, 0x0,
  344. 0x949c, 0xffffffff, 0x100,
  345. 0x9490, 0xffffffff, 0x1,
  346. 0x949c, 0xffffffff, 0x100,
  347. 0x9490, 0xffffffff, 0x8000,
  348. 0x9604, 0xffffffff, 0x0,
  349. 0x9654, 0xffffffff, 0x100,
  350. 0x9604, 0xffffffff, 0x1,
  351. 0x9654, 0xffffffff, 0x100,
  352. 0x9604, 0xffffffff, 0x80000000,
  353. 0x9030, 0xffffffff, 0x100,
  354. 0x9034, 0xffffffff, 0x100,
  355. 0x9038, 0xffffffff, 0x100,
  356. 0x903c, 0xffffffff, 0x100,
  357. 0x9040, 0xffffffff, 0x100,
  358. 0xa200, 0xffffffff, 0x100,
  359. 0xa204, 0xffffffff, 0x100,
  360. 0xa208, 0xffffffff, 0x100,
  361. 0xa20c, 0xffffffff, 0x100,
  362. 0x971c, 0xffffffff, 0x100,
  363. 0x915c, 0xffffffff, 0x00020001,
  364. 0x9174, 0xffffffff, 0x00000003,
  365. 0x9178, 0xffffffff, 0x00050001,
  366. 0x917c, 0xffffffff, 0x00030002,
  367. 0x918c, 0xffffffff, 0x00000004,
  368. 0x9190, 0xffffffff, 0x00070006,
  369. 0x9194, 0xffffffff, 0x00050001,
  370. 0x9198, 0xffffffff, 0x00030002,
  371. 0x91a8, 0xffffffff, 0x00000004,
  372. 0x91ac, 0xffffffff, 0x00070006,
  373. 0x91e8, 0xffffffff, 0x00000001,
  374. 0x9294, 0xffffffff, 0x00000001,
  375. 0x929c, 0xffffffff, 0x00000002,
  376. 0x92a0, 0xffffffff, 0x00040003,
  377. 0x9150, 0xffffffff, 0x4d940000
  378. };
  379. static const u32 rv730_golden_registers[] =
  380. {
  381. 0x3f90, 0x00ff0000, 0x00f00000,
  382. 0x9148, 0x00ff0000, 0x00f00000,
  383. 0x3f94, 0x00ff0000, 0x00f00000,
  384. 0x914c, 0x00ff0000, 0x00f00000,
  385. 0x900c, 0xffffffff, 0x003b033f,
  386. 0xb4c, 0x00000020, 0x00000020,
  387. 0xa180, 0xffffffff, 0x00003f3f
  388. };
  389. static const u32 rv730_mgcg_init[] =
  390. {
  391. 0x8bcc, 0xffffffff, 0x130300f9,
  392. 0x5448, 0xffffffff, 0x100,
  393. 0x55e4, 0xffffffff, 0x100,
  394. 0x160c, 0xffffffff, 0x100,
  395. 0x5644, 0xffffffff, 0x100,
  396. 0xc164, 0xffffffff, 0x100,
  397. 0x8a18, 0xffffffff, 0x100,
  398. 0x897c, 0xffffffff, 0x8000100,
  399. 0x8b28, 0xffffffff, 0x3c000100,
  400. 0x9144, 0xffffffff, 0x100,
  401. 0x9a1c, 0xffffffff, 0x10000,
  402. 0x9a50, 0xffffffff, 0x100,
  403. 0x9a1c, 0xffffffff, 0x10001,
  404. 0x9a50, 0xffffffff, 0x100,
  405. 0x9a1c, 0xffffffff, 0x0,
  406. 0x9870, 0xffffffff, 0x100,
  407. 0x8d58, 0xffffffff, 0x100,
  408. 0x9500, 0xffffffff, 0x0,
  409. 0x9510, 0xffffffff, 0x100,
  410. 0x9500, 0xffffffff, 0x1,
  411. 0x9510, 0xffffffff, 0x100,
  412. 0x9500, 0xffffffff, 0x2,
  413. 0x9510, 0xffffffff, 0x100,
  414. 0x9500, 0xffffffff, 0x3,
  415. 0x9510, 0xffffffff, 0x100,
  416. 0x9500, 0xffffffff, 0x4,
  417. 0x9510, 0xffffffff, 0x100,
  418. 0x9500, 0xffffffff, 0x5,
  419. 0x9510, 0xffffffff, 0x100,
  420. 0x9500, 0xffffffff, 0x6,
  421. 0x9510, 0xffffffff, 0x100,
  422. 0x9500, 0xffffffff, 0x7,
  423. 0x9510, 0xffffffff, 0x100,
  424. 0x9500, 0xffffffff, 0x8000,
  425. 0x9490, 0xffffffff, 0x0,
  426. 0x949c, 0xffffffff, 0x100,
  427. 0x9490, 0xffffffff, 0x1,
  428. 0x949c, 0xffffffff, 0x100,
  429. 0x9490, 0xffffffff, 0x2,
  430. 0x949c, 0xffffffff, 0x100,
  431. 0x9490, 0xffffffff, 0x3,
  432. 0x949c, 0xffffffff, 0x100,
  433. 0x9490, 0xffffffff, 0x4,
  434. 0x949c, 0xffffffff, 0x100,
  435. 0x9490, 0xffffffff, 0x5,
  436. 0x949c, 0xffffffff, 0x100,
  437. 0x9490, 0xffffffff, 0x6,
  438. 0x949c, 0xffffffff, 0x100,
  439. 0x9490, 0xffffffff, 0x7,
  440. 0x949c, 0xffffffff, 0x100,
  441. 0x9490, 0xffffffff, 0x8000,
  442. 0x9604, 0xffffffff, 0x0,
  443. 0x9654, 0xffffffff, 0x100,
  444. 0x9604, 0xffffffff, 0x1,
  445. 0x9654, 0xffffffff, 0x100,
  446. 0x9604, 0xffffffff, 0x2,
  447. 0x9654, 0xffffffff, 0x100,
  448. 0x9604, 0xffffffff, 0x3,
  449. 0x9654, 0xffffffff, 0x100,
  450. 0x9604, 0xffffffff, 0x4,
  451. 0x9654, 0xffffffff, 0x100,
  452. 0x9604, 0xffffffff, 0x5,
  453. 0x9654, 0xffffffff, 0x100,
  454. 0x9604, 0xffffffff, 0x6,
  455. 0x9654, 0xffffffff, 0x100,
  456. 0x9604, 0xffffffff, 0x7,
  457. 0x9654, 0xffffffff, 0x100,
  458. 0x9604, 0xffffffff, 0x80000000,
  459. 0x9030, 0xffffffff, 0x100,
  460. 0x9034, 0xffffffff, 0x100,
  461. 0x9038, 0xffffffff, 0x100,
  462. 0x903c, 0xffffffff, 0x100,
  463. 0x9040, 0xffffffff, 0x100,
  464. 0xa200, 0xffffffff, 0x100,
  465. 0xa204, 0xffffffff, 0x100,
  466. 0xa208, 0xffffffff, 0x100,
  467. 0xa20c, 0xffffffff, 0x100,
  468. 0x971c, 0xffffffff, 0x100,
  469. 0x915c, 0xffffffff, 0x00020001,
  470. 0x916c, 0xffffffff, 0x00040003,
  471. 0x9170, 0xffffffff, 0x00000005,
  472. 0x9178, 0xffffffff, 0x00050001,
  473. 0x917c, 0xffffffff, 0x00030002,
  474. 0x918c, 0xffffffff, 0x00000004,
  475. 0x9190, 0xffffffff, 0x00070006,
  476. 0x9194, 0xffffffff, 0x00050001,
  477. 0x9198, 0xffffffff, 0x00030002,
  478. 0x91a8, 0xffffffff, 0x00000004,
  479. 0x91ac, 0xffffffff, 0x00070006,
  480. 0x91b0, 0xffffffff, 0x00050001,
  481. 0x91b4, 0xffffffff, 0x00030002,
  482. 0x91c4, 0xffffffff, 0x00000004,
  483. 0x91c8, 0xffffffff, 0x00070006,
  484. 0x91cc, 0xffffffff, 0x00050001,
  485. 0x91d0, 0xffffffff, 0x00030002,
  486. 0x91e0, 0xffffffff, 0x00000004,
  487. 0x91e4, 0xffffffff, 0x00070006,
  488. 0x91e8, 0xffffffff, 0x00000001,
  489. 0x91ec, 0xffffffff, 0x00050001,
  490. 0x91f0, 0xffffffff, 0x00030002,
  491. 0x9200, 0xffffffff, 0x00000004,
  492. 0x9204, 0xffffffff, 0x00070006,
  493. 0x9208, 0xffffffff, 0x00050001,
  494. 0x920c, 0xffffffff, 0x00030002,
  495. 0x921c, 0xffffffff, 0x00000004,
  496. 0x9220, 0xffffffff, 0x00070006,
  497. 0x9224, 0xffffffff, 0x00050001,
  498. 0x9228, 0xffffffff, 0x00030002,
  499. 0x9238, 0xffffffff, 0x00000004,
  500. 0x923c, 0xffffffff, 0x00070006,
  501. 0x9240, 0xffffffff, 0x00050001,
  502. 0x9244, 0xffffffff, 0x00030002,
  503. 0x9254, 0xffffffff, 0x00000004,
  504. 0x9258, 0xffffffff, 0x00070006,
  505. 0x9294, 0xffffffff, 0x00000001,
  506. 0x929c, 0xffffffff, 0x00000002,
  507. 0x92a0, 0xffffffff, 0x00040003,
  508. 0x92a4, 0xffffffff, 0x00000005
  509. };
  510. static const u32 rv740_golden_registers[] =
  511. {
  512. 0x88c4, 0xffffffff, 0x00000082,
  513. 0x28a50, 0xfffffffc, 0x00000004,
  514. 0x2650, 0x00040000, 0,
  515. 0x20bc, 0x00040000, 0,
  516. 0x733c, 0xffffffff, 0x00000002,
  517. 0x7300, 0xffffffff, 0x001000f0,
  518. 0x3f90, 0x00ff0000, 0,
  519. 0x9148, 0x00ff0000, 0,
  520. 0x3f94, 0x00ff0000, 0,
  521. 0x914c, 0x00ff0000, 0,
  522. 0x240c, 0xffffffff, 0x00000380,
  523. 0x8a14, 0x00000007, 0x00000007,
  524. 0x8b24, 0xffffffff, 0x00ff0fff,
  525. 0x28a4c, 0xffffffff, 0x00004000,
  526. 0xa180, 0xffffffff, 0x00003f3f,
  527. 0x8d00, 0xffffffff, 0x0e0e003a,
  528. 0x8d04, 0xffffffff, 0x013a0e2a,
  529. 0x8c00, 0xffffffff, 0xe400000f,
  530. 0x8db0, 0xffffffff, 0x98989898,
  531. 0x8db4, 0xffffffff, 0x98989898,
  532. 0x8db8, 0xffffffff, 0x98989898,
  533. 0x8dbc, 0xffffffff, 0x98989898,
  534. 0x8dc0, 0xffffffff, 0x98989898,
  535. 0x8dc4, 0xffffffff, 0x98989898,
  536. 0x8dc8, 0xffffffff, 0x98989898,
  537. 0x8dcc, 0xffffffff, 0x98989898,
  538. 0x9058, 0xffffffff, 0x0fffc40f,
  539. 0x900c, 0xffffffff, 0x003b033f,
  540. 0x28350, 0xffffffff, 0,
  541. 0x8cf0, 0x1fffffff, 0x08e00420,
  542. 0x9508, 0xffffffff, 0x00000002,
  543. 0x88c4, 0xffffffff, 0x000000c2,
  544. 0x9698, 0x18000000, 0x18000000
  545. };
  546. static const u32 rv740_mgcg_init[] =
  547. {
  548. 0x8bcc, 0xffffffff, 0x13030100,
  549. 0x5448, 0xffffffff, 0x100,
  550. 0x55e4, 0xffffffff, 0x100,
  551. 0x160c, 0xffffffff, 0x100,
  552. 0x5644, 0xffffffff, 0x100,
  553. 0xc164, 0xffffffff, 0x100,
  554. 0x8a18, 0xffffffff, 0x100,
  555. 0x897c, 0xffffffff, 0x100,
  556. 0x8b28, 0xffffffff, 0x100,
  557. 0x9144, 0xffffffff, 0x100,
  558. 0x9a1c, 0xffffffff, 0x10000,
  559. 0x9a50, 0xffffffff, 0x100,
  560. 0x9a1c, 0xffffffff, 0x10001,
  561. 0x9a50, 0xffffffff, 0x100,
  562. 0x9a1c, 0xffffffff, 0x10002,
  563. 0x9a50, 0xffffffff, 0x100,
  564. 0x9a1c, 0xffffffff, 0x10003,
  565. 0x9a50, 0xffffffff, 0x100,
  566. 0x9a1c, 0xffffffff, 0x0,
  567. 0x9870, 0xffffffff, 0x100,
  568. 0x8d58, 0xffffffff, 0x100,
  569. 0x9500, 0xffffffff, 0x0,
  570. 0x9510, 0xffffffff, 0x100,
  571. 0x9500, 0xffffffff, 0x1,
  572. 0x9510, 0xffffffff, 0x100,
  573. 0x9500, 0xffffffff, 0x2,
  574. 0x9510, 0xffffffff, 0x100,
  575. 0x9500, 0xffffffff, 0x3,
  576. 0x9510, 0xffffffff, 0x100,
  577. 0x9500, 0xffffffff, 0x4,
  578. 0x9510, 0xffffffff, 0x100,
  579. 0x9500, 0xffffffff, 0x5,
  580. 0x9510, 0xffffffff, 0x100,
  581. 0x9500, 0xffffffff, 0x6,
  582. 0x9510, 0xffffffff, 0x100,
  583. 0x9500, 0xffffffff, 0x7,
  584. 0x9510, 0xffffffff, 0x100,
  585. 0x9500, 0xffffffff, 0x8000,
  586. 0x9490, 0xffffffff, 0x0,
  587. 0x949c, 0xffffffff, 0x100,
  588. 0x9490, 0xffffffff, 0x1,
  589. 0x949c, 0xffffffff, 0x100,
  590. 0x9490, 0xffffffff, 0x2,
  591. 0x949c, 0xffffffff, 0x100,
  592. 0x9490, 0xffffffff, 0x3,
  593. 0x949c, 0xffffffff, 0x100,
  594. 0x9490, 0xffffffff, 0x4,
  595. 0x949c, 0xffffffff, 0x100,
  596. 0x9490, 0xffffffff, 0x5,
  597. 0x949c, 0xffffffff, 0x100,
  598. 0x9490, 0xffffffff, 0x6,
  599. 0x949c, 0xffffffff, 0x100,
  600. 0x9490, 0xffffffff, 0x7,
  601. 0x949c, 0xffffffff, 0x100,
  602. 0x9490, 0xffffffff, 0x8000,
  603. 0x9604, 0xffffffff, 0x0,
  604. 0x9654, 0xffffffff, 0x100,
  605. 0x9604, 0xffffffff, 0x1,
  606. 0x9654, 0xffffffff, 0x100,
  607. 0x9604, 0xffffffff, 0x2,
  608. 0x9654, 0xffffffff, 0x100,
  609. 0x9604, 0xffffffff, 0x3,
  610. 0x9654, 0xffffffff, 0x100,
  611. 0x9604, 0xffffffff, 0x4,
  612. 0x9654, 0xffffffff, 0x100,
  613. 0x9604, 0xffffffff, 0x5,
  614. 0x9654, 0xffffffff, 0x100,
  615. 0x9604, 0xffffffff, 0x6,
  616. 0x9654, 0xffffffff, 0x100,
  617. 0x9604, 0xffffffff, 0x7,
  618. 0x9654, 0xffffffff, 0x100,
  619. 0x9604, 0xffffffff, 0x80000000,
  620. 0x9030, 0xffffffff, 0x100,
  621. 0x9034, 0xffffffff, 0x100,
  622. 0x9038, 0xffffffff, 0x100,
  623. 0x903c, 0xffffffff, 0x100,
  624. 0x9040, 0xffffffff, 0x100,
  625. 0xa200, 0xffffffff, 0x100,
  626. 0xa204, 0xffffffff, 0x100,
  627. 0xa208, 0xffffffff, 0x100,
  628. 0xa20c, 0xffffffff, 0x100,
  629. 0x971c, 0xffffffff, 0x100,
  630. 0x915c, 0xffffffff, 0x00020001,
  631. 0x9160, 0xffffffff, 0x00040003,
  632. 0x916c, 0xffffffff, 0x00060005,
  633. 0x9170, 0xffffffff, 0x00080007,
  634. 0x9174, 0xffffffff, 0x000a0009,
  635. 0x9178, 0xffffffff, 0x000c000b,
  636. 0x917c, 0xffffffff, 0x000e000d,
  637. 0x9180, 0xffffffff, 0x0010000f,
  638. 0x918c, 0xffffffff, 0x00120011,
  639. 0x9190, 0xffffffff, 0x00140013,
  640. 0x9194, 0xffffffff, 0x00020001,
  641. 0x9198, 0xffffffff, 0x00040003,
  642. 0x919c, 0xffffffff, 0x00060005,
  643. 0x91a8, 0xffffffff, 0x00080007,
  644. 0x91ac, 0xffffffff, 0x000a0009,
  645. 0x91b0, 0xffffffff, 0x000c000b,
  646. 0x91b4, 0xffffffff, 0x000e000d,
  647. 0x91b8, 0xffffffff, 0x0010000f,
  648. 0x91c4, 0xffffffff, 0x00120011,
  649. 0x91c8, 0xffffffff, 0x00140013,
  650. 0x91cc, 0xffffffff, 0x00020001,
  651. 0x91d0, 0xffffffff, 0x00040003,
  652. 0x91d4, 0xffffffff, 0x00060005,
  653. 0x91e0, 0xffffffff, 0x00080007,
  654. 0x91e4, 0xffffffff, 0x000a0009,
  655. 0x91e8, 0xffffffff, 0x000c000b,
  656. 0x91ec, 0xffffffff, 0x00020001,
  657. 0x91f0, 0xffffffff, 0x00040003,
  658. 0x91f4, 0xffffffff, 0x00060005,
  659. 0x9200, 0xffffffff, 0x00080007,
  660. 0x9204, 0xffffffff, 0x000a0009,
  661. 0x9208, 0xffffffff, 0x000c000b,
  662. 0x920c, 0xffffffff, 0x000e000d,
  663. 0x9210, 0xffffffff, 0x0010000f,
  664. 0x921c, 0xffffffff, 0x00120011,
  665. 0x9220, 0xffffffff, 0x00140013,
  666. 0x9224, 0xffffffff, 0x00020001,
  667. 0x9228, 0xffffffff, 0x00040003,
  668. 0x922c, 0xffffffff, 0x00060005,
  669. 0x9238, 0xffffffff, 0x00080007,
  670. 0x923c, 0xffffffff, 0x000a0009,
  671. 0x9240, 0xffffffff, 0x000c000b,
  672. 0x9244, 0xffffffff, 0x000e000d,
  673. 0x9248, 0xffffffff, 0x0010000f,
  674. 0x9254, 0xffffffff, 0x00120011,
  675. 0x9258, 0xffffffff, 0x00140013,
  676. 0x9294, 0xffffffff, 0x00020001,
  677. 0x929c, 0xffffffff, 0x00040003,
  678. 0x92a0, 0xffffffff, 0x00060005,
  679. 0x92a4, 0xffffffff, 0x00080007
  680. };
  681. static void rv770_init_golden_registers(struct radeon_device *rdev)
  682. {
  683. switch (rdev->family) {
  684. case CHIP_RV770:
  685. radeon_program_register_sequence(rdev,
  686. r7xx_golden_registers,
  687. (const u32)ARRAY_SIZE(r7xx_golden_registers));
  688. radeon_program_register_sequence(rdev,
  689. r7xx_golden_dyn_gpr_registers,
  690. (const u32)ARRAY_SIZE(r7xx_golden_dyn_gpr_registers));
  691. if (rdev->pdev->device == 0x994e)
  692. radeon_program_register_sequence(rdev,
  693. rv770ce_golden_registers,
  694. (const u32)ARRAY_SIZE(rv770ce_golden_registers));
  695. else
  696. radeon_program_register_sequence(rdev,
  697. rv770_golden_registers,
  698. (const u32)ARRAY_SIZE(rv770_golden_registers));
  699. radeon_program_register_sequence(rdev,
  700. rv770_mgcg_init,
  701. (const u32)ARRAY_SIZE(rv770_mgcg_init));
  702. break;
  703. case CHIP_RV730:
  704. radeon_program_register_sequence(rdev,
  705. r7xx_golden_registers,
  706. (const u32)ARRAY_SIZE(r7xx_golden_registers));
  707. radeon_program_register_sequence(rdev,
  708. r7xx_golden_dyn_gpr_registers,
  709. (const u32)ARRAY_SIZE(r7xx_golden_dyn_gpr_registers));
  710. radeon_program_register_sequence(rdev,
  711. rv730_golden_registers,
  712. (const u32)ARRAY_SIZE(rv730_golden_registers));
  713. radeon_program_register_sequence(rdev,
  714. rv730_mgcg_init,
  715. (const u32)ARRAY_SIZE(rv730_mgcg_init));
  716. break;
  717. case CHIP_RV710:
  718. radeon_program_register_sequence(rdev,
  719. r7xx_golden_registers,
  720. (const u32)ARRAY_SIZE(r7xx_golden_registers));
  721. radeon_program_register_sequence(rdev,
  722. r7xx_golden_dyn_gpr_registers,
  723. (const u32)ARRAY_SIZE(r7xx_golden_dyn_gpr_registers));
  724. radeon_program_register_sequence(rdev,
  725. rv710_golden_registers,
  726. (const u32)ARRAY_SIZE(rv710_golden_registers));
  727. radeon_program_register_sequence(rdev,
  728. rv710_mgcg_init,
  729. (const u32)ARRAY_SIZE(rv710_mgcg_init));
  730. break;
  731. case CHIP_RV740:
  732. radeon_program_register_sequence(rdev,
  733. rv740_golden_registers,
  734. (const u32)ARRAY_SIZE(rv740_golden_registers));
  735. radeon_program_register_sequence(rdev,
  736. rv740_mgcg_init,
  737. (const u32)ARRAY_SIZE(rv740_mgcg_init));
  738. break;
  739. default:
  740. break;
  741. }
  742. }
  743. #define PCIE_BUS_CLK 10000
  744. #define TCLK (PCIE_BUS_CLK / 10)
  745. /**
  746. * rv770_get_xclk - get the xclk
  747. *
  748. * @rdev: radeon_device pointer
  749. *
  750. * Returns the reference clock used by the gfx engine
  751. * (r7xx-cayman).
  752. */
  753. u32 rv770_get_xclk(struct radeon_device *rdev)
  754. {
  755. u32 reference_clock = rdev->clock.spll.reference_freq;
  756. u32 tmp = RREG32(CG_CLKPIN_CNTL);
  757. if (tmp & MUX_TCLK_TO_XCLK)
  758. return TCLK;
  759. if (tmp & XTALIN_DIVIDE)
  760. return reference_clock / 4;
  761. return reference_clock;
  762. }
  763. void rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  764. {
  765. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  766. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  767. int i;
  768. /* Lock the graphics update lock */
  769. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  770. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  771. /* update the scanout addresses */
  772. if (radeon_crtc->crtc_id) {
  773. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  774. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  775. } else {
  776. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  777. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  778. }
  779. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  780. (u32)crtc_base);
  781. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  782. (u32)crtc_base);
  783. /* Wait for update_pending to go high. */
  784. for (i = 0; i < rdev->usec_timeout; i++) {
  785. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  786. break;
  787. udelay(1);
  788. }
  789. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  790. /* Unlock the lock, so double-buffering can take place inside vblank */
  791. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  792. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  793. }
  794. bool rv770_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  795. {
  796. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  797. /* Return current update_pending status: */
  798. return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
  799. AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
  800. }
  801. /* get temperature in millidegrees */
  802. int rv770_get_temp(struct radeon_device *rdev)
  803. {
  804. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  805. ASIC_T_SHIFT;
  806. int actual_temp;
  807. if (temp & 0x400)
  808. actual_temp = -256;
  809. else if (temp & 0x200)
  810. actual_temp = 255;
  811. else if (temp & 0x100) {
  812. actual_temp = temp & 0x1ff;
  813. actual_temp |= ~0x1ff;
  814. } else
  815. actual_temp = temp & 0xff;
  816. return (actual_temp * 1000) / 2;
  817. }
  818. void rv770_pm_misc(struct radeon_device *rdev)
  819. {
  820. int req_ps_idx = rdev->pm.requested_power_state_index;
  821. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  822. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  823. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  824. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  825. /* 0xff01 is a flag rather then an actual voltage */
  826. if (voltage->voltage == 0xff01)
  827. return;
  828. if (voltage->voltage != rdev->pm.current_vddc) {
  829. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  830. rdev->pm.current_vddc = voltage->voltage;
  831. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  832. }
  833. }
  834. }
  835. /*
  836. * GART
  837. */
  838. static int rv770_pcie_gart_enable(struct radeon_device *rdev)
  839. {
  840. u32 tmp;
  841. int r, i;
  842. if (rdev->gart.robj == NULL) {
  843. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  844. return -EINVAL;
  845. }
  846. r = radeon_gart_table_vram_pin(rdev);
  847. if (r)
  848. return r;
  849. radeon_gart_restore(rdev);
  850. /* Setup L2 cache */
  851. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  852. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  853. EFFECTIVE_L2_QUEUE_SIZE(7));
  854. WREG32(VM_L2_CNTL2, 0);
  855. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  856. /* Setup TLB control */
  857. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  858. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  859. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  860. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  861. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  862. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  863. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  864. if (rdev->family == CHIP_RV740)
  865. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  866. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  867. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  868. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  869. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  870. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  871. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  872. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  873. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  874. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  875. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  876. (u32)(rdev->dummy_page.addr >> 12));
  877. for (i = 1; i < 7; i++)
  878. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  879. r600_pcie_gart_tlb_flush(rdev);
  880. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  881. (unsigned)(rdev->mc.gtt_size >> 20),
  882. (unsigned long long)rdev->gart.table_addr);
  883. rdev->gart.ready = true;
  884. return 0;
  885. }
  886. static void rv770_pcie_gart_disable(struct radeon_device *rdev)
  887. {
  888. u32 tmp;
  889. int i;
  890. /* Disable all tables */
  891. for (i = 0; i < 7; i++)
  892. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  893. /* Setup L2 cache */
  894. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  895. EFFECTIVE_L2_QUEUE_SIZE(7));
  896. WREG32(VM_L2_CNTL2, 0);
  897. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  898. /* Setup TLB control */
  899. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  900. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  901. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  902. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  903. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  904. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  905. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  906. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  907. radeon_gart_table_vram_unpin(rdev);
  908. }
  909. static void rv770_pcie_gart_fini(struct radeon_device *rdev)
  910. {
  911. radeon_gart_fini(rdev);
  912. rv770_pcie_gart_disable(rdev);
  913. radeon_gart_table_vram_free(rdev);
  914. }
  915. static void rv770_agp_enable(struct radeon_device *rdev)
  916. {
  917. u32 tmp;
  918. int i;
  919. /* Setup L2 cache */
  920. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  921. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  922. EFFECTIVE_L2_QUEUE_SIZE(7));
  923. WREG32(VM_L2_CNTL2, 0);
  924. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  925. /* Setup TLB control */
  926. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  927. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  928. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  929. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  930. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  931. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  932. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  933. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  934. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  935. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  936. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  937. for (i = 0; i < 7; i++)
  938. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  939. }
  940. static void rv770_mc_program(struct radeon_device *rdev)
  941. {
  942. struct rv515_mc_save save;
  943. u32 tmp;
  944. int i, j;
  945. /* Initialize HDP */
  946. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  947. WREG32((0x2c14 + j), 0x00000000);
  948. WREG32((0x2c18 + j), 0x00000000);
  949. WREG32((0x2c1c + j), 0x00000000);
  950. WREG32((0x2c20 + j), 0x00000000);
  951. WREG32((0x2c24 + j), 0x00000000);
  952. }
  953. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  954. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  955. */
  956. tmp = RREG32(HDP_DEBUG1);
  957. rv515_mc_stop(rdev, &save);
  958. if (r600_mc_wait_for_idle(rdev)) {
  959. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  960. }
  961. /* Lockout access through VGA aperture*/
  962. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  963. /* Update configuration */
  964. if (rdev->flags & RADEON_IS_AGP) {
  965. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  966. /* VRAM before AGP */
  967. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  968. rdev->mc.vram_start >> 12);
  969. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  970. rdev->mc.gtt_end >> 12);
  971. } else {
  972. /* VRAM after AGP */
  973. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  974. rdev->mc.gtt_start >> 12);
  975. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  976. rdev->mc.vram_end >> 12);
  977. }
  978. } else {
  979. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  980. rdev->mc.vram_start >> 12);
  981. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  982. rdev->mc.vram_end >> 12);
  983. }
  984. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  985. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  986. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  987. WREG32(MC_VM_FB_LOCATION, tmp);
  988. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  989. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  990. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  991. if (rdev->flags & RADEON_IS_AGP) {
  992. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  993. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  994. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  995. } else {
  996. WREG32(MC_VM_AGP_BASE, 0);
  997. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  998. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  999. }
  1000. if (r600_mc_wait_for_idle(rdev)) {
  1001. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1002. }
  1003. rv515_mc_resume(rdev, &save);
  1004. /* we need to own VRAM, so turn off the VGA renderer here
  1005. * to stop it overwriting our objects */
  1006. rv515_vga_render_disable(rdev);
  1007. }
  1008. /*
  1009. * CP.
  1010. */
  1011. void r700_cp_stop(struct radeon_device *rdev)
  1012. {
  1013. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  1014. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1015. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1016. WREG32(SCRATCH_UMSK, 0);
  1017. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1018. }
  1019. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  1020. {
  1021. const __be32 *fw_data;
  1022. int i;
  1023. if (!rdev->me_fw || !rdev->pfp_fw)
  1024. return -EINVAL;
  1025. r700_cp_stop(rdev);
  1026. WREG32(CP_RB_CNTL,
  1027. #ifdef __BIG_ENDIAN
  1028. BUF_SWAP_32BIT |
  1029. #endif
  1030. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1031. /* Reset cp */
  1032. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1033. RREG32(GRBM_SOFT_RESET);
  1034. mdelay(15);
  1035. WREG32(GRBM_SOFT_RESET, 0);
  1036. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1037. WREG32(CP_PFP_UCODE_ADDR, 0);
  1038. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  1039. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1040. WREG32(CP_PFP_UCODE_ADDR, 0);
  1041. fw_data = (const __be32 *)rdev->me_fw->data;
  1042. WREG32(CP_ME_RAM_WADDR, 0);
  1043. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  1044. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1045. WREG32(CP_PFP_UCODE_ADDR, 0);
  1046. WREG32(CP_ME_RAM_WADDR, 0);
  1047. WREG32(CP_ME_RAM_RADDR, 0);
  1048. return 0;
  1049. }
  1050. void r700_cp_fini(struct radeon_device *rdev)
  1051. {
  1052. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1053. r700_cp_stop(rdev);
  1054. radeon_ring_fini(rdev, ring);
  1055. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1056. }
  1057. void rv770_set_clk_bypass_mode(struct radeon_device *rdev)
  1058. {
  1059. u32 tmp, i;
  1060. if (rdev->flags & RADEON_IS_IGP)
  1061. return;
  1062. tmp = RREG32(CG_SPLL_FUNC_CNTL_2);
  1063. tmp &= SCLK_MUX_SEL_MASK;
  1064. tmp |= SCLK_MUX_SEL(1) | SCLK_MUX_UPDATE;
  1065. WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
  1066. for (i = 0; i < rdev->usec_timeout; i++) {
  1067. if (RREG32(CG_SPLL_STATUS) & SPLL_CHG_STATUS)
  1068. break;
  1069. udelay(1);
  1070. }
  1071. tmp &= ~SCLK_MUX_UPDATE;
  1072. WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
  1073. tmp = RREG32(MPLL_CNTL_MODE);
  1074. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730))
  1075. tmp &= ~RV730_MPLL_MCLK_SEL;
  1076. else
  1077. tmp &= ~MPLL_MCLK_SEL;
  1078. WREG32(MPLL_CNTL_MODE, tmp);
  1079. }
  1080. /*
  1081. * Core functions
  1082. */
  1083. static void rv770_gpu_init(struct radeon_device *rdev)
  1084. {
  1085. int i, j, num_qd_pipes;
  1086. u32 ta_aux_cntl;
  1087. u32 sx_debug_1;
  1088. u32 smx_dc_ctl0;
  1089. u32 db_debug3;
  1090. u32 num_gs_verts_per_thread;
  1091. u32 vgt_gs_per_es;
  1092. u32 gs_prim_buffer_depth = 0;
  1093. u32 sq_ms_fifo_sizes;
  1094. u32 sq_config;
  1095. u32 sq_thread_resource_mgmt;
  1096. u32 hdp_host_path_cntl;
  1097. u32 sq_dyn_gpr_size_simd_ab_0;
  1098. u32 gb_tiling_config = 0;
  1099. u32 cc_rb_backend_disable = 0;
  1100. u32 cc_gc_shader_pipe_config = 0;
  1101. u32 mc_arb_ramcfg;
  1102. u32 db_debug4, tmp;
  1103. u32 inactive_pipes, shader_pipe_config;
  1104. u32 disabled_rb_mask;
  1105. unsigned active_number;
  1106. /* setup chip specs */
  1107. rdev->config.rv770.tiling_group_size = 256;
  1108. switch (rdev->family) {
  1109. case CHIP_RV770:
  1110. rdev->config.rv770.max_pipes = 4;
  1111. rdev->config.rv770.max_tile_pipes = 8;
  1112. rdev->config.rv770.max_simds = 10;
  1113. rdev->config.rv770.max_backends = 4;
  1114. rdev->config.rv770.max_gprs = 256;
  1115. rdev->config.rv770.max_threads = 248;
  1116. rdev->config.rv770.max_stack_entries = 512;
  1117. rdev->config.rv770.max_hw_contexts = 8;
  1118. rdev->config.rv770.max_gs_threads = 16 * 2;
  1119. rdev->config.rv770.sx_max_export_size = 128;
  1120. rdev->config.rv770.sx_max_export_pos_size = 16;
  1121. rdev->config.rv770.sx_max_export_smx_size = 112;
  1122. rdev->config.rv770.sq_num_cf_insts = 2;
  1123. rdev->config.rv770.sx_num_of_sets = 7;
  1124. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  1125. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  1126. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  1127. break;
  1128. case CHIP_RV730:
  1129. rdev->config.rv770.max_pipes = 2;
  1130. rdev->config.rv770.max_tile_pipes = 4;
  1131. rdev->config.rv770.max_simds = 8;
  1132. rdev->config.rv770.max_backends = 2;
  1133. rdev->config.rv770.max_gprs = 128;
  1134. rdev->config.rv770.max_threads = 248;
  1135. rdev->config.rv770.max_stack_entries = 256;
  1136. rdev->config.rv770.max_hw_contexts = 8;
  1137. rdev->config.rv770.max_gs_threads = 16 * 2;
  1138. rdev->config.rv770.sx_max_export_size = 256;
  1139. rdev->config.rv770.sx_max_export_pos_size = 32;
  1140. rdev->config.rv770.sx_max_export_smx_size = 224;
  1141. rdev->config.rv770.sq_num_cf_insts = 2;
  1142. rdev->config.rv770.sx_num_of_sets = 7;
  1143. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  1144. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  1145. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  1146. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  1147. rdev->config.rv770.sx_max_export_pos_size -= 16;
  1148. rdev->config.rv770.sx_max_export_smx_size += 16;
  1149. }
  1150. break;
  1151. case CHIP_RV710:
  1152. rdev->config.rv770.max_pipes = 2;
  1153. rdev->config.rv770.max_tile_pipes = 2;
  1154. rdev->config.rv770.max_simds = 2;
  1155. rdev->config.rv770.max_backends = 1;
  1156. rdev->config.rv770.max_gprs = 256;
  1157. rdev->config.rv770.max_threads = 192;
  1158. rdev->config.rv770.max_stack_entries = 256;
  1159. rdev->config.rv770.max_hw_contexts = 4;
  1160. rdev->config.rv770.max_gs_threads = 8 * 2;
  1161. rdev->config.rv770.sx_max_export_size = 128;
  1162. rdev->config.rv770.sx_max_export_pos_size = 16;
  1163. rdev->config.rv770.sx_max_export_smx_size = 112;
  1164. rdev->config.rv770.sq_num_cf_insts = 1;
  1165. rdev->config.rv770.sx_num_of_sets = 7;
  1166. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  1167. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  1168. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  1169. break;
  1170. case CHIP_RV740:
  1171. rdev->config.rv770.max_pipes = 4;
  1172. rdev->config.rv770.max_tile_pipes = 4;
  1173. rdev->config.rv770.max_simds = 8;
  1174. rdev->config.rv770.max_backends = 4;
  1175. rdev->config.rv770.max_gprs = 256;
  1176. rdev->config.rv770.max_threads = 248;
  1177. rdev->config.rv770.max_stack_entries = 512;
  1178. rdev->config.rv770.max_hw_contexts = 8;
  1179. rdev->config.rv770.max_gs_threads = 16 * 2;
  1180. rdev->config.rv770.sx_max_export_size = 256;
  1181. rdev->config.rv770.sx_max_export_pos_size = 32;
  1182. rdev->config.rv770.sx_max_export_smx_size = 224;
  1183. rdev->config.rv770.sq_num_cf_insts = 2;
  1184. rdev->config.rv770.sx_num_of_sets = 7;
  1185. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  1186. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  1187. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  1188. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  1189. rdev->config.rv770.sx_max_export_pos_size -= 16;
  1190. rdev->config.rv770.sx_max_export_smx_size += 16;
  1191. }
  1192. break;
  1193. default:
  1194. break;
  1195. }
  1196. /* Initialize HDP */
  1197. j = 0;
  1198. for (i = 0; i < 32; i++) {
  1199. WREG32((0x2c14 + j), 0x00000000);
  1200. WREG32((0x2c18 + j), 0x00000000);
  1201. WREG32((0x2c1c + j), 0x00000000);
  1202. WREG32((0x2c20 + j), 0x00000000);
  1203. WREG32((0x2c24 + j), 0x00000000);
  1204. j += 0x18;
  1205. }
  1206. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1207. /* setup tiling, simd, pipe config */
  1208. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1209. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  1210. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  1211. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  1212. if (!(inactive_pipes & tmp)) {
  1213. active_number++;
  1214. }
  1215. tmp <<= 1;
  1216. }
  1217. if (active_number == 1) {
  1218. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  1219. } else {
  1220. WREG32(SPI_CONFIG_CNTL, 0);
  1221. }
  1222. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1223. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  1224. if (tmp < rdev->config.rv770.max_backends) {
  1225. rdev->config.rv770.max_backends = tmp;
  1226. }
  1227. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1228. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  1229. if (tmp < rdev->config.rv770.max_pipes) {
  1230. rdev->config.rv770.max_pipes = tmp;
  1231. }
  1232. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  1233. if (tmp < rdev->config.rv770.max_simds) {
  1234. rdev->config.rv770.max_simds = tmp;
  1235. }
  1236. tmp = rdev->config.rv770.max_simds -
  1237. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  1238. rdev->config.rv770.active_simds = tmp;
  1239. switch (rdev->config.rv770.max_tile_pipes) {
  1240. case 1:
  1241. default:
  1242. gb_tiling_config = PIPE_TILING(0);
  1243. break;
  1244. case 2:
  1245. gb_tiling_config = PIPE_TILING(1);
  1246. break;
  1247. case 4:
  1248. gb_tiling_config = PIPE_TILING(2);
  1249. break;
  1250. case 8:
  1251. gb_tiling_config = PIPE_TILING(3);
  1252. break;
  1253. }
  1254. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  1255. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  1256. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1257. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  1258. R7XX_MAX_BACKENDS, disabled_rb_mask);
  1259. gb_tiling_config |= tmp << 16;
  1260. rdev->config.rv770.backend_map = tmp;
  1261. if (rdev->family == CHIP_RV770)
  1262. gb_tiling_config |= BANK_TILING(1);
  1263. else {
  1264. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1265. gb_tiling_config |= BANK_TILING(1);
  1266. else
  1267. gb_tiling_config |= BANK_TILING(0);
  1268. }
  1269. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  1270. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1271. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  1272. gb_tiling_config |= ROW_TILING(3);
  1273. gb_tiling_config |= SAMPLE_SPLIT(3);
  1274. } else {
  1275. gb_tiling_config |=
  1276. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  1277. gb_tiling_config |=
  1278. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  1279. }
  1280. gb_tiling_config |= BANK_SWAPS(1);
  1281. rdev->config.rv770.tile_config = gb_tiling_config;
  1282. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  1283. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1284. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1285. WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1286. WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
  1287. if (rdev->family == CHIP_RV730) {
  1288. WREG32(UVD_UDEC_DB_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1289. WREG32(UVD_UDEC_DBW_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1290. WREG32(UVD_UDEC_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1291. }
  1292. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1293. WREG32(CGTS_TCC_DISABLE, 0);
  1294. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1295. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1296. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1297. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  1298. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1299. /* set HW defaults for 3D engine */
  1300. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1301. ROQ_IB2_START(0x2b)));
  1302. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1303. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  1304. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  1305. sx_debug_1 = RREG32(SX_DEBUG_1);
  1306. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1307. WREG32(SX_DEBUG_1, sx_debug_1);
  1308. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1309. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  1310. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  1311. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1312. if (rdev->family != CHIP_RV740)
  1313. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  1314. GS_FLUSH_CTL(4) |
  1315. ACK_FLUSH_CTL(3) |
  1316. SYNC_FLUSH_CTL));
  1317. if (rdev->family != CHIP_RV770)
  1318. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  1319. db_debug3 = RREG32(DB_DEBUG3);
  1320. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  1321. switch (rdev->family) {
  1322. case CHIP_RV770:
  1323. case CHIP_RV740:
  1324. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  1325. break;
  1326. case CHIP_RV710:
  1327. case CHIP_RV730:
  1328. default:
  1329. db_debug3 |= DB_CLK_OFF_DELAY(2);
  1330. break;
  1331. }
  1332. WREG32(DB_DEBUG3, db_debug3);
  1333. if (rdev->family != CHIP_RV770) {
  1334. db_debug4 = RREG32(DB_DEBUG4);
  1335. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  1336. WREG32(DB_DEBUG4, db_debug4);
  1337. }
  1338. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  1339. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  1340. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  1341. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  1342. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  1343. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  1344. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1345. WREG32(VGT_NUM_INSTANCES, 1);
  1346. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1347. WREG32(CP_PERFMON_CNTL, 0);
  1348. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  1349. DONE_FIFO_HIWATER(0xe0) |
  1350. ALU_UPDATE_FIFO_HIWATER(0x8));
  1351. switch (rdev->family) {
  1352. case CHIP_RV770:
  1353. case CHIP_RV730:
  1354. case CHIP_RV710:
  1355. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  1356. break;
  1357. case CHIP_RV740:
  1358. default:
  1359. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  1360. break;
  1361. }
  1362. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1363. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1364. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1365. */
  1366. sq_config = RREG32(SQ_CONFIG);
  1367. sq_config &= ~(PS_PRIO(3) |
  1368. VS_PRIO(3) |
  1369. GS_PRIO(3) |
  1370. ES_PRIO(3));
  1371. sq_config |= (DX9_CONSTS |
  1372. VC_ENABLE |
  1373. EXPORT_SRC_C |
  1374. PS_PRIO(0) |
  1375. VS_PRIO(1) |
  1376. GS_PRIO(2) |
  1377. ES_PRIO(3));
  1378. if (rdev->family == CHIP_RV710)
  1379. /* no vertex cache */
  1380. sq_config &= ~VC_ENABLE;
  1381. WREG32(SQ_CONFIG, sq_config);
  1382. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  1383. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  1384. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  1385. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  1386. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  1387. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  1388. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  1389. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  1390. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  1391. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  1392. else
  1393. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  1394. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1395. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  1396. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  1397. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  1398. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  1399. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  1400. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  1401. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  1402. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  1403. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1404. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1405. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1406. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1407. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1408. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1409. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1410. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1411. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1412. FORCE_EOV_MAX_REZ_CNT(255)));
  1413. if (rdev->family == CHIP_RV710)
  1414. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  1415. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  1416. else
  1417. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  1418. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  1419. switch (rdev->family) {
  1420. case CHIP_RV770:
  1421. case CHIP_RV730:
  1422. case CHIP_RV740:
  1423. gs_prim_buffer_depth = 384;
  1424. break;
  1425. case CHIP_RV710:
  1426. gs_prim_buffer_depth = 128;
  1427. break;
  1428. default:
  1429. break;
  1430. }
  1431. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  1432. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1433. /* Max value for this is 256 */
  1434. if (vgt_gs_per_es > 256)
  1435. vgt_gs_per_es = 256;
  1436. WREG32(VGT_ES_PER_GS, 128);
  1437. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  1438. WREG32(VGT_GS_PER_VS, 2);
  1439. /* more default values. 2D/3D driver should adjust as needed */
  1440. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1441. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1442. WREG32(VGT_STRMOUT_EN, 0);
  1443. WREG32(SX_MISC, 0);
  1444. WREG32(PA_SC_MODE_CNTL, 0);
  1445. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  1446. WREG32(PA_SC_AA_CONFIG, 0);
  1447. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  1448. WREG32(PA_SC_LINE_STIPPLE, 0);
  1449. WREG32(SPI_INPUT_Z, 0);
  1450. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1451. WREG32(CB_COLOR7_FRAG, 0);
  1452. /* clear render buffer base addresses */
  1453. WREG32(CB_COLOR0_BASE, 0);
  1454. WREG32(CB_COLOR1_BASE, 0);
  1455. WREG32(CB_COLOR2_BASE, 0);
  1456. WREG32(CB_COLOR3_BASE, 0);
  1457. WREG32(CB_COLOR4_BASE, 0);
  1458. WREG32(CB_COLOR5_BASE, 0);
  1459. WREG32(CB_COLOR6_BASE, 0);
  1460. WREG32(CB_COLOR7_BASE, 0);
  1461. WREG32(TCP_CNTL, 0);
  1462. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1463. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1464. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1465. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1466. NUM_CLIP_SEQ(3)));
  1467. WREG32(VC_ENHANCE, 0);
  1468. }
  1469. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1470. {
  1471. u64 size_bf, size_af;
  1472. if (mc->mc_vram_size > 0xE0000000) {
  1473. /* leave room for at least 512M GTT */
  1474. dev_warn(rdev->dev, "limiting VRAM\n");
  1475. mc->real_vram_size = 0xE0000000;
  1476. mc->mc_vram_size = 0xE0000000;
  1477. }
  1478. if (rdev->flags & RADEON_IS_AGP) {
  1479. size_bf = mc->gtt_start;
  1480. size_af = mc->mc_mask - mc->gtt_end;
  1481. if (size_bf > size_af) {
  1482. if (mc->mc_vram_size > size_bf) {
  1483. dev_warn(rdev->dev, "limiting VRAM\n");
  1484. mc->real_vram_size = size_bf;
  1485. mc->mc_vram_size = size_bf;
  1486. }
  1487. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1488. } else {
  1489. if (mc->mc_vram_size > size_af) {
  1490. dev_warn(rdev->dev, "limiting VRAM\n");
  1491. mc->real_vram_size = size_af;
  1492. mc->mc_vram_size = size_af;
  1493. }
  1494. mc->vram_start = mc->gtt_end + 1;
  1495. }
  1496. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1497. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1498. mc->mc_vram_size >> 20, mc->vram_start,
  1499. mc->vram_end, mc->real_vram_size >> 20);
  1500. } else {
  1501. radeon_vram_location(rdev, &rdev->mc, 0);
  1502. rdev->mc.gtt_base_align = 0;
  1503. radeon_gtt_location(rdev, mc);
  1504. }
  1505. }
  1506. static int rv770_mc_init(struct radeon_device *rdev)
  1507. {
  1508. u32 tmp;
  1509. int chansize, numchan;
  1510. /* Get VRAM informations */
  1511. rdev->mc.vram_is_ddr = true;
  1512. tmp = RREG32(MC_ARB_RAMCFG);
  1513. if (tmp & CHANSIZE_OVERRIDE) {
  1514. chansize = 16;
  1515. } else if (tmp & CHANSIZE_MASK) {
  1516. chansize = 64;
  1517. } else {
  1518. chansize = 32;
  1519. }
  1520. tmp = RREG32(MC_SHARED_CHMAP);
  1521. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1522. case 0:
  1523. default:
  1524. numchan = 1;
  1525. break;
  1526. case 1:
  1527. numchan = 2;
  1528. break;
  1529. case 2:
  1530. numchan = 4;
  1531. break;
  1532. case 3:
  1533. numchan = 8;
  1534. break;
  1535. }
  1536. rdev->mc.vram_width = numchan * chansize;
  1537. /* Could aper size report 0 ? */
  1538. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1539. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1540. /* Setup GPU memory space */
  1541. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1542. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1543. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1544. r700_vram_gtt_location(rdev, &rdev->mc);
  1545. radeon_update_bandwidth_info(rdev);
  1546. return 0;
  1547. }
  1548. static int rv770_startup(struct radeon_device *rdev)
  1549. {
  1550. struct radeon_ring *ring;
  1551. int r;
  1552. /* enable pcie gen2 link */
  1553. rv770_pcie_gen2_enable(rdev);
  1554. /* scratch needs to be initialized before MC */
  1555. r = r600_vram_scratch_init(rdev);
  1556. if (r)
  1557. return r;
  1558. rv770_mc_program(rdev);
  1559. if (rdev->flags & RADEON_IS_AGP) {
  1560. rv770_agp_enable(rdev);
  1561. } else {
  1562. r = rv770_pcie_gart_enable(rdev);
  1563. if (r)
  1564. return r;
  1565. }
  1566. rv770_gpu_init(rdev);
  1567. /* allocate wb buffer */
  1568. r = radeon_wb_init(rdev);
  1569. if (r)
  1570. return r;
  1571. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1572. if (r) {
  1573. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1574. return r;
  1575. }
  1576. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1577. if (r) {
  1578. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1579. return r;
  1580. }
  1581. r = uvd_v2_2_resume(rdev);
  1582. if (!r) {
  1583. r = radeon_fence_driver_start_ring(rdev,
  1584. R600_RING_TYPE_UVD_INDEX);
  1585. if (r)
  1586. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1587. }
  1588. if (r)
  1589. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1590. /* Enable IRQ */
  1591. if (!rdev->irq.installed) {
  1592. r = radeon_irq_kms_init(rdev);
  1593. if (r)
  1594. return r;
  1595. }
  1596. r = r600_irq_init(rdev);
  1597. if (r) {
  1598. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1599. radeon_irq_kms_fini(rdev);
  1600. return r;
  1601. }
  1602. r600_irq_set(rdev);
  1603. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1604. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1605. RADEON_CP_PACKET2);
  1606. if (r)
  1607. return r;
  1608. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1609. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1610. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1611. if (r)
  1612. return r;
  1613. r = rv770_cp_load_microcode(rdev);
  1614. if (r)
  1615. return r;
  1616. r = r600_cp_resume(rdev);
  1617. if (r)
  1618. return r;
  1619. r = r600_dma_resume(rdev);
  1620. if (r)
  1621. return r;
  1622. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1623. if (ring->ring_size) {
  1624. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  1625. RADEON_CP_PACKET2);
  1626. if (!r)
  1627. r = uvd_v1_0_init(rdev);
  1628. if (r)
  1629. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1630. }
  1631. r = radeon_ib_pool_init(rdev);
  1632. if (r) {
  1633. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1634. return r;
  1635. }
  1636. r = r600_audio_init(rdev);
  1637. if (r) {
  1638. DRM_ERROR("radeon: audio init failed\n");
  1639. return r;
  1640. }
  1641. return 0;
  1642. }
  1643. int rv770_resume(struct radeon_device *rdev)
  1644. {
  1645. int r;
  1646. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1647. * posting will perform necessary task to bring back GPU into good
  1648. * shape.
  1649. */
  1650. /* post card */
  1651. atom_asic_init(rdev->mode_info.atom_context);
  1652. /* init golden registers */
  1653. rv770_init_golden_registers(rdev);
  1654. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1655. radeon_pm_resume(rdev);
  1656. rdev->accel_working = true;
  1657. r = rv770_startup(rdev);
  1658. if (r) {
  1659. DRM_ERROR("r600 startup failed on resume\n");
  1660. rdev->accel_working = false;
  1661. return r;
  1662. }
  1663. return r;
  1664. }
  1665. int rv770_suspend(struct radeon_device *rdev)
  1666. {
  1667. radeon_pm_suspend(rdev);
  1668. r600_audio_fini(rdev);
  1669. uvd_v1_0_fini(rdev);
  1670. radeon_uvd_suspend(rdev);
  1671. r700_cp_stop(rdev);
  1672. r600_dma_stop(rdev);
  1673. r600_irq_suspend(rdev);
  1674. radeon_wb_disable(rdev);
  1675. rv770_pcie_gart_disable(rdev);
  1676. return 0;
  1677. }
  1678. /* Plan is to move initialization in that function and use
  1679. * helper function so that radeon_device_init pretty much
  1680. * do nothing more than calling asic specific function. This
  1681. * should also allow to remove a bunch of callback function
  1682. * like vram_info.
  1683. */
  1684. int rv770_init(struct radeon_device *rdev)
  1685. {
  1686. int r;
  1687. /* Read BIOS */
  1688. if (!radeon_get_bios(rdev)) {
  1689. if (ASIC_IS_AVIVO(rdev))
  1690. return -EINVAL;
  1691. }
  1692. /* Must be an ATOMBIOS */
  1693. if (!rdev->is_atom_bios) {
  1694. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1695. return -EINVAL;
  1696. }
  1697. r = radeon_atombios_init(rdev);
  1698. if (r)
  1699. return r;
  1700. /* Post card if necessary */
  1701. if (!radeon_card_posted(rdev)) {
  1702. if (!rdev->bios) {
  1703. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1704. return -EINVAL;
  1705. }
  1706. DRM_INFO("GPU not posted. posting now...\n");
  1707. atom_asic_init(rdev->mode_info.atom_context);
  1708. }
  1709. /* init golden registers */
  1710. rv770_init_golden_registers(rdev);
  1711. /* Initialize scratch registers */
  1712. r600_scratch_init(rdev);
  1713. /* Initialize surface registers */
  1714. radeon_surface_init(rdev);
  1715. /* Initialize clocks */
  1716. radeon_get_clock_info(rdev->ddev);
  1717. /* Fence driver */
  1718. r = radeon_fence_driver_init(rdev);
  1719. if (r)
  1720. return r;
  1721. /* initialize AGP */
  1722. if (rdev->flags & RADEON_IS_AGP) {
  1723. r = radeon_agp_init(rdev);
  1724. if (r)
  1725. radeon_agp_disable(rdev);
  1726. }
  1727. r = rv770_mc_init(rdev);
  1728. if (r)
  1729. return r;
  1730. /* Memory manager */
  1731. r = radeon_bo_init(rdev);
  1732. if (r)
  1733. return r;
  1734. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1735. r = r600_init_microcode(rdev);
  1736. if (r) {
  1737. DRM_ERROR("Failed to load firmware!\n");
  1738. return r;
  1739. }
  1740. }
  1741. /* Initialize power management */
  1742. radeon_pm_init(rdev);
  1743. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1744. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1745. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  1746. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  1747. r = radeon_uvd_init(rdev);
  1748. if (!r) {
  1749. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  1750. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  1751. 4096);
  1752. }
  1753. rdev->ih.ring_obj = NULL;
  1754. r600_ih_ring_init(rdev, 64 * 1024);
  1755. r = r600_pcie_gart_init(rdev);
  1756. if (r)
  1757. return r;
  1758. rdev->accel_working = true;
  1759. r = rv770_startup(rdev);
  1760. if (r) {
  1761. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1762. r700_cp_fini(rdev);
  1763. r600_dma_fini(rdev);
  1764. r600_irq_fini(rdev);
  1765. radeon_wb_fini(rdev);
  1766. radeon_ib_pool_fini(rdev);
  1767. radeon_irq_kms_fini(rdev);
  1768. rv770_pcie_gart_fini(rdev);
  1769. rdev->accel_working = false;
  1770. }
  1771. return 0;
  1772. }
  1773. void rv770_fini(struct radeon_device *rdev)
  1774. {
  1775. radeon_pm_fini(rdev);
  1776. r700_cp_fini(rdev);
  1777. r600_dma_fini(rdev);
  1778. r600_irq_fini(rdev);
  1779. radeon_wb_fini(rdev);
  1780. radeon_ib_pool_fini(rdev);
  1781. radeon_irq_kms_fini(rdev);
  1782. uvd_v1_0_fini(rdev);
  1783. radeon_uvd_fini(rdev);
  1784. rv770_pcie_gart_fini(rdev);
  1785. r600_vram_scratch_fini(rdev);
  1786. radeon_gem_fini(rdev);
  1787. radeon_fence_driver_fini(rdev);
  1788. radeon_agp_fini(rdev);
  1789. radeon_bo_fini(rdev);
  1790. radeon_atombios_fini(rdev);
  1791. kfree(rdev->bios);
  1792. rdev->bios = NULL;
  1793. }
  1794. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1795. {
  1796. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1797. u16 link_cntl2;
  1798. if (radeon_pcie_gen2 == 0)
  1799. return;
  1800. if (rdev->flags & RADEON_IS_IGP)
  1801. return;
  1802. if (!(rdev->flags & RADEON_IS_PCIE))
  1803. return;
  1804. /* x2 cards have a special sequence */
  1805. if (ASIC_IS_X2(rdev))
  1806. return;
  1807. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  1808. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  1809. return;
  1810. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  1811. /* advertise upconfig capability */
  1812. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1813. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1814. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1815. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1816. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1817. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1818. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1819. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1820. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1821. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1822. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1823. } else {
  1824. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1825. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1826. }
  1827. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1828. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1829. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1830. tmp = RREG32(0x541c);
  1831. WREG32(0x541c, tmp | 0x8);
  1832. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1833. link_cntl2 = RREG16(0x4088);
  1834. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1835. link_cntl2 |= 0x2;
  1836. WREG16(0x4088, link_cntl2);
  1837. WREG32(MM_CFGREGS_CNTL, 0);
  1838. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1839. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1840. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1841. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1842. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1843. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1844. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1845. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1846. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1847. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1848. speed_cntl |= LC_GEN2_EN_STRAP;
  1849. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1850. } else {
  1851. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1852. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1853. if (1)
  1854. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1855. else
  1856. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1857. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1858. }
  1859. }