rs600.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. static void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. static const u32 crtc_offsets[2] =
  47. {
  48. 0,
  49. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  50. };
  51. static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  52. {
  53. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  54. return true;
  55. else
  56. return false;
  57. }
  58. static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  59. {
  60. u32 pos1, pos2;
  61. pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  62. pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  63. if (pos1 != pos2)
  64. return true;
  65. else
  66. return false;
  67. }
  68. /**
  69. * avivo_wait_for_vblank - vblank wait asic callback.
  70. *
  71. * @rdev: radeon_device pointer
  72. * @crtc: crtc to wait for vblank on
  73. *
  74. * Wait for vblank on the requested crtc (r5xx-r7xx).
  75. */
  76. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  77. {
  78. unsigned i = 0;
  79. if (crtc >= rdev->num_crtc)
  80. return;
  81. if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  82. return;
  83. /* depending on when we hit vblank, we may be close to active; if so,
  84. * wait for another frame.
  85. */
  86. while (avivo_is_in_vblank(rdev, crtc)) {
  87. if (i++ % 100 == 0) {
  88. if (!avivo_is_counter_moving(rdev, crtc))
  89. break;
  90. }
  91. }
  92. while (!avivo_is_in_vblank(rdev, crtc)) {
  93. if (i++ % 100 == 0) {
  94. if (!avivo_is_counter_moving(rdev, crtc))
  95. break;
  96. }
  97. }
  98. }
  99. void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  100. {
  101. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  102. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  103. int i;
  104. /* Lock the graphics update lock */
  105. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  106. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  107. /* update the scanout addresses */
  108. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  109. (u32)crtc_base);
  110. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  111. (u32)crtc_base);
  112. /* Wait for update_pending to go high. */
  113. for (i = 0; i < rdev->usec_timeout; i++) {
  114. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  115. break;
  116. udelay(1);
  117. }
  118. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  119. /* Unlock the lock, so double-buffering can take place inside vblank */
  120. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  121. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  122. }
  123. bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  124. {
  125. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  126. /* Return current update_pending status: */
  127. return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
  128. AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
  129. }
  130. void avivo_program_fmt(struct drm_encoder *encoder)
  131. {
  132. struct drm_device *dev = encoder->dev;
  133. struct radeon_device *rdev = dev->dev_private;
  134. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  135. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  136. int bpc = 0;
  137. u32 tmp = 0;
  138. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  139. if (connector) {
  140. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  141. bpc = radeon_get_monitor_bpc(connector);
  142. dither = radeon_connector->dither;
  143. }
  144. /* LVDS FMT is set up by atom */
  145. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  146. return;
  147. if (bpc == 0)
  148. return;
  149. switch (bpc) {
  150. case 6:
  151. if (dither == RADEON_FMT_DITHER_ENABLE)
  152. /* XXX sort out optimal dither settings */
  153. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  154. else
  155. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  156. break;
  157. case 8:
  158. if (dither == RADEON_FMT_DITHER_ENABLE)
  159. /* XXX sort out optimal dither settings */
  160. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
  161. AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
  162. else
  163. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
  164. AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
  165. break;
  166. case 10:
  167. default:
  168. /* not needed */
  169. break;
  170. }
  171. switch (radeon_encoder->encoder_id) {
  172. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  173. WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
  174. break;
  175. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  176. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
  177. break;
  178. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  179. WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
  180. break;
  181. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  182. WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
  183. break;
  184. default:
  185. break;
  186. }
  187. }
  188. void rs600_pm_misc(struct radeon_device *rdev)
  189. {
  190. int requested_index = rdev->pm.requested_power_state_index;
  191. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  192. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  193. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  194. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  195. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  196. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  197. tmp = RREG32(voltage->gpio.reg);
  198. if (voltage->active_high)
  199. tmp |= voltage->gpio.mask;
  200. else
  201. tmp &= ~(voltage->gpio.mask);
  202. WREG32(voltage->gpio.reg, tmp);
  203. if (voltage->delay)
  204. udelay(voltage->delay);
  205. } else {
  206. tmp = RREG32(voltage->gpio.reg);
  207. if (voltage->active_high)
  208. tmp &= ~voltage->gpio.mask;
  209. else
  210. tmp |= voltage->gpio.mask;
  211. WREG32(voltage->gpio.reg, tmp);
  212. if (voltage->delay)
  213. udelay(voltage->delay);
  214. }
  215. } else if (voltage->type == VOLTAGE_VDDC)
  216. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  217. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  218. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  219. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  220. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  221. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  222. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  223. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  224. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  225. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  226. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  227. }
  228. } else {
  229. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  230. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  231. }
  232. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  233. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  234. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  235. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  236. if (voltage->delay) {
  237. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  238. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  239. } else
  240. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  241. } else
  242. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  243. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  244. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  245. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  246. hdp_dyn_cntl &= ~HDP_FORCEON;
  247. else
  248. hdp_dyn_cntl |= HDP_FORCEON;
  249. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  250. #if 0
  251. /* mc_host_dyn seems to cause hangs from time to time */
  252. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  253. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  254. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  255. else
  256. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  257. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  258. #endif
  259. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  260. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  261. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  262. else
  263. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  264. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  265. /* set pcie lanes */
  266. if ((rdev->flags & RADEON_IS_PCIE) &&
  267. !(rdev->flags & RADEON_IS_IGP) &&
  268. rdev->asic->pm.set_pcie_lanes &&
  269. (ps->pcie_lanes !=
  270. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  271. radeon_set_pcie_lanes(rdev,
  272. ps->pcie_lanes);
  273. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  274. }
  275. }
  276. void rs600_pm_prepare(struct radeon_device *rdev)
  277. {
  278. struct drm_device *ddev = rdev->ddev;
  279. struct drm_crtc *crtc;
  280. struct radeon_crtc *radeon_crtc;
  281. u32 tmp;
  282. /* disable any active CRTCs */
  283. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  284. radeon_crtc = to_radeon_crtc(crtc);
  285. if (radeon_crtc->enabled) {
  286. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  287. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  288. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  289. }
  290. }
  291. }
  292. void rs600_pm_finish(struct radeon_device *rdev)
  293. {
  294. struct drm_device *ddev = rdev->ddev;
  295. struct drm_crtc *crtc;
  296. struct radeon_crtc *radeon_crtc;
  297. u32 tmp;
  298. /* enable any active CRTCs */
  299. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  300. radeon_crtc = to_radeon_crtc(crtc);
  301. if (radeon_crtc->enabled) {
  302. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  303. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  304. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  305. }
  306. }
  307. }
  308. /* hpd for digital panel detect/disconnect */
  309. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  310. {
  311. u32 tmp;
  312. bool connected = false;
  313. switch (hpd) {
  314. case RADEON_HPD_1:
  315. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  316. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  317. connected = true;
  318. break;
  319. case RADEON_HPD_2:
  320. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  321. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  322. connected = true;
  323. break;
  324. default:
  325. break;
  326. }
  327. return connected;
  328. }
  329. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  330. enum radeon_hpd_id hpd)
  331. {
  332. u32 tmp;
  333. bool connected = rs600_hpd_sense(rdev, hpd);
  334. switch (hpd) {
  335. case RADEON_HPD_1:
  336. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  337. if (connected)
  338. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  339. else
  340. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  341. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  342. break;
  343. case RADEON_HPD_2:
  344. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  345. if (connected)
  346. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  347. else
  348. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  349. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  350. break;
  351. default:
  352. break;
  353. }
  354. }
  355. void rs600_hpd_init(struct radeon_device *rdev)
  356. {
  357. struct drm_device *dev = rdev->ddev;
  358. struct drm_connector *connector;
  359. unsigned enable = 0;
  360. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  361. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  362. switch (radeon_connector->hpd.hpd) {
  363. case RADEON_HPD_1:
  364. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  365. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  366. break;
  367. case RADEON_HPD_2:
  368. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  369. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  370. break;
  371. default:
  372. break;
  373. }
  374. enable |= 1 << radeon_connector->hpd.hpd;
  375. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  376. }
  377. radeon_irq_kms_enable_hpd(rdev, enable);
  378. }
  379. void rs600_hpd_fini(struct radeon_device *rdev)
  380. {
  381. struct drm_device *dev = rdev->ddev;
  382. struct drm_connector *connector;
  383. unsigned disable = 0;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  389. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  390. break;
  391. case RADEON_HPD_2:
  392. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  393. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  394. break;
  395. default:
  396. break;
  397. }
  398. disable |= 1 << radeon_connector->hpd.hpd;
  399. }
  400. radeon_irq_kms_disable_hpd(rdev, disable);
  401. }
  402. int rs600_asic_reset(struct radeon_device *rdev)
  403. {
  404. struct rv515_mc_save save;
  405. u32 status, tmp;
  406. int ret = 0;
  407. status = RREG32(R_000E40_RBBM_STATUS);
  408. if (!G_000E40_GUI_ACTIVE(status)) {
  409. return 0;
  410. }
  411. /* Stops all mc clients */
  412. rv515_mc_stop(rdev, &save);
  413. status = RREG32(R_000E40_RBBM_STATUS);
  414. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  415. /* stop CP */
  416. WREG32(RADEON_CP_CSQ_CNTL, 0);
  417. tmp = RREG32(RADEON_CP_RB_CNTL);
  418. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  419. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  420. WREG32(RADEON_CP_RB_WPTR, 0);
  421. WREG32(RADEON_CP_RB_CNTL, tmp);
  422. pci_save_state(rdev->pdev);
  423. /* disable bus mastering */
  424. pci_clear_master(rdev->pdev);
  425. mdelay(1);
  426. /* reset GA+VAP */
  427. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  428. S_0000F0_SOFT_RESET_GA(1));
  429. RREG32(R_0000F0_RBBM_SOFT_RESET);
  430. mdelay(500);
  431. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  432. mdelay(1);
  433. status = RREG32(R_000E40_RBBM_STATUS);
  434. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  435. /* reset CP */
  436. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  437. RREG32(R_0000F0_RBBM_SOFT_RESET);
  438. mdelay(500);
  439. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  440. mdelay(1);
  441. status = RREG32(R_000E40_RBBM_STATUS);
  442. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  443. /* reset MC */
  444. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  445. RREG32(R_0000F0_RBBM_SOFT_RESET);
  446. mdelay(500);
  447. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  448. mdelay(1);
  449. status = RREG32(R_000E40_RBBM_STATUS);
  450. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  451. /* restore PCI & busmastering */
  452. pci_restore_state(rdev->pdev);
  453. /* Check if GPU is idle */
  454. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  455. dev_err(rdev->dev, "failed to reset GPU\n");
  456. ret = -1;
  457. } else
  458. dev_info(rdev->dev, "GPU reset succeed\n");
  459. rv515_mc_resume(rdev, &save);
  460. return ret;
  461. }
  462. /*
  463. * GART.
  464. */
  465. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  466. {
  467. uint32_t tmp;
  468. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  469. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  470. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  471. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  472. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  473. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  474. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  475. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  476. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  477. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  478. }
  479. static int rs600_gart_init(struct radeon_device *rdev)
  480. {
  481. int r;
  482. if (rdev->gart.robj) {
  483. WARN(1, "RS600 GART already initialized\n");
  484. return 0;
  485. }
  486. /* Initialize common gart structure */
  487. r = radeon_gart_init(rdev);
  488. if (r) {
  489. return r;
  490. }
  491. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  492. return radeon_gart_table_vram_alloc(rdev);
  493. }
  494. static int rs600_gart_enable(struct radeon_device *rdev)
  495. {
  496. u32 tmp;
  497. int r, i;
  498. if (rdev->gart.robj == NULL) {
  499. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  500. return -EINVAL;
  501. }
  502. r = radeon_gart_table_vram_pin(rdev);
  503. if (r)
  504. return r;
  505. radeon_gart_restore(rdev);
  506. /* Enable bus master */
  507. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  508. WREG32(RADEON_BUS_CNTL, tmp);
  509. /* FIXME: setup default page */
  510. WREG32_MC(R_000100_MC_PT0_CNTL,
  511. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  512. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  513. for (i = 0; i < 19; i++) {
  514. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  515. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  516. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  517. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  518. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  519. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  520. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  521. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  522. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  523. }
  524. /* enable first context */
  525. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  526. S_000102_ENABLE_PAGE_TABLE(1) |
  527. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  528. /* disable all other contexts */
  529. for (i = 1; i < 8; i++)
  530. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  531. /* setup the page table */
  532. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  533. rdev->gart.table_addr);
  534. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  535. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  536. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  537. /* System context maps to VRAM space */
  538. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  539. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  540. /* enable page tables */
  541. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  542. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  543. tmp = RREG32_MC(R_000009_MC_CNTL1);
  544. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  545. rs600_gart_tlb_flush(rdev);
  546. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  547. (unsigned)(rdev->mc.gtt_size >> 20),
  548. (unsigned long long)rdev->gart.table_addr);
  549. rdev->gart.ready = true;
  550. return 0;
  551. }
  552. static void rs600_gart_disable(struct radeon_device *rdev)
  553. {
  554. u32 tmp;
  555. /* FIXME: disable out of gart access */
  556. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  557. tmp = RREG32_MC(R_000009_MC_CNTL1);
  558. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  559. radeon_gart_table_vram_unpin(rdev);
  560. }
  561. static void rs600_gart_fini(struct radeon_device *rdev)
  562. {
  563. radeon_gart_fini(rdev);
  564. rs600_gart_disable(rdev);
  565. radeon_gart_table_vram_free(rdev);
  566. }
  567. void rs600_gart_set_page(struct radeon_device *rdev, unsigned i, uint64_t addr)
  568. {
  569. void __iomem *ptr = (void *)rdev->gart.ptr;
  570. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  571. if (addr == rdev->dummy_page.addr)
  572. addr |= R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  573. else
  574. addr |= R600_PTE_GART;
  575. writeq(addr, ptr + (i * 8));
  576. }
  577. int rs600_irq_set(struct radeon_device *rdev)
  578. {
  579. uint32_t tmp = 0;
  580. uint32_t mode_int = 0;
  581. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  582. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  583. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  584. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  585. u32 hdmi0;
  586. if (ASIC_IS_DCE2(rdev))
  587. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  588. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  589. else
  590. hdmi0 = 0;
  591. if (!rdev->irq.installed) {
  592. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  593. WREG32(R_000040_GEN_INT_CNTL, 0);
  594. return -EINVAL;
  595. }
  596. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  597. tmp |= S_000040_SW_INT_EN(1);
  598. }
  599. if (rdev->irq.crtc_vblank_int[0] ||
  600. atomic_read(&rdev->irq.pflip[0])) {
  601. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  602. }
  603. if (rdev->irq.crtc_vblank_int[1] ||
  604. atomic_read(&rdev->irq.pflip[1])) {
  605. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  606. }
  607. if (rdev->irq.hpd[0]) {
  608. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  609. }
  610. if (rdev->irq.hpd[1]) {
  611. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  612. }
  613. if (rdev->irq.afmt[0]) {
  614. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  615. }
  616. WREG32(R_000040_GEN_INT_CNTL, tmp);
  617. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  618. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  619. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  620. if (ASIC_IS_DCE2(rdev))
  621. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  622. return 0;
  623. }
  624. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  625. {
  626. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  627. uint32_t irq_mask = S_000044_SW_INT(1);
  628. u32 tmp;
  629. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  630. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  631. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  632. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  633. S_006534_D1MODE_VBLANK_ACK(1));
  634. }
  635. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  636. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  637. S_006D34_D2MODE_VBLANK_ACK(1));
  638. }
  639. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  640. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  641. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  642. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  643. }
  644. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  645. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  646. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  647. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  648. }
  649. } else {
  650. rdev->irq.stat_regs.r500.disp_int = 0;
  651. }
  652. if (ASIC_IS_DCE2(rdev)) {
  653. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  654. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  655. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  656. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  657. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  658. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  659. }
  660. } else
  661. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  662. if (irqs) {
  663. WREG32(R_000044_GEN_INT_STATUS, irqs);
  664. }
  665. return irqs & irq_mask;
  666. }
  667. void rs600_irq_disable(struct radeon_device *rdev)
  668. {
  669. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  670. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  671. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  672. WREG32(R_000040_GEN_INT_CNTL, 0);
  673. WREG32(R_006540_DxMODE_INT_MASK, 0);
  674. /* Wait and acknowledge irq */
  675. mdelay(1);
  676. rs600_irq_ack(rdev);
  677. }
  678. int rs600_irq_process(struct radeon_device *rdev)
  679. {
  680. u32 status, msi_rearm;
  681. bool queue_hotplug = false;
  682. bool queue_hdmi = false;
  683. status = rs600_irq_ack(rdev);
  684. if (!status &&
  685. !rdev->irq.stat_regs.r500.disp_int &&
  686. !rdev->irq.stat_regs.r500.hdmi0_status) {
  687. return IRQ_NONE;
  688. }
  689. while (status ||
  690. rdev->irq.stat_regs.r500.disp_int ||
  691. rdev->irq.stat_regs.r500.hdmi0_status) {
  692. /* SW interrupt */
  693. if (G_000044_SW_INT(status)) {
  694. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  695. }
  696. /* Vertical blank interrupts */
  697. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  698. if (rdev->irq.crtc_vblank_int[0]) {
  699. drm_handle_vblank(rdev->ddev, 0);
  700. rdev->pm.vblank_sync = true;
  701. wake_up(&rdev->irq.vblank_queue);
  702. }
  703. if (atomic_read(&rdev->irq.pflip[0]))
  704. radeon_crtc_handle_vblank(rdev, 0);
  705. }
  706. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  707. if (rdev->irq.crtc_vblank_int[1]) {
  708. drm_handle_vblank(rdev->ddev, 1);
  709. rdev->pm.vblank_sync = true;
  710. wake_up(&rdev->irq.vblank_queue);
  711. }
  712. if (atomic_read(&rdev->irq.pflip[1]))
  713. radeon_crtc_handle_vblank(rdev, 1);
  714. }
  715. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  716. queue_hotplug = true;
  717. DRM_DEBUG("HPD1\n");
  718. }
  719. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  720. queue_hotplug = true;
  721. DRM_DEBUG("HPD2\n");
  722. }
  723. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  724. queue_hdmi = true;
  725. DRM_DEBUG("HDMI0\n");
  726. }
  727. status = rs600_irq_ack(rdev);
  728. }
  729. if (queue_hotplug)
  730. schedule_work(&rdev->hotplug_work);
  731. if (queue_hdmi)
  732. schedule_work(&rdev->audio_work);
  733. if (rdev->msi_enabled) {
  734. switch (rdev->family) {
  735. case CHIP_RS600:
  736. case CHIP_RS690:
  737. case CHIP_RS740:
  738. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  739. WREG32(RADEON_BUS_CNTL, msi_rearm);
  740. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  741. break;
  742. default:
  743. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  744. break;
  745. }
  746. }
  747. return IRQ_HANDLED;
  748. }
  749. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  750. {
  751. if (crtc == 0)
  752. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  753. else
  754. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  755. }
  756. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  757. {
  758. unsigned i;
  759. for (i = 0; i < rdev->usec_timeout; i++) {
  760. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  761. return 0;
  762. udelay(1);
  763. }
  764. return -1;
  765. }
  766. static void rs600_gpu_init(struct radeon_device *rdev)
  767. {
  768. r420_pipes_init(rdev);
  769. /* Wait for mc idle */
  770. if (rs600_mc_wait_for_idle(rdev))
  771. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  772. }
  773. static void rs600_mc_init(struct radeon_device *rdev)
  774. {
  775. u64 base;
  776. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  777. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  778. rdev->mc.vram_is_ddr = true;
  779. rdev->mc.vram_width = 128;
  780. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  781. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  782. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  783. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  784. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  785. base = G_000004_MC_FB_START(base) << 16;
  786. radeon_vram_location(rdev, &rdev->mc, base);
  787. rdev->mc.gtt_base_align = 0;
  788. radeon_gtt_location(rdev, &rdev->mc);
  789. radeon_update_bandwidth_info(rdev);
  790. }
  791. void rs600_bandwidth_update(struct radeon_device *rdev)
  792. {
  793. struct drm_display_mode *mode0 = NULL;
  794. struct drm_display_mode *mode1 = NULL;
  795. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  796. /* FIXME: implement full support */
  797. radeon_update_display_priority(rdev);
  798. if (rdev->mode_info.crtcs[0]->base.enabled)
  799. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  800. if (rdev->mode_info.crtcs[1]->base.enabled)
  801. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  802. rs690_line_buffer_adjust(rdev, mode0, mode1);
  803. if (rdev->disp_priority == 2) {
  804. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  805. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  806. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  807. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  808. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  809. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  810. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  811. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  812. }
  813. }
  814. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  815. {
  816. unsigned long flags;
  817. u32 r;
  818. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  819. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  820. S_000070_MC_IND_CITF_ARB0(1));
  821. r = RREG32(R_000074_MC_IND_DATA);
  822. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  823. return r;
  824. }
  825. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  826. {
  827. unsigned long flags;
  828. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  829. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  830. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  831. WREG32(R_000074_MC_IND_DATA, v);
  832. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  833. }
  834. static void rs600_debugfs(struct radeon_device *rdev)
  835. {
  836. if (r100_debugfs_rbbm_init(rdev))
  837. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  838. }
  839. void rs600_set_safe_registers(struct radeon_device *rdev)
  840. {
  841. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  842. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  843. }
  844. static void rs600_mc_program(struct radeon_device *rdev)
  845. {
  846. struct rv515_mc_save save;
  847. /* Stops all mc clients */
  848. rv515_mc_stop(rdev, &save);
  849. /* Wait for mc idle */
  850. if (rs600_mc_wait_for_idle(rdev))
  851. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  852. /* FIXME: What does AGP means for such chipset ? */
  853. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  854. WREG32_MC(R_000006_AGP_BASE, 0);
  855. WREG32_MC(R_000007_AGP_BASE_2, 0);
  856. /* Program MC */
  857. WREG32_MC(R_000004_MC_FB_LOCATION,
  858. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  859. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  860. WREG32(R_000134_HDP_FB_LOCATION,
  861. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  862. rv515_mc_resume(rdev, &save);
  863. }
  864. static int rs600_startup(struct radeon_device *rdev)
  865. {
  866. int r;
  867. rs600_mc_program(rdev);
  868. /* Resume clock */
  869. rv515_clock_startup(rdev);
  870. /* Initialize GPU configuration (# pipes, ...) */
  871. rs600_gpu_init(rdev);
  872. /* Initialize GART (initialize after TTM so we can allocate
  873. * memory through TTM but finalize after TTM) */
  874. r = rs600_gart_enable(rdev);
  875. if (r)
  876. return r;
  877. /* allocate wb buffer */
  878. r = radeon_wb_init(rdev);
  879. if (r)
  880. return r;
  881. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  882. if (r) {
  883. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  884. return r;
  885. }
  886. /* Enable IRQ */
  887. if (!rdev->irq.installed) {
  888. r = radeon_irq_kms_init(rdev);
  889. if (r)
  890. return r;
  891. }
  892. rs600_irq_set(rdev);
  893. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  894. /* 1M ring buffer */
  895. r = r100_cp_init(rdev, 1024 * 1024);
  896. if (r) {
  897. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  898. return r;
  899. }
  900. r = radeon_ib_pool_init(rdev);
  901. if (r) {
  902. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  903. return r;
  904. }
  905. r = r600_audio_init(rdev);
  906. if (r) {
  907. dev_err(rdev->dev, "failed initializing audio\n");
  908. return r;
  909. }
  910. return 0;
  911. }
  912. int rs600_resume(struct radeon_device *rdev)
  913. {
  914. int r;
  915. /* Make sur GART are not working */
  916. rs600_gart_disable(rdev);
  917. /* Resume clock before doing reset */
  918. rv515_clock_startup(rdev);
  919. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  920. if (radeon_asic_reset(rdev)) {
  921. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  922. RREG32(R_000E40_RBBM_STATUS),
  923. RREG32(R_0007C0_CP_STAT));
  924. }
  925. /* post */
  926. atom_asic_init(rdev->mode_info.atom_context);
  927. /* Resume clock after posting */
  928. rv515_clock_startup(rdev);
  929. /* Initialize surface registers */
  930. radeon_surface_init(rdev);
  931. rdev->accel_working = true;
  932. r = rs600_startup(rdev);
  933. if (r) {
  934. rdev->accel_working = false;
  935. }
  936. return r;
  937. }
  938. int rs600_suspend(struct radeon_device *rdev)
  939. {
  940. radeon_pm_suspend(rdev);
  941. r600_audio_fini(rdev);
  942. r100_cp_disable(rdev);
  943. radeon_wb_disable(rdev);
  944. rs600_irq_disable(rdev);
  945. rs600_gart_disable(rdev);
  946. return 0;
  947. }
  948. void rs600_fini(struct radeon_device *rdev)
  949. {
  950. radeon_pm_fini(rdev);
  951. r600_audio_fini(rdev);
  952. r100_cp_fini(rdev);
  953. radeon_wb_fini(rdev);
  954. radeon_ib_pool_fini(rdev);
  955. radeon_gem_fini(rdev);
  956. rs600_gart_fini(rdev);
  957. radeon_irq_kms_fini(rdev);
  958. radeon_fence_driver_fini(rdev);
  959. radeon_bo_fini(rdev);
  960. radeon_atombios_fini(rdev);
  961. kfree(rdev->bios);
  962. rdev->bios = NULL;
  963. }
  964. int rs600_init(struct radeon_device *rdev)
  965. {
  966. int r;
  967. /* Disable VGA */
  968. rv515_vga_render_disable(rdev);
  969. /* Initialize scratch registers */
  970. radeon_scratch_init(rdev);
  971. /* Initialize surface registers */
  972. radeon_surface_init(rdev);
  973. /* restore some register to sane defaults */
  974. r100_restore_sanity(rdev);
  975. /* BIOS */
  976. if (!radeon_get_bios(rdev)) {
  977. if (ASIC_IS_AVIVO(rdev))
  978. return -EINVAL;
  979. }
  980. if (rdev->is_atom_bios) {
  981. r = radeon_atombios_init(rdev);
  982. if (r)
  983. return r;
  984. } else {
  985. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  986. return -EINVAL;
  987. }
  988. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  989. if (radeon_asic_reset(rdev)) {
  990. dev_warn(rdev->dev,
  991. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  992. RREG32(R_000E40_RBBM_STATUS),
  993. RREG32(R_0007C0_CP_STAT));
  994. }
  995. /* check if cards are posted or not */
  996. if (radeon_boot_test_post_card(rdev) == false)
  997. return -EINVAL;
  998. /* Initialize clocks */
  999. radeon_get_clock_info(rdev->ddev);
  1000. /* initialize memory controller */
  1001. rs600_mc_init(rdev);
  1002. rs600_debugfs(rdev);
  1003. /* Fence driver */
  1004. r = radeon_fence_driver_init(rdev);
  1005. if (r)
  1006. return r;
  1007. /* Memory manager */
  1008. r = radeon_bo_init(rdev);
  1009. if (r)
  1010. return r;
  1011. r = rs600_gart_init(rdev);
  1012. if (r)
  1013. return r;
  1014. rs600_set_safe_registers(rdev);
  1015. /* Initialize power management */
  1016. radeon_pm_init(rdev);
  1017. rdev->accel_working = true;
  1018. r = rs600_startup(rdev);
  1019. if (r) {
  1020. /* Somethings want wront with the accel init stop accel */
  1021. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1022. r100_cp_fini(rdev);
  1023. radeon_wb_fini(rdev);
  1024. radeon_ib_pool_fini(rdev);
  1025. rs600_gart_fini(rdev);
  1026. radeon_irq_kms_fini(rdev);
  1027. rdev->accel_working = false;
  1028. }
  1029. return 0;
  1030. }