radeon_pm.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  65. mutex_lock(&rdev->pm.mutex);
  66. if (power_supply_is_system_supplied() > 0)
  67. rdev->pm.dpm.ac_power = true;
  68. else
  69. rdev->pm.dpm.ac_power = false;
  70. if (rdev->family == CHIP_ARUBA) {
  71. if (rdev->asic->dpm.enable_bapm)
  72. radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
  73. }
  74. mutex_unlock(&rdev->pm.mutex);
  75. } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  76. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  77. mutex_lock(&rdev->pm.mutex);
  78. radeon_pm_update_profile(rdev);
  79. radeon_pm_set_clocks(rdev);
  80. mutex_unlock(&rdev->pm.mutex);
  81. }
  82. }
  83. }
  84. static void radeon_pm_update_profile(struct radeon_device *rdev)
  85. {
  86. switch (rdev->pm.profile) {
  87. case PM_PROFILE_DEFAULT:
  88. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  89. break;
  90. case PM_PROFILE_AUTO:
  91. if (power_supply_is_system_supplied() > 0) {
  92. if (rdev->pm.active_crtc_count > 1)
  93. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  94. else
  95. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  96. } else {
  97. if (rdev->pm.active_crtc_count > 1)
  98. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  99. else
  100. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  101. }
  102. break;
  103. case PM_PROFILE_LOW:
  104. if (rdev->pm.active_crtc_count > 1)
  105. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  106. else
  107. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  108. break;
  109. case PM_PROFILE_MID:
  110. if (rdev->pm.active_crtc_count > 1)
  111. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  112. else
  113. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  114. break;
  115. case PM_PROFILE_HIGH:
  116. if (rdev->pm.active_crtc_count > 1)
  117. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  118. else
  119. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  120. break;
  121. }
  122. if (rdev->pm.active_crtc_count == 0) {
  123. rdev->pm.requested_power_state_index =
  124. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  125. rdev->pm.requested_clock_mode_index =
  126. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  127. } else {
  128. rdev->pm.requested_power_state_index =
  129. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  130. rdev->pm.requested_clock_mode_index =
  131. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  132. }
  133. }
  134. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  135. {
  136. struct radeon_bo *bo, *n;
  137. if (list_empty(&rdev->gem.objects))
  138. return;
  139. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  140. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  141. ttm_bo_unmap_virtual(&bo->tbo);
  142. }
  143. }
  144. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  145. {
  146. if (rdev->pm.active_crtcs) {
  147. rdev->pm.vblank_sync = false;
  148. wait_event_timeout(
  149. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  150. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  151. }
  152. }
  153. static void radeon_set_power_state(struct radeon_device *rdev)
  154. {
  155. u32 sclk, mclk;
  156. bool misc_after = false;
  157. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  158. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  159. return;
  160. if (radeon_gui_idle(rdev)) {
  161. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  162. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  163. if (sclk > rdev->pm.default_sclk)
  164. sclk = rdev->pm.default_sclk;
  165. /* starting with BTC, there is one state that is used for both
  166. * MH and SH. Difference is that we always use the high clock index for
  167. * mclk and vddci.
  168. */
  169. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  170. (rdev->family >= CHIP_BARTS) &&
  171. rdev->pm.active_crtc_count &&
  172. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  173. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  174. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  175. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  176. else
  177. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  178. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  179. if (mclk > rdev->pm.default_mclk)
  180. mclk = rdev->pm.default_mclk;
  181. /* upvolt before raising clocks, downvolt after lowering clocks */
  182. if (sclk < rdev->pm.current_sclk)
  183. misc_after = true;
  184. radeon_sync_with_vblank(rdev);
  185. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  186. if (!radeon_pm_in_vbl(rdev))
  187. return;
  188. }
  189. radeon_pm_prepare(rdev);
  190. if (!misc_after)
  191. /* voltage, pcie lanes, etc.*/
  192. radeon_pm_misc(rdev);
  193. /* set engine clock */
  194. if (sclk != rdev->pm.current_sclk) {
  195. radeon_pm_debug_check_in_vbl(rdev, false);
  196. radeon_set_engine_clock(rdev, sclk);
  197. radeon_pm_debug_check_in_vbl(rdev, true);
  198. rdev->pm.current_sclk = sclk;
  199. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  200. }
  201. /* set memory clock */
  202. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  203. radeon_pm_debug_check_in_vbl(rdev, false);
  204. radeon_set_memory_clock(rdev, mclk);
  205. radeon_pm_debug_check_in_vbl(rdev, true);
  206. rdev->pm.current_mclk = mclk;
  207. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  208. }
  209. if (misc_after)
  210. /* voltage, pcie lanes, etc.*/
  211. radeon_pm_misc(rdev);
  212. radeon_pm_finish(rdev);
  213. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  214. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  215. } else
  216. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  217. }
  218. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  219. {
  220. int i, r;
  221. /* no need to take locks, etc. if nothing's going to change */
  222. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  223. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  224. return;
  225. mutex_lock(&rdev->ddev->struct_mutex);
  226. down_write(&rdev->pm.mclk_lock);
  227. mutex_lock(&rdev->ring_lock);
  228. /* wait for the rings to drain */
  229. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  230. struct radeon_ring *ring = &rdev->ring[i];
  231. if (!ring->ready) {
  232. continue;
  233. }
  234. r = radeon_fence_wait_empty(rdev, i);
  235. if (r) {
  236. /* needs a GPU reset dont reset here */
  237. mutex_unlock(&rdev->ring_lock);
  238. up_write(&rdev->pm.mclk_lock);
  239. mutex_unlock(&rdev->ddev->struct_mutex);
  240. return;
  241. }
  242. }
  243. radeon_unmap_vram_bos(rdev);
  244. if (rdev->irq.installed) {
  245. for (i = 0; i < rdev->num_crtc; i++) {
  246. if (rdev->pm.active_crtcs & (1 << i)) {
  247. rdev->pm.req_vblank |= (1 << i);
  248. drm_vblank_get(rdev->ddev, i);
  249. }
  250. }
  251. }
  252. radeon_set_power_state(rdev);
  253. if (rdev->irq.installed) {
  254. for (i = 0; i < rdev->num_crtc; i++) {
  255. if (rdev->pm.req_vblank & (1 << i)) {
  256. rdev->pm.req_vblank &= ~(1 << i);
  257. drm_vblank_put(rdev->ddev, i);
  258. }
  259. }
  260. }
  261. /* update display watermarks based on new power state */
  262. radeon_update_bandwidth_info(rdev);
  263. if (rdev->pm.active_crtc_count)
  264. radeon_bandwidth_update(rdev);
  265. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  266. mutex_unlock(&rdev->ring_lock);
  267. up_write(&rdev->pm.mclk_lock);
  268. mutex_unlock(&rdev->ddev->struct_mutex);
  269. }
  270. static void radeon_pm_print_states(struct radeon_device *rdev)
  271. {
  272. int i, j;
  273. struct radeon_power_state *power_state;
  274. struct radeon_pm_clock_info *clock_info;
  275. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  276. for (i = 0; i < rdev->pm.num_power_states; i++) {
  277. power_state = &rdev->pm.power_state[i];
  278. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  279. radeon_pm_state_type_name[power_state->type]);
  280. if (i == rdev->pm.default_power_state_index)
  281. DRM_DEBUG_DRIVER("\tDefault");
  282. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  283. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  284. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  285. DRM_DEBUG_DRIVER("\tSingle display only\n");
  286. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  287. for (j = 0; j < power_state->num_clock_modes; j++) {
  288. clock_info = &(power_state->clock_info[j]);
  289. if (rdev->flags & RADEON_IS_IGP)
  290. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  291. j,
  292. clock_info->sclk * 10);
  293. else
  294. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  295. j,
  296. clock_info->sclk * 10,
  297. clock_info->mclk * 10,
  298. clock_info->voltage.voltage);
  299. }
  300. }
  301. }
  302. static ssize_t radeon_get_pm_profile(struct device *dev,
  303. struct device_attribute *attr,
  304. char *buf)
  305. {
  306. struct drm_device *ddev = dev_get_drvdata(dev);
  307. struct radeon_device *rdev = ddev->dev_private;
  308. int cp = rdev->pm.profile;
  309. return snprintf(buf, PAGE_SIZE, "%s\n",
  310. (cp == PM_PROFILE_AUTO) ? "auto" :
  311. (cp == PM_PROFILE_LOW) ? "low" :
  312. (cp == PM_PROFILE_MID) ? "mid" :
  313. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  314. }
  315. static ssize_t radeon_set_pm_profile(struct device *dev,
  316. struct device_attribute *attr,
  317. const char *buf,
  318. size_t count)
  319. {
  320. struct drm_device *ddev = dev_get_drvdata(dev);
  321. struct radeon_device *rdev = ddev->dev_private;
  322. /* Can't set profile when the card is off */
  323. if ((rdev->flags & RADEON_IS_PX) &&
  324. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  325. return -EINVAL;
  326. mutex_lock(&rdev->pm.mutex);
  327. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  328. if (strncmp("default", buf, strlen("default")) == 0)
  329. rdev->pm.profile = PM_PROFILE_DEFAULT;
  330. else if (strncmp("auto", buf, strlen("auto")) == 0)
  331. rdev->pm.profile = PM_PROFILE_AUTO;
  332. else if (strncmp("low", buf, strlen("low")) == 0)
  333. rdev->pm.profile = PM_PROFILE_LOW;
  334. else if (strncmp("mid", buf, strlen("mid")) == 0)
  335. rdev->pm.profile = PM_PROFILE_MID;
  336. else if (strncmp("high", buf, strlen("high")) == 0)
  337. rdev->pm.profile = PM_PROFILE_HIGH;
  338. else {
  339. count = -EINVAL;
  340. goto fail;
  341. }
  342. radeon_pm_update_profile(rdev);
  343. radeon_pm_set_clocks(rdev);
  344. } else
  345. count = -EINVAL;
  346. fail:
  347. mutex_unlock(&rdev->pm.mutex);
  348. return count;
  349. }
  350. static ssize_t radeon_get_pm_method(struct device *dev,
  351. struct device_attribute *attr,
  352. char *buf)
  353. {
  354. struct drm_device *ddev = dev_get_drvdata(dev);
  355. struct radeon_device *rdev = ddev->dev_private;
  356. int pm = rdev->pm.pm_method;
  357. return snprintf(buf, PAGE_SIZE, "%s\n",
  358. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  359. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  360. }
  361. static ssize_t radeon_set_pm_method(struct device *dev,
  362. struct device_attribute *attr,
  363. const char *buf,
  364. size_t count)
  365. {
  366. struct drm_device *ddev = dev_get_drvdata(dev);
  367. struct radeon_device *rdev = ddev->dev_private;
  368. /* Can't set method when the card is off */
  369. if ((rdev->flags & RADEON_IS_PX) &&
  370. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  371. count = -EINVAL;
  372. goto fail;
  373. }
  374. /* we don't support the legacy modes with dpm */
  375. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  376. count = -EINVAL;
  377. goto fail;
  378. }
  379. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  380. mutex_lock(&rdev->pm.mutex);
  381. rdev->pm.pm_method = PM_METHOD_DYNPM;
  382. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  383. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  384. mutex_unlock(&rdev->pm.mutex);
  385. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  386. mutex_lock(&rdev->pm.mutex);
  387. /* disable dynpm */
  388. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  389. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  390. rdev->pm.pm_method = PM_METHOD_PROFILE;
  391. mutex_unlock(&rdev->pm.mutex);
  392. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  393. } else {
  394. count = -EINVAL;
  395. goto fail;
  396. }
  397. radeon_pm_compute_clocks(rdev);
  398. fail:
  399. return count;
  400. }
  401. static ssize_t radeon_get_dpm_state(struct device *dev,
  402. struct device_attribute *attr,
  403. char *buf)
  404. {
  405. struct drm_device *ddev = dev_get_drvdata(dev);
  406. struct radeon_device *rdev = ddev->dev_private;
  407. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  408. if ((rdev->flags & RADEON_IS_PX) &&
  409. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  410. return snprintf(buf, PAGE_SIZE, "off\n");
  411. return snprintf(buf, PAGE_SIZE, "%s\n",
  412. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  413. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  414. }
  415. static ssize_t radeon_set_dpm_state(struct device *dev,
  416. struct device_attribute *attr,
  417. const char *buf,
  418. size_t count)
  419. {
  420. struct drm_device *ddev = dev_get_drvdata(dev);
  421. struct radeon_device *rdev = ddev->dev_private;
  422. /* Can't set dpm state when the card is off */
  423. if ((rdev->flags & RADEON_IS_PX) &&
  424. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  425. return -EINVAL;
  426. mutex_lock(&rdev->pm.mutex);
  427. if (strncmp("battery", buf, strlen("battery")) == 0)
  428. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  429. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  430. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  431. else if (strncmp("performance", buf, strlen("performance")) == 0)
  432. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  433. else {
  434. mutex_unlock(&rdev->pm.mutex);
  435. count = -EINVAL;
  436. goto fail;
  437. }
  438. mutex_unlock(&rdev->pm.mutex);
  439. radeon_pm_compute_clocks(rdev);
  440. fail:
  441. return count;
  442. }
  443. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  444. struct device_attribute *attr,
  445. char *buf)
  446. {
  447. struct drm_device *ddev = dev_get_drvdata(dev);
  448. struct radeon_device *rdev = ddev->dev_private;
  449. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  450. if ((rdev->flags & RADEON_IS_PX) &&
  451. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  452. return snprintf(buf, PAGE_SIZE, "off\n");
  453. return snprintf(buf, PAGE_SIZE, "%s\n",
  454. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  455. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  456. }
  457. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  458. struct device_attribute *attr,
  459. const char *buf,
  460. size_t count)
  461. {
  462. struct drm_device *ddev = dev_get_drvdata(dev);
  463. struct radeon_device *rdev = ddev->dev_private;
  464. enum radeon_dpm_forced_level level;
  465. int ret = 0;
  466. /* Can't force performance level when the card is off */
  467. if ((rdev->flags & RADEON_IS_PX) &&
  468. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  469. return -EINVAL;
  470. mutex_lock(&rdev->pm.mutex);
  471. if (strncmp("low", buf, strlen("low")) == 0) {
  472. level = RADEON_DPM_FORCED_LEVEL_LOW;
  473. } else if (strncmp("high", buf, strlen("high")) == 0) {
  474. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  475. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  476. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  477. } else {
  478. count = -EINVAL;
  479. goto fail;
  480. }
  481. if (rdev->asic->dpm.force_performance_level) {
  482. if (rdev->pm.dpm.thermal_active) {
  483. count = -EINVAL;
  484. goto fail;
  485. }
  486. ret = radeon_dpm_force_performance_level(rdev, level);
  487. if (ret)
  488. count = -EINVAL;
  489. }
  490. fail:
  491. mutex_unlock(&rdev->pm.mutex);
  492. return count;
  493. }
  494. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  495. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  496. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  497. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  498. radeon_get_dpm_forced_performance_level,
  499. radeon_set_dpm_forced_performance_level);
  500. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  501. struct device_attribute *attr,
  502. char *buf)
  503. {
  504. struct radeon_device *rdev = dev_get_drvdata(dev);
  505. struct drm_device *ddev = rdev->ddev;
  506. int temp;
  507. /* Can't get temperature when the card is off */
  508. if ((rdev->flags & RADEON_IS_PX) &&
  509. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  510. return -EINVAL;
  511. if (rdev->asic->pm.get_temperature)
  512. temp = radeon_get_temperature(rdev);
  513. else
  514. temp = 0;
  515. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  516. }
  517. static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
  518. struct device_attribute *attr,
  519. char *buf)
  520. {
  521. struct radeon_device *rdev = dev_get_drvdata(dev);
  522. int hyst = to_sensor_dev_attr(attr)->index;
  523. int temp;
  524. if (hyst)
  525. temp = rdev->pm.dpm.thermal.min_temp;
  526. else
  527. temp = rdev->pm.dpm.thermal.max_temp;
  528. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  529. }
  530. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  531. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
  532. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
  533. static struct attribute *hwmon_attributes[] = {
  534. &sensor_dev_attr_temp1_input.dev_attr.attr,
  535. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  536. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  537. NULL
  538. };
  539. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  540. struct attribute *attr, int index)
  541. {
  542. struct device *dev = container_of(kobj, struct device, kobj);
  543. struct radeon_device *rdev = dev_get_drvdata(dev);
  544. /* Skip limit attributes if DPM is not enabled */
  545. if (rdev->pm.pm_method != PM_METHOD_DPM &&
  546. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  547. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
  548. return 0;
  549. return attr->mode;
  550. }
  551. static const struct attribute_group hwmon_attrgroup = {
  552. .attrs = hwmon_attributes,
  553. .is_visible = hwmon_attributes_visible,
  554. };
  555. static const struct attribute_group *hwmon_groups[] = {
  556. &hwmon_attrgroup,
  557. NULL
  558. };
  559. static int radeon_hwmon_init(struct radeon_device *rdev)
  560. {
  561. int err = 0;
  562. switch (rdev->pm.int_thermal_type) {
  563. case THERMAL_TYPE_RV6XX:
  564. case THERMAL_TYPE_RV770:
  565. case THERMAL_TYPE_EVERGREEN:
  566. case THERMAL_TYPE_NI:
  567. case THERMAL_TYPE_SUMO:
  568. case THERMAL_TYPE_SI:
  569. case THERMAL_TYPE_CI:
  570. case THERMAL_TYPE_KV:
  571. if (rdev->asic->pm.get_temperature == NULL)
  572. return err;
  573. rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
  574. "radeon", rdev,
  575. hwmon_groups);
  576. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  577. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  578. dev_err(rdev->dev,
  579. "Unable to register hwmon device: %d\n", err);
  580. }
  581. break;
  582. default:
  583. break;
  584. }
  585. return err;
  586. }
  587. static void radeon_hwmon_fini(struct radeon_device *rdev)
  588. {
  589. if (rdev->pm.int_hwmon_dev)
  590. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  591. }
  592. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  593. {
  594. struct radeon_device *rdev =
  595. container_of(work, struct radeon_device,
  596. pm.dpm.thermal.work);
  597. /* switch to the thermal state */
  598. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  599. if (!rdev->pm.dpm_enabled)
  600. return;
  601. if (rdev->asic->pm.get_temperature) {
  602. int temp = radeon_get_temperature(rdev);
  603. if (temp < rdev->pm.dpm.thermal.min_temp)
  604. /* switch back the user state */
  605. dpm_state = rdev->pm.dpm.user_state;
  606. } else {
  607. if (rdev->pm.dpm.thermal.high_to_low)
  608. /* switch back the user state */
  609. dpm_state = rdev->pm.dpm.user_state;
  610. }
  611. mutex_lock(&rdev->pm.mutex);
  612. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  613. rdev->pm.dpm.thermal_active = true;
  614. else
  615. rdev->pm.dpm.thermal_active = false;
  616. rdev->pm.dpm.state = dpm_state;
  617. mutex_unlock(&rdev->pm.mutex);
  618. radeon_pm_compute_clocks(rdev);
  619. }
  620. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  621. enum radeon_pm_state_type dpm_state)
  622. {
  623. int i;
  624. struct radeon_ps *ps;
  625. u32 ui_class;
  626. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  627. true : false;
  628. /* check if the vblank period is too short to adjust the mclk */
  629. if (single_display && rdev->asic->dpm.vblank_too_short) {
  630. if (radeon_dpm_vblank_too_short(rdev))
  631. single_display = false;
  632. }
  633. /* certain older asics have a separare 3D performance state,
  634. * so try that first if the user selected performance
  635. */
  636. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  637. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  638. /* balanced states don't exist at the moment */
  639. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  640. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  641. restart_search:
  642. /* Pick the best power state based on current conditions */
  643. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  644. ps = &rdev->pm.dpm.ps[i];
  645. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  646. switch (dpm_state) {
  647. /* user states */
  648. case POWER_STATE_TYPE_BATTERY:
  649. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  650. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  651. if (single_display)
  652. return ps;
  653. } else
  654. return ps;
  655. }
  656. break;
  657. case POWER_STATE_TYPE_BALANCED:
  658. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  659. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  660. if (single_display)
  661. return ps;
  662. } else
  663. return ps;
  664. }
  665. break;
  666. case POWER_STATE_TYPE_PERFORMANCE:
  667. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  668. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  669. if (single_display)
  670. return ps;
  671. } else
  672. return ps;
  673. }
  674. break;
  675. /* internal states */
  676. case POWER_STATE_TYPE_INTERNAL_UVD:
  677. if (rdev->pm.dpm.uvd_ps)
  678. return rdev->pm.dpm.uvd_ps;
  679. else
  680. break;
  681. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  682. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  683. return ps;
  684. break;
  685. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  686. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  687. return ps;
  688. break;
  689. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  690. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  691. return ps;
  692. break;
  693. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  694. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  695. return ps;
  696. break;
  697. case POWER_STATE_TYPE_INTERNAL_BOOT:
  698. return rdev->pm.dpm.boot_ps;
  699. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  700. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  701. return ps;
  702. break;
  703. case POWER_STATE_TYPE_INTERNAL_ACPI:
  704. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  705. return ps;
  706. break;
  707. case POWER_STATE_TYPE_INTERNAL_ULV:
  708. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  709. return ps;
  710. break;
  711. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  712. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  713. return ps;
  714. break;
  715. default:
  716. break;
  717. }
  718. }
  719. /* use a fallback state if we didn't match */
  720. switch (dpm_state) {
  721. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  722. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  723. goto restart_search;
  724. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  725. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  726. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  727. if (rdev->pm.dpm.uvd_ps) {
  728. return rdev->pm.dpm.uvd_ps;
  729. } else {
  730. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  731. goto restart_search;
  732. }
  733. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  734. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  735. goto restart_search;
  736. case POWER_STATE_TYPE_INTERNAL_ACPI:
  737. dpm_state = POWER_STATE_TYPE_BATTERY;
  738. goto restart_search;
  739. case POWER_STATE_TYPE_BATTERY:
  740. case POWER_STATE_TYPE_BALANCED:
  741. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  742. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  743. goto restart_search;
  744. default:
  745. break;
  746. }
  747. return NULL;
  748. }
  749. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  750. {
  751. int i;
  752. struct radeon_ps *ps;
  753. enum radeon_pm_state_type dpm_state;
  754. int ret;
  755. /* if dpm init failed */
  756. if (!rdev->pm.dpm_enabled)
  757. return;
  758. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  759. /* add other state override checks here */
  760. if ((!rdev->pm.dpm.thermal_active) &&
  761. (!rdev->pm.dpm.uvd_active))
  762. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  763. }
  764. dpm_state = rdev->pm.dpm.state;
  765. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  766. if (ps)
  767. rdev->pm.dpm.requested_ps = ps;
  768. else
  769. return;
  770. /* no need to reprogram if nothing changed unless we are on BTC+ */
  771. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  772. /* vce just modifies an existing state so force a change */
  773. if (ps->vce_active != rdev->pm.dpm.vce_active)
  774. goto force;
  775. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  776. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  777. * all we need to do is update the display configuration.
  778. */
  779. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  780. /* update display watermarks based on new power state */
  781. radeon_bandwidth_update(rdev);
  782. /* update displays */
  783. radeon_dpm_display_configuration_changed(rdev);
  784. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  785. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  786. }
  787. return;
  788. } else {
  789. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  790. * nothing to do, if the num crtcs is > 1 and state is the same,
  791. * update display configuration.
  792. */
  793. if (rdev->pm.dpm.new_active_crtcs ==
  794. rdev->pm.dpm.current_active_crtcs) {
  795. return;
  796. } else {
  797. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  798. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  799. /* update display watermarks based on new power state */
  800. radeon_bandwidth_update(rdev);
  801. /* update displays */
  802. radeon_dpm_display_configuration_changed(rdev);
  803. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  804. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  805. return;
  806. }
  807. }
  808. }
  809. }
  810. force:
  811. if (radeon_dpm == 1) {
  812. printk("switching from power state:\n");
  813. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  814. printk("switching to power state:\n");
  815. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  816. }
  817. mutex_lock(&rdev->ddev->struct_mutex);
  818. down_write(&rdev->pm.mclk_lock);
  819. mutex_lock(&rdev->ring_lock);
  820. /* update whether vce is active */
  821. ps->vce_active = rdev->pm.dpm.vce_active;
  822. ret = radeon_dpm_pre_set_power_state(rdev);
  823. if (ret)
  824. goto done;
  825. /* update display watermarks based on new power state */
  826. radeon_bandwidth_update(rdev);
  827. /* update displays */
  828. radeon_dpm_display_configuration_changed(rdev);
  829. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  830. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  831. /* wait for the rings to drain */
  832. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  833. struct radeon_ring *ring = &rdev->ring[i];
  834. if (ring->ready)
  835. radeon_fence_wait_empty(rdev, i);
  836. }
  837. /* program the new power state */
  838. radeon_dpm_set_power_state(rdev);
  839. /* update current power state */
  840. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  841. radeon_dpm_post_set_power_state(rdev);
  842. if (rdev->asic->dpm.force_performance_level) {
  843. if (rdev->pm.dpm.thermal_active) {
  844. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  845. /* force low perf level for thermal */
  846. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  847. /* save the user's level */
  848. rdev->pm.dpm.forced_level = level;
  849. } else {
  850. /* otherwise, user selected level */
  851. radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
  852. }
  853. }
  854. done:
  855. mutex_unlock(&rdev->ring_lock);
  856. up_write(&rdev->pm.mclk_lock);
  857. mutex_unlock(&rdev->ddev->struct_mutex);
  858. }
  859. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  860. {
  861. enum radeon_pm_state_type dpm_state;
  862. if (rdev->asic->dpm.powergate_uvd) {
  863. mutex_lock(&rdev->pm.mutex);
  864. /* don't powergate anything if we
  865. have active but pause streams */
  866. enable |= rdev->pm.dpm.sd > 0;
  867. enable |= rdev->pm.dpm.hd > 0;
  868. /* enable/disable UVD */
  869. radeon_dpm_powergate_uvd(rdev, !enable);
  870. mutex_unlock(&rdev->pm.mutex);
  871. } else {
  872. if (enable) {
  873. mutex_lock(&rdev->pm.mutex);
  874. rdev->pm.dpm.uvd_active = true;
  875. /* disable this for now */
  876. #if 0
  877. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  878. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  879. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  880. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  881. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  882. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  883. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  884. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  885. else
  886. #endif
  887. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  888. rdev->pm.dpm.state = dpm_state;
  889. mutex_unlock(&rdev->pm.mutex);
  890. } else {
  891. mutex_lock(&rdev->pm.mutex);
  892. rdev->pm.dpm.uvd_active = false;
  893. mutex_unlock(&rdev->pm.mutex);
  894. }
  895. radeon_pm_compute_clocks(rdev);
  896. }
  897. }
  898. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
  899. {
  900. if (enable) {
  901. mutex_lock(&rdev->pm.mutex);
  902. rdev->pm.dpm.vce_active = true;
  903. /* XXX select vce level based on ring/task */
  904. rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
  905. mutex_unlock(&rdev->pm.mutex);
  906. } else {
  907. mutex_lock(&rdev->pm.mutex);
  908. rdev->pm.dpm.vce_active = false;
  909. mutex_unlock(&rdev->pm.mutex);
  910. }
  911. radeon_pm_compute_clocks(rdev);
  912. }
  913. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  914. {
  915. mutex_lock(&rdev->pm.mutex);
  916. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  917. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  918. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  919. }
  920. mutex_unlock(&rdev->pm.mutex);
  921. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  922. }
  923. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  924. {
  925. mutex_lock(&rdev->pm.mutex);
  926. /* disable dpm */
  927. radeon_dpm_disable(rdev);
  928. /* reset the power state */
  929. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  930. rdev->pm.dpm_enabled = false;
  931. mutex_unlock(&rdev->pm.mutex);
  932. }
  933. void radeon_pm_suspend(struct radeon_device *rdev)
  934. {
  935. if (rdev->pm.pm_method == PM_METHOD_DPM)
  936. radeon_pm_suspend_dpm(rdev);
  937. else
  938. radeon_pm_suspend_old(rdev);
  939. }
  940. static void radeon_pm_resume_old(struct radeon_device *rdev)
  941. {
  942. /* set up the default clocks if the MC ucode is loaded */
  943. if ((rdev->family >= CHIP_BARTS) &&
  944. (rdev->family <= CHIP_CAYMAN) &&
  945. rdev->mc_fw) {
  946. if (rdev->pm.default_vddc)
  947. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  948. SET_VOLTAGE_TYPE_ASIC_VDDC);
  949. if (rdev->pm.default_vddci)
  950. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  951. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  952. if (rdev->pm.default_sclk)
  953. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  954. if (rdev->pm.default_mclk)
  955. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  956. }
  957. /* asic init will reset the default power state */
  958. mutex_lock(&rdev->pm.mutex);
  959. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  960. rdev->pm.current_clock_mode_index = 0;
  961. rdev->pm.current_sclk = rdev->pm.default_sclk;
  962. rdev->pm.current_mclk = rdev->pm.default_mclk;
  963. if (rdev->pm.power_state) {
  964. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  965. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  966. }
  967. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  968. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  969. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  970. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  971. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  972. }
  973. mutex_unlock(&rdev->pm.mutex);
  974. radeon_pm_compute_clocks(rdev);
  975. }
  976. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  977. {
  978. int ret;
  979. /* asic init will reset to the boot state */
  980. mutex_lock(&rdev->pm.mutex);
  981. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  982. radeon_dpm_setup_asic(rdev);
  983. ret = radeon_dpm_enable(rdev);
  984. mutex_unlock(&rdev->pm.mutex);
  985. if (ret)
  986. goto dpm_resume_fail;
  987. rdev->pm.dpm_enabled = true;
  988. return;
  989. dpm_resume_fail:
  990. DRM_ERROR("radeon: dpm resume failed\n");
  991. if ((rdev->family >= CHIP_BARTS) &&
  992. (rdev->family <= CHIP_CAYMAN) &&
  993. rdev->mc_fw) {
  994. if (rdev->pm.default_vddc)
  995. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  996. SET_VOLTAGE_TYPE_ASIC_VDDC);
  997. if (rdev->pm.default_vddci)
  998. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  999. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1000. if (rdev->pm.default_sclk)
  1001. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1002. if (rdev->pm.default_mclk)
  1003. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1004. }
  1005. }
  1006. void radeon_pm_resume(struct radeon_device *rdev)
  1007. {
  1008. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1009. radeon_pm_resume_dpm(rdev);
  1010. else
  1011. radeon_pm_resume_old(rdev);
  1012. }
  1013. static int radeon_pm_init_old(struct radeon_device *rdev)
  1014. {
  1015. int ret;
  1016. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1017. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1018. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1019. rdev->pm.dynpm_can_upclock = true;
  1020. rdev->pm.dynpm_can_downclock = true;
  1021. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1022. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1023. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1024. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1025. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1026. if (rdev->bios) {
  1027. if (rdev->is_atom_bios)
  1028. radeon_atombios_get_power_modes(rdev);
  1029. else
  1030. radeon_combios_get_power_modes(rdev);
  1031. radeon_pm_print_states(rdev);
  1032. radeon_pm_init_profile(rdev);
  1033. /* set up the default clocks if the MC ucode is loaded */
  1034. if ((rdev->family >= CHIP_BARTS) &&
  1035. (rdev->family <= CHIP_CAYMAN) &&
  1036. rdev->mc_fw) {
  1037. if (rdev->pm.default_vddc)
  1038. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1039. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1040. if (rdev->pm.default_vddci)
  1041. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1042. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1043. if (rdev->pm.default_sclk)
  1044. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1045. if (rdev->pm.default_mclk)
  1046. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1047. }
  1048. }
  1049. /* set up the internal thermal sensor if applicable */
  1050. ret = radeon_hwmon_init(rdev);
  1051. if (ret)
  1052. return ret;
  1053. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  1054. if (rdev->pm.num_power_states > 1) {
  1055. /* where's the best place to put these? */
  1056. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1057. if (ret)
  1058. DRM_ERROR("failed to create device file for power profile\n");
  1059. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1060. if (ret)
  1061. DRM_ERROR("failed to create device file for power method\n");
  1062. if (radeon_debugfs_pm_init(rdev)) {
  1063. DRM_ERROR("Failed to register debugfs file for PM!\n");
  1064. }
  1065. DRM_INFO("radeon: power management initialized\n");
  1066. }
  1067. return 0;
  1068. }
  1069. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  1070. {
  1071. int i;
  1072. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1073. printk("== power state %d ==\n", i);
  1074. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  1075. }
  1076. }
  1077. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  1078. {
  1079. int ret;
  1080. /* default to balanced state */
  1081. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  1082. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  1083. rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
  1084. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1085. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1086. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1087. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1088. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1089. if (rdev->bios && rdev->is_atom_bios)
  1090. radeon_atombios_get_power_modes(rdev);
  1091. else
  1092. return -EINVAL;
  1093. /* set up the internal thermal sensor if applicable */
  1094. ret = radeon_hwmon_init(rdev);
  1095. if (ret)
  1096. return ret;
  1097. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1098. mutex_lock(&rdev->pm.mutex);
  1099. radeon_dpm_init(rdev);
  1100. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1101. if (radeon_dpm == 1)
  1102. radeon_dpm_print_power_states(rdev);
  1103. radeon_dpm_setup_asic(rdev);
  1104. ret = radeon_dpm_enable(rdev);
  1105. mutex_unlock(&rdev->pm.mutex);
  1106. if (ret)
  1107. goto dpm_failed;
  1108. rdev->pm.dpm_enabled = true;
  1109. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1110. if (ret)
  1111. DRM_ERROR("failed to create device file for dpm state\n");
  1112. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1113. if (ret)
  1114. DRM_ERROR("failed to create device file for dpm state\n");
  1115. /* XXX: these are noops for dpm but are here for backwards compat */
  1116. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1117. if (ret)
  1118. DRM_ERROR("failed to create device file for power profile\n");
  1119. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1120. if (ret)
  1121. DRM_ERROR("failed to create device file for power method\n");
  1122. if (radeon_debugfs_pm_init(rdev)) {
  1123. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1124. }
  1125. DRM_INFO("radeon: dpm initialized\n");
  1126. return 0;
  1127. dpm_failed:
  1128. rdev->pm.dpm_enabled = false;
  1129. if ((rdev->family >= CHIP_BARTS) &&
  1130. (rdev->family <= CHIP_CAYMAN) &&
  1131. rdev->mc_fw) {
  1132. if (rdev->pm.default_vddc)
  1133. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1134. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1135. if (rdev->pm.default_vddci)
  1136. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1137. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1138. if (rdev->pm.default_sclk)
  1139. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1140. if (rdev->pm.default_mclk)
  1141. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1142. }
  1143. DRM_ERROR("radeon: dpm initialization failed\n");
  1144. return ret;
  1145. }
  1146. int radeon_pm_init(struct radeon_device *rdev)
  1147. {
  1148. /* enable dpm on rv6xx+ */
  1149. switch (rdev->family) {
  1150. case CHIP_RV610:
  1151. case CHIP_RV630:
  1152. case CHIP_RV620:
  1153. case CHIP_RV635:
  1154. case CHIP_RV670:
  1155. case CHIP_RS780:
  1156. case CHIP_RS880:
  1157. case CHIP_RV770:
  1158. case CHIP_BARTS:
  1159. case CHIP_TURKS:
  1160. case CHIP_CAICOS:
  1161. case CHIP_CAYMAN:
  1162. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1163. if (!rdev->rlc_fw)
  1164. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1165. else if ((rdev->family >= CHIP_RV770) &&
  1166. (!(rdev->flags & RADEON_IS_IGP)) &&
  1167. (!rdev->smc_fw))
  1168. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1169. else if (radeon_dpm == 1)
  1170. rdev->pm.pm_method = PM_METHOD_DPM;
  1171. else
  1172. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1173. break;
  1174. case CHIP_RV730:
  1175. case CHIP_RV710:
  1176. case CHIP_RV740:
  1177. case CHIP_CEDAR:
  1178. case CHIP_REDWOOD:
  1179. case CHIP_JUNIPER:
  1180. case CHIP_CYPRESS:
  1181. case CHIP_HEMLOCK:
  1182. case CHIP_PALM:
  1183. case CHIP_SUMO:
  1184. case CHIP_SUMO2:
  1185. case CHIP_ARUBA:
  1186. case CHIP_TAHITI:
  1187. case CHIP_PITCAIRN:
  1188. case CHIP_VERDE:
  1189. case CHIP_OLAND:
  1190. case CHIP_HAINAN:
  1191. case CHIP_BONAIRE:
  1192. case CHIP_KABINI:
  1193. case CHIP_KAVERI:
  1194. case CHIP_HAWAII:
  1195. case CHIP_MULLINS:
  1196. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1197. if (!rdev->rlc_fw)
  1198. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1199. else if ((rdev->family >= CHIP_RV770) &&
  1200. (!(rdev->flags & RADEON_IS_IGP)) &&
  1201. (!rdev->smc_fw))
  1202. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1203. else if (radeon_dpm == 0)
  1204. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1205. else
  1206. rdev->pm.pm_method = PM_METHOD_DPM;
  1207. break;
  1208. default:
  1209. /* default to profile method */
  1210. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1211. break;
  1212. }
  1213. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1214. return radeon_pm_init_dpm(rdev);
  1215. else
  1216. return radeon_pm_init_old(rdev);
  1217. }
  1218. int radeon_pm_late_init(struct radeon_device *rdev)
  1219. {
  1220. int ret = 0;
  1221. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  1222. mutex_lock(&rdev->pm.mutex);
  1223. ret = radeon_dpm_late_enable(rdev);
  1224. mutex_unlock(&rdev->pm.mutex);
  1225. }
  1226. return ret;
  1227. }
  1228. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1229. {
  1230. if (rdev->pm.num_power_states > 1) {
  1231. mutex_lock(&rdev->pm.mutex);
  1232. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1233. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1234. radeon_pm_update_profile(rdev);
  1235. radeon_pm_set_clocks(rdev);
  1236. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1237. /* reset default clocks */
  1238. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1239. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1240. radeon_pm_set_clocks(rdev);
  1241. }
  1242. mutex_unlock(&rdev->pm.mutex);
  1243. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1244. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1245. device_remove_file(rdev->dev, &dev_attr_power_method);
  1246. }
  1247. radeon_hwmon_fini(rdev);
  1248. if (rdev->pm.power_state)
  1249. kfree(rdev->pm.power_state);
  1250. }
  1251. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1252. {
  1253. if (rdev->pm.num_power_states > 1) {
  1254. mutex_lock(&rdev->pm.mutex);
  1255. radeon_dpm_disable(rdev);
  1256. mutex_unlock(&rdev->pm.mutex);
  1257. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1258. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1259. /* XXX backwards compat */
  1260. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1261. device_remove_file(rdev->dev, &dev_attr_power_method);
  1262. }
  1263. radeon_dpm_fini(rdev);
  1264. radeon_hwmon_fini(rdev);
  1265. if (rdev->pm.power_state)
  1266. kfree(rdev->pm.power_state);
  1267. }
  1268. void radeon_pm_fini(struct radeon_device *rdev)
  1269. {
  1270. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1271. radeon_pm_fini_dpm(rdev);
  1272. else
  1273. radeon_pm_fini_old(rdev);
  1274. }
  1275. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1276. {
  1277. struct drm_device *ddev = rdev->ddev;
  1278. struct drm_crtc *crtc;
  1279. struct radeon_crtc *radeon_crtc;
  1280. if (rdev->pm.num_power_states < 2)
  1281. return;
  1282. mutex_lock(&rdev->pm.mutex);
  1283. rdev->pm.active_crtcs = 0;
  1284. rdev->pm.active_crtc_count = 0;
  1285. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1286. list_for_each_entry(crtc,
  1287. &ddev->mode_config.crtc_list, head) {
  1288. radeon_crtc = to_radeon_crtc(crtc);
  1289. if (radeon_crtc->enabled) {
  1290. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1291. rdev->pm.active_crtc_count++;
  1292. }
  1293. }
  1294. }
  1295. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1296. radeon_pm_update_profile(rdev);
  1297. radeon_pm_set_clocks(rdev);
  1298. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1299. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1300. if (rdev->pm.active_crtc_count > 1) {
  1301. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1302. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1303. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1304. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1305. radeon_pm_get_dynpm_state(rdev);
  1306. radeon_pm_set_clocks(rdev);
  1307. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1308. }
  1309. } else if (rdev->pm.active_crtc_count == 1) {
  1310. /* TODO: Increase clocks if needed for current mode */
  1311. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1312. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1313. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1314. radeon_pm_get_dynpm_state(rdev);
  1315. radeon_pm_set_clocks(rdev);
  1316. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1317. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1318. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1319. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1320. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1321. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1322. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1323. }
  1324. } else { /* count == 0 */
  1325. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1326. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1327. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1328. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1329. radeon_pm_get_dynpm_state(rdev);
  1330. radeon_pm_set_clocks(rdev);
  1331. }
  1332. }
  1333. }
  1334. }
  1335. mutex_unlock(&rdev->pm.mutex);
  1336. }
  1337. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1338. {
  1339. struct drm_device *ddev = rdev->ddev;
  1340. struct drm_crtc *crtc;
  1341. struct radeon_crtc *radeon_crtc;
  1342. if (!rdev->pm.dpm_enabled)
  1343. return;
  1344. mutex_lock(&rdev->pm.mutex);
  1345. /* update active crtc counts */
  1346. rdev->pm.dpm.new_active_crtcs = 0;
  1347. rdev->pm.dpm.new_active_crtc_count = 0;
  1348. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1349. list_for_each_entry(crtc,
  1350. &ddev->mode_config.crtc_list, head) {
  1351. radeon_crtc = to_radeon_crtc(crtc);
  1352. if (crtc->enabled) {
  1353. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1354. rdev->pm.dpm.new_active_crtc_count++;
  1355. }
  1356. }
  1357. }
  1358. /* update battery/ac status */
  1359. if (power_supply_is_system_supplied() > 0)
  1360. rdev->pm.dpm.ac_power = true;
  1361. else
  1362. rdev->pm.dpm.ac_power = false;
  1363. radeon_dpm_change_power_state_locked(rdev);
  1364. mutex_unlock(&rdev->pm.mutex);
  1365. }
  1366. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1367. {
  1368. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1369. radeon_pm_compute_clocks_dpm(rdev);
  1370. else
  1371. radeon_pm_compute_clocks_old(rdev);
  1372. }
  1373. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1374. {
  1375. int crtc, vpos, hpos, vbl_status;
  1376. bool in_vbl = true;
  1377. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1378. * otherwise return in_vbl == false.
  1379. */
  1380. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1381. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1382. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL);
  1383. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1384. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1385. in_vbl = false;
  1386. }
  1387. }
  1388. return in_vbl;
  1389. }
  1390. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1391. {
  1392. u32 stat_crtc = 0;
  1393. bool in_vbl = radeon_pm_in_vbl(rdev);
  1394. if (in_vbl == false)
  1395. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1396. finish ? "exit" : "entry");
  1397. return in_vbl;
  1398. }
  1399. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1400. {
  1401. struct radeon_device *rdev;
  1402. int resched;
  1403. rdev = container_of(work, struct radeon_device,
  1404. pm.dynpm_idle_work.work);
  1405. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1406. mutex_lock(&rdev->pm.mutex);
  1407. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1408. int not_processed = 0;
  1409. int i;
  1410. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1411. struct radeon_ring *ring = &rdev->ring[i];
  1412. if (ring->ready) {
  1413. not_processed += radeon_fence_count_emitted(rdev, i);
  1414. if (not_processed >= 3)
  1415. break;
  1416. }
  1417. }
  1418. if (not_processed >= 3) { /* should upclock */
  1419. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1420. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1421. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1422. rdev->pm.dynpm_can_upclock) {
  1423. rdev->pm.dynpm_planned_action =
  1424. DYNPM_ACTION_UPCLOCK;
  1425. rdev->pm.dynpm_action_timeout = jiffies +
  1426. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1427. }
  1428. } else if (not_processed == 0) { /* should downclock */
  1429. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1430. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1431. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1432. rdev->pm.dynpm_can_downclock) {
  1433. rdev->pm.dynpm_planned_action =
  1434. DYNPM_ACTION_DOWNCLOCK;
  1435. rdev->pm.dynpm_action_timeout = jiffies +
  1436. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1437. }
  1438. }
  1439. /* Note, radeon_pm_set_clocks is called with static_switch set
  1440. * to false since we want to wait for vbl to avoid flicker.
  1441. */
  1442. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1443. jiffies > rdev->pm.dynpm_action_timeout) {
  1444. radeon_pm_get_dynpm_state(rdev);
  1445. radeon_pm_set_clocks(rdev);
  1446. }
  1447. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1448. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1449. }
  1450. mutex_unlock(&rdev->pm.mutex);
  1451. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1452. }
  1453. /*
  1454. * Debugfs info
  1455. */
  1456. #if defined(CONFIG_DEBUG_FS)
  1457. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1458. {
  1459. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1460. struct drm_device *dev = node->minor->dev;
  1461. struct radeon_device *rdev = dev->dev_private;
  1462. struct drm_device *ddev = rdev->ddev;
  1463. if ((rdev->flags & RADEON_IS_PX) &&
  1464. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1465. seq_printf(m, "PX asic powered off\n");
  1466. } else if (rdev->pm.dpm_enabled) {
  1467. mutex_lock(&rdev->pm.mutex);
  1468. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1469. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1470. else
  1471. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1472. mutex_unlock(&rdev->pm.mutex);
  1473. } else {
  1474. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1475. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1476. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1477. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1478. else
  1479. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1480. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1481. if (rdev->asic->pm.get_memory_clock)
  1482. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1483. if (rdev->pm.current_vddc)
  1484. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1485. if (rdev->asic->pm.get_pcie_lanes)
  1486. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1487. }
  1488. return 0;
  1489. }
  1490. static struct drm_info_list radeon_pm_info_list[] = {
  1491. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1492. };
  1493. #endif
  1494. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1495. {
  1496. #if defined(CONFIG_DEBUG_FS)
  1497. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1498. #else
  1499. return 0;
  1500. #endif
  1501. }