radeon_mode.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_edid.h>
  33. #include <drm/drm_dp_helper.h>
  34. #include <drm/drm_fixed.h>
  35. #include <drm/drm_crtc_helper.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. struct radeon_bo;
  39. struct radeon_device;
  40. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  41. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  42. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  43. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  44. #define RADEON_MAX_HPD_PINS 7
  45. #define RADEON_MAX_CRTCS 6
  46. #define RADEON_MAX_AFMT_BLOCKS 7
  47. enum radeon_rmx_type {
  48. RMX_OFF,
  49. RMX_FULL,
  50. RMX_CENTER,
  51. RMX_ASPECT
  52. };
  53. enum radeon_tv_std {
  54. TV_STD_NTSC,
  55. TV_STD_PAL,
  56. TV_STD_PAL_M,
  57. TV_STD_PAL_60,
  58. TV_STD_NTSC_J,
  59. TV_STD_SCART_PAL,
  60. TV_STD_SECAM,
  61. TV_STD_PAL_CN,
  62. TV_STD_PAL_N,
  63. };
  64. enum radeon_underscan_type {
  65. UNDERSCAN_OFF,
  66. UNDERSCAN_ON,
  67. UNDERSCAN_AUTO,
  68. };
  69. enum radeon_hpd_id {
  70. RADEON_HPD_1 = 0,
  71. RADEON_HPD_2,
  72. RADEON_HPD_3,
  73. RADEON_HPD_4,
  74. RADEON_HPD_5,
  75. RADEON_HPD_6,
  76. RADEON_HPD_NONE = 0xff,
  77. };
  78. #define RADEON_MAX_I2C_BUS 16
  79. /* radeon gpio-based i2c
  80. * 1. "mask" reg and bits
  81. * grabs the gpio pins for software use
  82. * 0=not held 1=held
  83. * 2. "a" reg and bits
  84. * output pin value
  85. * 0=low 1=high
  86. * 3. "en" reg and bits
  87. * sets the pin direction
  88. * 0=input 1=output
  89. * 4. "y" reg and bits
  90. * input pin value
  91. * 0=low 1=high
  92. */
  93. struct radeon_i2c_bus_rec {
  94. bool valid;
  95. /* id used by atom */
  96. uint8_t i2c_id;
  97. /* id used by atom */
  98. enum radeon_hpd_id hpd;
  99. /* can be used with hw i2c engine */
  100. bool hw_capable;
  101. /* uses multi-media i2c engine */
  102. bool mm_i2c;
  103. /* regs and bits */
  104. uint32_t mask_clk_reg;
  105. uint32_t mask_data_reg;
  106. uint32_t a_clk_reg;
  107. uint32_t a_data_reg;
  108. uint32_t en_clk_reg;
  109. uint32_t en_data_reg;
  110. uint32_t y_clk_reg;
  111. uint32_t y_data_reg;
  112. uint32_t mask_clk_mask;
  113. uint32_t mask_data_mask;
  114. uint32_t a_clk_mask;
  115. uint32_t a_data_mask;
  116. uint32_t en_clk_mask;
  117. uint32_t en_data_mask;
  118. uint32_t y_clk_mask;
  119. uint32_t y_data_mask;
  120. };
  121. struct radeon_tmds_pll {
  122. uint32_t freq;
  123. uint32_t value;
  124. };
  125. #define RADEON_MAX_BIOS_CONNECTOR 16
  126. /* pll flags */
  127. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  128. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  129. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  130. #define RADEON_PLL_LEGACY (1 << 3)
  131. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  132. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  133. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  134. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  135. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  136. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  137. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  138. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  139. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  140. #define RADEON_PLL_IS_LCD (1 << 13)
  141. #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
  142. struct radeon_pll {
  143. /* reference frequency */
  144. uint32_t reference_freq;
  145. /* fixed dividers */
  146. uint32_t reference_div;
  147. uint32_t post_div;
  148. /* pll in/out limits */
  149. uint32_t pll_in_min;
  150. uint32_t pll_in_max;
  151. uint32_t pll_out_min;
  152. uint32_t pll_out_max;
  153. uint32_t lcd_pll_out_min;
  154. uint32_t lcd_pll_out_max;
  155. uint32_t best_vco;
  156. /* divider limits */
  157. uint32_t min_ref_div;
  158. uint32_t max_ref_div;
  159. uint32_t min_post_div;
  160. uint32_t max_post_div;
  161. uint32_t min_feedback_div;
  162. uint32_t max_feedback_div;
  163. uint32_t min_frac_feedback_div;
  164. uint32_t max_frac_feedback_div;
  165. /* flags for the current clock */
  166. uint32_t flags;
  167. /* pll id */
  168. uint32_t id;
  169. };
  170. struct radeon_i2c_chan {
  171. struct i2c_adapter adapter;
  172. struct drm_device *dev;
  173. struct i2c_algo_bit_data bit;
  174. struct radeon_i2c_bus_rec rec;
  175. struct drm_dp_aux aux;
  176. bool has_aux;
  177. struct mutex mutex;
  178. };
  179. /* mostly for macs, but really any system without connector tables */
  180. enum radeon_connector_table {
  181. CT_NONE = 0,
  182. CT_GENERIC,
  183. CT_IBOOK,
  184. CT_POWERBOOK_EXTERNAL,
  185. CT_POWERBOOK_INTERNAL,
  186. CT_POWERBOOK_VGA,
  187. CT_MINI_EXTERNAL,
  188. CT_MINI_INTERNAL,
  189. CT_IMAC_G5_ISIGHT,
  190. CT_EMAC,
  191. CT_RN50_POWER,
  192. CT_MAC_X800,
  193. CT_MAC_G5_9600,
  194. CT_SAM440EP,
  195. CT_MAC_G4_SILVER
  196. };
  197. enum radeon_dvo_chip {
  198. DVO_SIL164,
  199. DVO_SIL1178,
  200. };
  201. struct radeon_fbdev;
  202. struct radeon_afmt {
  203. bool enabled;
  204. int offset;
  205. bool last_buffer_filled_status;
  206. int id;
  207. struct r600_audio_pin *pin;
  208. };
  209. struct radeon_mode_info {
  210. struct atom_context *atom_context;
  211. struct card_info *atom_card_info;
  212. enum radeon_connector_table connector_table;
  213. bool mode_config_initialized;
  214. struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
  215. struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
  216. /* DVI-I properties */
  217. struct drm_property *coherent_mode_property;
  218. /* DAC enable load detect */
  219. struct drm_property *load_detect_property;
  220. /* TV standard */
  221. struct drm_property *tv_std_property;
  222. /* legacy TMDS PLL detect */
  223. struct drm_property *tmds_pll_property;
  224. /* underscan */
  225. struct drm_property *underscan_property;
  226. struct drm_property *underscan_hborder_property;
  227. struct drm_property *underscan_vborder_property;
  228. /* audio */
  229. struct drm_property *audio_property;
  230. /* FMT dithering */
  231. struct drm_property *dither_property;
  232. /* hardcoded DFP edid from BIOS */
  233. struct edid *bios_hardcoded_edid;
  234. int bios_hardcoded_edid_size;
  235. /* pointer to fbdev info structure */
  236. struct radeon_fbdev *rfbdev;
  237. /* firmware flags */
  238. u16 firmware_flags;
  239. /* pointer to backlight encoder */
  240. struct radeon_encoder *bl_encoder;
  241. };
  242. #define RADEON_MAX_BL_LEVEL 0xFF
  243. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  244. struct radeon_backlight_privdata {
  245. struct radeon_encoder *encoder;
  246. uint8_t negative;
  247. };
  248. #endif
  249. #define MAX_H_CODE_TIMING_LEN 32
  250. #define MAX_V_CODE_TIMING_LEN 32
  251. /* need to store these as reading
  252. back code tables is excessive */
  253. struct radeon_tv_regs {
  254. uint32_t tv_uv_adr;
  255. uint32_t timing_cntl;
  256. uint32_t hrestart;
  257. uint32_t vrestart;
  258. uint32_t frestart;
  259. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  260. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  261. };
  262. struct radeon_atom_ss {
  263. uint16_t percentage;
  264. uint16_t percentage_divider;
  265. uint8_t type;
  266. uint16_t step;
  267. uint8_t delay;
  268. uint8_t range;
  269. uint8_t refdiv;
  270. /* asic_ss */
  271. uint16_t rate;
  272. uint16_t amount;
  273. };
  274. enum radeon_flip_status {
  275. RADEON_FLIP_NONE,
  276. RADEON_FLIP_PENDING,
  277. RADEON_FLIP_SUBMITTED
  278. };
  279. struct radeon_crtc {
  280. struct drm_crtc base;
  281. int crtc_id;
  282. u16 lut_r[256], lut_g[256], lut_b[256];
  283. bool enabled;
  284. bool can_tile;
  285. uint32_t crtc_offset;
  286. struct drm_gem_object *cursor_bo;
  287. uint64_t cursor_addr;
  288. int cursor_width;
  289. int cursor_height;
  290. int max_cursor_width;
  291. int max_cursor_height;
  292. uint32_t legacy_display_base_addr;
  293. uint32_t legacy_cursor_offset;
  294. enum radeon_rmx_type rmx_type;
  295. u8 h_border;
  296. u8 v_border;
  297. fixed20_12 vsc;
  298. fixed20_12 hsc;
  299. struct drm_display_mode native_mode;
  300. int pll_id;
  301. /* page flipping */
  302. struct workqueue_struct *flip_queue;
  303. struct radeon_flip_work *flip_work;
  304. enum radeon_flip_status flip_status;
  305. /* pll sharing */
  306. struct radeon_atom_ss ss;
  307. bool ss_enabled;
  308. u32 adjusted_clock;
  309. int bpc;
  310. u32 pll_reference_div;
  311. u32 pll_post_div;
  312. u32 pll_flags;
  313. struct drm_encoder *encoder;
  314. struct drm_connector *connector;
  315. /* for dpm */
  316. u32 line_time;
  317. u32 wm_low;
  318. u32 wm_high;
  319. struct drm_display_mode hw_mode;
  320. };
  321. struct radeon_encoder_primary_dac {
  322. /* legacy primary dac */
  323. uint32_t ps2_pdac_adj;
  324. };
  325. struct radeon_encoder_lvds {
  326. /* legacy lvds */
  327. uint16_t panel_vcc_delay;
  328. uint8_t panel_pwr_delay;
  329. uint8_t panel_digon_delay;
  330. uint8_t panel_blon_delay;
  331. uint16_t panel_ref_divider;
  332. uint8_t panel_post_divider;
  333. uint16_t panel_fb_divider;
  334. bool use_bios_dividers;
  335. uint32_t lvds_gen_cntl;
  336. /* panel mode */
  337. struct drm_display_mode native_mode;
  338. struct backlight_device *bl_dev;
  339. int dpms_mode;
  340. uint8_t backlight_level;
  341. };
  342. struct radeon_encoder_tv_dac {
  343. /* legacy tv dac */
  344. uint32_t ps2_tvdac_adj;
  345. uint32_t ntsc_tvdac_adj;
  346. uint32_t pal_tvdac_adj;
  347. int h_pos;
  348. int v_pos;
  349. int h_size;
  350. int supported_tv_stds;
  351. bool tv_on;
  352. enum radeon_tv_std tv_std;
  353. struct radeon_tv_regs tv;
  354. };
  355. struct radeon_encoder_int_tmds {
  356. /* legacy int tmds */
  357. struct radeon_tmds_pll tmds_pll[4];
  358. };
  359. struct radeon_encoder_ext_tmds {
  360. /* tmds over dvo */
  361. struct radeon_i2c_chan *i2c_bus;
  362. uint8_t slave_addr;
  363. enum radeon_dvo_chip dvo_chip;
  364. };
  365. /* spread spectrum */
  366. struct radeon_encoder_atom_dig {
  367. bool linkb;
  368. /* atom dig */
  369. bool coherent_mode;
  370. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  371. /* atom lvds/edp */
  372. uint32_t lcd_misc;
  373. uint16_t panel_pwr_delay;
  374. uint32_t lcd_ss_id;
  375. /* panel mode */
  376. struct drm_display_mode native_mode;
  377. struct backlight_device *bl_dev;
  378. int dpms_mode;
  379. uint8_t backlight_level;
  380. int panel_mode;
  381. struct radeon_afmt *afmt;
  382. };
  383. struct radeon_encoder_atom_dac {
  384. enum radeon_tv_std tv_std;
  385. };
  386. struct radeon_encoder {
  387. struct drm_encoder base;
  388. uint32_t encoder_enum;
  389. uint32_t encoder_id;
  390. uint32_t devices;
  391. uint32_t active_device;
  392. uint32_t flags;
  393. uint32_t pixel_clock;
  394. enum radeon_rmx_type rmx_type;
  395. enum radeon_underscan_type underscan_type;
  396. uint32_t underscan_hborder;
  397. uint32_t underscan_vborder;
  398. struct drm_display_mode native_mode;
  399. void *enc_priv;
  400. int audio_polling_active;
  401. bool is_ext_encoder;
  402. u16 caps;
  403. };
  404. struct radeon_connector_atom_dig {
  405. uint32_t igp_lane_info;
  406. /* displayport */
  407. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  408. u8 dp_sink_type;
  409. int dp_clock;
  410. int dp_lane_count;
  411. bool edp_on;
  412. };
  413. struct radeon_gpio_rec {
  414. bool valid;
  415. u8 id;
  416. u32 reg;
  417. u32 mask;
  418. };
  419. struct radeon_hpd {
  420. enum radeon_hpd_id hpd;
  421. u8 plugged_state;
  422. struct radeon_gpio_rec gpio;
  423. };
  424. struct radeon_router {
  425. u32 router_id;
  426. struct radeon_i2c_bus_rec i2c_info;
  427. u8 i2c_addr;
  428. /* i2c mux */
  429. bool ddc_valid;
  430. u8 ddc_mux_type;
  431. u8 ddc_mux_control_pin;
  432. u8 ddc_mux_state;
  433. /* clock/data mux */
  434. bool cd_valid;
  435. u8 cd_mux_type;
  436. u8 cd_mux_control_pin;
  437. u8 cd_mux_state;
  438. };
  439. enum radeon_connector_audio {
  440. RADEON_AUDIO_DISABLE = 0,
  441. RADEON_AUDIO_ENABLE = 1,
  442. RADEON_AUDIO_AUTO = 2
  443. };
  444. enum radeon_connector_dither {
  445. RADEON_FMT_DITHER_DISABLE = 0,
  446. RADEON_FMT_DITHER_ENABLE = 1,
  447. };
  448. struct radeon_connector {
  449. struct drm_connector base;
  450. uint32_t connector_id;
  451. uint32_t devices;
  452. struct radeon_i2c_chan *ddc_bus;
  453. /* some systems have an hdmi and vga port with a shared ddc line */
  454. bool shared_ddc;
  455. bool use_digital;
  456. /* we need to mind the EDID between detect
  457. and get modes due to analog/digital/tvencoder */
  458. struct edid *edid;
  459. void *con_priv;
  460. bool dac_load_detect;
  461. bool detected_by_load; /* if the connection status was determined by load */
  462. uint16_t connector_object_id;
  463. struct radeon_hpd hpd;
  464. struct radeon_router router;
  465. struct radeon_i2c_chan *router_bus;
  466. enum radeon_connector_audio audio;
  467. enum radeon_connector_dither dither;
  468. int pixelclock_for_modeset;
  469. };
  470. struct radeon_framebuffer {
  471. struct drm_framebuffer base;
  472. struct drm_gem_object *obj;
  473. };
  474. #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
  475. ((em) == ATOM_ENCODER_MODE_DP_MST))
  476. struct atom_clock_dividers {
  477. u32 post_div;
  478. union {
  479. struct {
  480. #ifdef __BIG_ENDIAN
  481. u32 reserved : 6;
  482. u32 whole_fb_div : 12;
  483. u32 frac_fb_div : 14;
  484. #else
  485. u32 frac_fb_div : 14;
  486. u32 whole_fb_div : 12;
  487. u32 reserved : 6;
  488. #endif
  489. };
  490. u32 fb_div;
  491. };
  492. u32 ref_div;
  493. bool enable_post_div;
  494. bool enable_dithen;
  495. u32 vco_mode;
  496. u32 real_clock;
  497. /* added for CI */
  498. u32 post_divider;
  499. u32 flags;
  500. };
  501. struct atom_mpll_param {
  502. union {
  503. struct {
  504. #ifdef __BIG_ENDIAN
  505. u32 reserved : 8;
  506. u32 clkfrac : 12;
  507. u32 clkf : 12;
  508. #else
  509. u32 clkf : 12;
  510. u32 clkfrac : 12;
  511. u32 reserved : 8;
  512. #endif
  513. };
  514. u32 fb_div;
  515. };
  516. u32 post_div;
  517. u32 bwcntl;
  518. u32 dll_speed;
  519. u32 vco_mode;
  520. u32 yclk_sel;
  521. u32 qdr;
  522. u32 half_rate;
  523. };
  524. #define MEM_TYPE_GDDR5 0x50
  525. #define MEM_TYPE_GDDR4 0x40
  526. #define MEM_TYPE_GDDR3 0x30
  527. #define MEM_TYPE_DDR2 0x20
  528. #define MEM_TYPE_GDDR1 0x10
  529. #define MEM_TYPE_DDR3 0xb0
  530. #define MEM_TYPE_MASK 0xf0
  531. struct atom_memory_info {
  532. u8 mem_vendor;
  533. u8 mem_type;
  534. };
  535. #define MAX_AC_TIMING_ENTRIES 16
  536. struct atom_memory_clock_range_table
  537. {
  538. u8 num_entries;
  539. u8 rsv[3];
  540. u32 mclk[MAX_AC_TIMING_ENTRIES];
  541. };
  542. #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
  543. #define VBIOS_MAX_AC_TIMING_ENTRIES 20
  544. struct atom_mc_reg_entry {
  545. u32 mclk_max;
  546. u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
  547. };
  548. struct atom_mc_register_address {
  549. u16 s1;
  550. u8 pre_reg_data;
  551. };
  552. struct atom_mc_reg_table {
  553. u8 last;
  554. u8 num_entries;
  555. struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
  556. struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
  557. };
  558. #define MAX_VOLTAGE_ENTRIES 32
  559. struct atom_voltage_table_entry
  560. {
  561. u16 value;
  562. u32 smio_low;
  563. };
  564. struct atom_voltage_table
  565. {
  566. u32 count;
  567. u32 mask_low;
  568. u32 phase_delay;
  569. struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
  570. };
  571. extern void
  572. radeon_add_atom_connector(struct drm_device *dev,
  573. uint32_t connector_id,
  574. uint32_t supported_device,
  575. int connector_type,
  576. struct radeon_i2c_bus_rec *i2c_bus,
  577. uint32_t igp_lane_info,
  578. uint16_t connector_object_id,
  579. struct radeon_hpd *hpd,
  580. struct radeon_router *router);
  581. extern void
  582. radeon_add_legacy_connector(struct drm_device *dev,
  583. uint32_t connector_id,
  584. uint32_t supported_device,
  585. int connector_type,
  586. struct radeon_i2c_bus_rec *i2c_bus,
  587. uint16_t connector_object_id,
  588. struct radeon_hpd *hpd);
  589. extern uint32_t
  590. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  591. uint8_t dac);
  592. extern void radeon_link_encoder_connector(struct drm_device *dev);
  593. extern enum radeon_tv_std
  594. radeon_combios_get_tv_info(struct radeon_device *rdev);
  595. extern enum radeon_tv_std
  596. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  597. extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  598. u16 *vddc, u16 *vddci, u16 *mvdd);
  599. extern void
  600. radeon_combios_connected_scratch_regs(struct drm_connector *connector,
  601. struct drm_encoder *encoder,
  602. bool connected);
  603. extern void
  604. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  605. struct drm_encoder *encoder,
  606. bool connected);
  607. extern struct drm_connector *
  608. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  609. extern struct drm_connector *
  610. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
  611. extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
  612. u32 pixel_clock);
  613. extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
  614. extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
  615. extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
  616. extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
  617. extern int radeon_get_monitor_bpc(struct drm_connector *connector);
  618. extern void radeon_connector_hotplug(struct drm_connector *connector);
  619. extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  620. struct drm_display_mode *mode);
  621. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  622. const struct drm_display_mode *mode);
  623. extern void radeon_dp_link_train(struct drm_encoder *encoder,
  624. struct drm_connector *connector);
  625. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  626. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  627. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  628. extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  629. struct drm_connector *connector);
  630. extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  631. u8 power_state);
  632. extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
  633. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
  634. extern void radeon_atom_encoder_init(struct radeon_device *rdev);
  635. extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
  636. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  637. int action, uint8_t lane_num,
  638. uint8_t lane_set);
  639. extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
  640. extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
  641. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
  642. extern void radeon_i2c_init(struct radeon_device *rdev);
  643. extern void radeon_i2c_fini(struct radeon_device *rdev);
  644. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  645. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  646. extern void radeon_i2c_add(struct radeon_device *rdev,
  647. struct radeon_i2c_bus_rec *rec,
  648. const char *name);
  649. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  650. struct radeon_i2c_bus_rec *i2c_bus);
  651. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  652. struct radeon_i2c_bus_rec *rec,
  653. const char *name);
  654. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  655. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  656. u8 slave_addr,
  657. u8 addr,
  658. u8 *val);
  659. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  660. u8 slave_addr,
  661. u8 addr,
  662. u8 val);
  663. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  664. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  665. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
  666. extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
  667. extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
  668. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  669. struct radeon_atom_ss *ss,
  670. int id);
  671. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  672. struct radeon_atom_ss *ss,
  673. int id, u32 clock);
  674. extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
  675. uint64_t freq,
  676. uint32_t *dot_clock_p,
  677. uint32_t *fb_div_p,
  678. uint32_t *frac_fb_div_p,
  679. uint32_t *ref_div_p,
  680. uint32_t *post_div_p);
  681. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  682. u32 freq,
  683. u32 *dot_clock_p,
  684. u32 *fb_div_p,
  685. u32 *frac_fb_div_p,
  686. u32 *ref_div_p,
  687. u32 *post_div_p);
  688. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  689. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  690. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  691. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  692. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  693. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  694. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  695. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  696. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  697. extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  698. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  699. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  700. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  701. struct drm_framebuffer *old_fb);
  702. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  703. struct drm_framebuffer *fb,
  704. int x, int y,
  705. enum mode_set_atomic state);
  706. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  707. struct drm_display_mode *mode,
  708. struct drm_display_mode *adjusted_mode,
  709. int x, int y,
  710. struct drm_framebuffer *old_fb);
  711. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  712. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  713. struct drm_framebuffer *old_fb);
  714. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  715. struct drm_framebuffer *fb,
  716. int x, int y,
  717. enum mode_set_atomic state);
  718. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  719. struct drm_framebuffer *fb,
  720. int x, int y, int atomic);
  721. extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  722. struct drm_file *file_priv,
  723. uint32_t handle,
  724. uint32_t width,
  725. uint32_t height);
  726. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  727. int x, int y);
  728. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  729. unsigned int flags,
  730. int *vpos, int *hpos, ktime_t *stime,
  731. ktime_t *etime);
  732. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  733. extern struct edid *
  734. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  735. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  736. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  737. extern struct radeon_encoder_atom_dig *
  738. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  739. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  740. struct radeon_encoder_int_tmds *tmds);
  741. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  742. struct radeon_encoder_int_tmds *tmds);
  743. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  744. struct radeon_encoder_int_tmds *tmds);
  745. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  746. struct radeon_encoder_ext_tmds *tmds);
  747. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  748. struct radeon_encoder_ext_tmds *tmds);
  749. extern struct radeon_encoder_primary_dac *
  750. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  751. extern struct radeon_encoder_tv_dac *
  752. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  753. extern struct radeon_encoder_lvds *
  754. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  755. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  756. extern struct radeon_encoder_tv_dac *
  757. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  758. extern struct radeon_encoder_primary_dac *
  759. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  760. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  761. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  762. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  763. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  764. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  765. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  766. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  767. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  768. extern void
  769. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  770. extern void
  771. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  772. extern void
  773. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  774. extern void
  775. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  776. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  777. u16 blue, int regno);
  778. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  779. u16 *blue, int regno);
  780. int radeon_framebuffer_init(struct drm_device *dev,
  781. struct radeon_framebuffer *rfb,
  782. struct drm_mode_fb_cmd2 *mode_cmd,
  783. struct drm_gem_object *obj);
  784. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  785. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  786. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  787. void radeon_atombios_init_crtc(struct drm_device *dev,
  788. struct radeon_crtc *radeon_crtc);
  789. void radeon_legacy_init_crtc(struct drm_device *dev,
  790. struct radeon_crtc *radeon_crtc);
  791. void radeon_get_clock_info(struct drm_device *dev);
  792. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  793. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  794. void radeon_enc_destroy(struct drm_encoder *encoder);
  795. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  796. void radeon_combios_asic_init(struct drm_device *dev);
  797. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  798. const struct drm_display_mode *mode,
  799. struct drm_display_mode *adjusted_mode);
  800. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  801. struct drm_display_mode *adjusted_mode);
  802. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  803. /* legacy tv */
  804. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  805. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  806. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  807. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  808. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  809. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  810. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  811. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  812. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  813. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  814. struct drm_display_mode *mode,
  815. struct drm_display_mode *adjusted_mode);
  816. /* fmt blocks */
  817. void avivo_program_fmt(struct drm_encoder *encoder);
  818. void dce3_program_fmt(struct drm_encoder *encoder);
  819. void dce4_program_fmt(struct drm_encoder *encoder);
  820. void dce8_program_fmt(struct drm_encoder *encoder);
  821. /* fbdev layer */
  822. int radeon_fbdev_init(struct radeon_device *rdev);
  823. void radeon_fbdev_fini(struct radeon_device *rdev);
  824. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  825. int radeon_fbdev_total_size(struct radeon_device *rdev);
  826. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  827. void radeon_fb_output_poll_changed(struct radeon_device *rdev);
  828. void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
  829. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  830. int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
  831. #endif