radeon_kms.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. #if defined(CONFIG_VGA_SWITCHEROO)
  36. bool radeon_has_atpx(void);
  37. #else
  38. static inline bool radeon_has_atpx(void) { return false; }
  39. #endif
  40. /**
  41. * radeon_driver_unload_kms - Main unload function for KMS.
  42. *
  43. * @dev: drm dev pointer
  44. *
  45. * This is the main unload function for KMS (all asics).
  46. * It calls radeon_modeset_fini() to tear down the
  47. * displays, and radeon_device_fini() to tear down
  48. * the rest of the device (CP, writeback, etc.).
  49. * Returns 0 on success.
  50. */
  51. int radeon_driver_unload_kms(struct drm_device *dev)
  52. {
  53. struct radeon_device *rdev = dev->dev_private;
  54. if (rdev == NULL)
  55. return 0;
  56. if (rdev->rmmio == NULL)
  57. goto done_free;
  58. pm_runtime_get_sync(dev->dev);
  59. radeon_acpi_fini(rdev);
  60. radeon_modeset_fini(rdev);
  61. radeon_device_fini(rdev);
  62. done_free:
  63. kfree(rdev);
  64. dev->dev_private = NULL;
  65. return 0;
  66. }
  67. /**
  68. * radeon_driver_load_kms - Main load function for KMS.
  69. *
  70. * @dev: drm dev pointer
  71. * @flags: device flags
  72. *
  73. * This is the main load function for KMS (all asics).
  74. * It calls radeon_device_init() to set up the non-display
  75. * parts of the chip (asic init, CP, writeback, etc.), and
  76. * radeon_modeset_init() to set up the display parts
  77. * (crtcs, encoders, hotplug detect, etc.).
  78. * Returns 0 on success, error on failure.
  79. */
  80. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  81. {
  82. struct radeon_device *rdev;
  83. int r, acpi_status;
  84. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  85. if (rdev == NULL) {
  86. return -ENOMEM;
  87. }
  88. dev->dev_private = (void *)rdev;
  89. /* update BUS flag */
  90. if (drm_pci_device_is_agp(dev)) {
  91. flags |= RADEON_IS_AGP;
  92. } else if (pci_is_pcie(dev->pdev)) {
  93. flags |= RADEON_IS_PCIE;
  94. } else {
  95. flags |= RADEON_IS_PCI;
  96. }
  97. if ((radeon_runtime_pm != 0) &&
  98. radeon_has_atpx() &&
  99. ((flags & RADEON_IS_IGP) == 0))
  100. flags |= RADEON_IS_PX;
  101. /* radeon_device_init should report only fatal error
  102. * like memory allocation failure or iomapping failure,
  103. * or memory manager initialization failure, it must
  104. * properly initialize the GPU MC controller and permit
  105. * VRAM allocation
  106. */
  107. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  108. if (r) {
  109. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  110. goto out;
  111. }
  112. /* Again modeset_init should fail only on fatal error
  113. * otherwise it should provide enough functionalities
  114. * for shadowfb to run
  115. */
  116. r = radeon_modeset_init(rdev);
  117. if (r)
  118. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  119. /* Call ACPI methods: require modeset init
  120. * but failure is not fatal
  121. */
  122. if (!r) {
  123. acpi_status = radeon_acpi_init(rdev);
  124. if (acpi_status)
  125. dev_dbg(&dev->pdev->dev,
  126. "Error during ACPI methods call\n");
  127. }
  128. if (radeon_is_px(dev)) {
  129. pm_runtime_use_autosuspend(dev->dev);
  130. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  131. pm_runtime_set_active(dev->dev);
  132. pm_runtime_allow(dev->dev);
  133. pm_runtime_mark_last_busy(dev->dev);
  134. pm_runtime_put_autosuspend(dev->dev);
  135. }
  136. out:
  137. if (r)
  138. radeon_driver_unload_kms(dev);
  139. return r;
  140. }
  141. /**
  142. * radeon_set_filp_rights - Set filp right.
  143. *
  144. * @dev: drm dev pointer
  145. * @owner: drm file
  146. * @applier: drm file
  147. * @value: value
  148. *
  149. * Sets the filp rights for the device (all asics).
  150. */
  151. static void radeon_set_filp_rights(struct drm_device *dev,
  152. struct drm_file **owner,
  153. struct drm_file *applier,
  154. uint32_t *value)
  155. {
  156. mutex_lock(&dev->struct_mutex);
  157. if (*value == 1) {
  158. /* wants rights */
  159. if (!*owner)
  160. *owner = applier;
  161. } else if (*value == 0) {
  162. /* revokes rights */
  163. if (*owner == applier)
  164. *owner = NULL;
  165. }
  166. *value = *owner == applier ? 1 : 0;
  167. mutex_unlock(&dev->struct_mutex);
  168. }
  169. /*
  170. * Userspace get information ioctl
  171. */
  172. /**
  173. * radeon_info_ioctl - answer a device specific request.
  174. *
  175. * @rdev: radeon device pointer
  176. * @data: request object
  177. * @filp: drm filp
  178. *
  179. * This function is used to pass device specific parameters to the userspace
  180. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  181. * etc. (all asics).
  182. * Returns 0 on success, -EINVAL on failure.
  183. */
  184. static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  185. {
  186. struct radeon_device *rdev = dev->dev_private;
  187. struct drm_radeon_info *info = data;
  188. struct radeon_mode_info *minfo = &rdev->mode_info;
  189. uint32_t *value, value_tmp, *value_ptr, value_size;
  190. uint64_t value64;
  191. struct drm_crtc *crtc;
  192. int i, found;
  193. value_ptr = (uint32_t *)((unsigned long)info->value);
  194. value = &value_tmp;
  195. value_size = sizeof(uint32_t);
  196. switch (info->request) {
  197. case RADEON_INFO_DEVICE_ID:
  198. *value = dev->pdev->device;
  199. break;
  200. case RADEON_INFO_NUM_GB_PIPES:
  201. *value = rdev->num_gb_pipes;
  202. break;
  203. case RADEON_INFO_NUM_Z_PIPES:
  204. *value = rdev->num_z_pipes;
  205. break;
  206. case RADEON_INFO_ACCEL_WORKING:
  207. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  208. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  209. *value = false;
  210. else
  211. *value = rdev->accel_working;
  212. break;
  213. case RADEON_INFO_CRTC_FROM_ID:
  214. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  215. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  216. return -EFAULT;
  217. }
  218. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  219. crtc = (struct drm_crtc *)minfo->crtcs[i];
  220. if (crtc && crtc->base.id == *value) {
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. *value = radeon_crtc->crtc_id;
  223. found = 1;
  224. break;
  225. }
  226. }
  227. if (!found) {
  228. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  229. return -EINVAL;
  230. }
  231. break;
  232. case RADEON_INFO_ACCEL_WORKING2:
  233. *value = rdev->accel_working;
  234. break;
  235. case RADEON_INFO_TILING_CONFIG:
  236. if (rdev->family >= CHIP_BONAIRE)
  237. *value = rdev->config.cik.tile_config;
  238. else if (rdev->family >= CHIP_TAHITI)
  239. *value = rdev->config.si.tile_config;
  240. else if (rdev->family >= CHIP_CAYMAN)
  241. *value = rdev->config.cayman.tile_config;
  242. else if (rdev->family >= CHIP_CEDAR)
  243. *value = rdev->config.evergreen.tile_config;
  244. else if (rdev->family >= CHIP_RV770)
  245. *value = rdev->config.rv770.tile_config;
  246. else if (rdev->family >= CHIP_R600)
  247. *value = rdev->config.r600.tile_config;
  248. else {
  249. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  250. return -EINVAL;
  251. }
  252. break;
  253. case RADEON_INFO_WANT_HYPERZ:
  254. /* The "value" here is both an input and output parameter.
  255. * If the input value is 1, filp requests hyper-z access.
  256. * If the input value is 0, filp revokes its hyper-z access.
  257. *
  258. * When returning, the value is 1 if filp owns hyper-z access,
  259. * 0 otherwise. */
  260. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  261. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  262. return -EFAULT;
  263. }
  264. if (*value >= 2) {
  265. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  266. return -EINVAL;
  267. }
  268. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  269. break;
  270. case RADEON_INFO_WANT_CMASK:
  271. /* The same logic as Hyper-Z. */
  272. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  273. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  274. return -EFAULT;
  275. }
  276. if (*value >= 2) {
  277. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  278. return -EINVAL;
  279. }
  280. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  281. break;
  282. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  283. /* return clock value in KHz */
  284. if (rdev->asic->get_xclk)
  285. *value = radeon_get_xclk(rdev) * 10;
  286. else
  287. *value = rdev->clock.spll.reference_freq * 10;
  288. break;
  289. case RADEON_INFO_NUM_BACKENDS:
  290. if (rdev->family >= CHIP_BONAIRE)
  291. *value = rdev->config.cik.max_backends_per_se *
  292. rdev->config.cik.max_shader_engines;
  293. else if (rdev->family >= CHIP_TAHITI)
  294. *value = rdev->config.si.max_backends_per_se *
  295. rdev->config.si.max_shader_engines;
  296. else if (rdev->family >= CHIP_CAYMAN)
  297. *value = rdev->config.cayman.max_backends_per_se *
  298. rdev->config.cayman.max_shader_engines;
  299. else if (rdev->family >= CHIP_CEDAR)
  300. *value = rdev->config.evergreen.max_backends;
  301. else if (rdev->family >= CHIP_RV770)
  302. *value = rdev->config.rv770.max_backends;
  303. else if (rdev->family >= CHIP_R600)
  304. *value = rdev->config.r600.max_backends;
  305. else {
  306. return -EINVAL;
  307. }
  308. break;
  309. case RADEON_INFO_NUM_TILE_PIPES:
  310. if (rdev->family >= CHIP_BONAIRE)
  311. *value = rdev->config.cik.max_tile_pipes;
  312. else if (rdev->family >= CHIP_TAHITI)
  313. *value = rdev->config.si.max_tile_pipes;
  314. else if (rdev->family >= CHIP_CAYMAN)
  315. *value = rdev->config.cayman.max_tile_pipes;
  316. else if (rdev->family >= CHIP_CEDAR)
  317. *value = rdev->config.evergreen.max_tile_pipes;
  318. else if (rdev->family >= CHIP_RV770)
  319. *value = rdev->config.rv770.max_tile_pipes;
  320. else if (rdev->family >= CHIP_R600)
  321. *value = rdev->config.r600.max_tile_pipes;
  322. else {
  323. return -EINVAL;
  324. }
  325. break;
  326. case RADEON_INFO_FUSION_GART_WORKING:
  327. *value = 1;
  328. break;
  329. case RADEON_INFO_BACKEND_MAP:
  330. if (rdev->family >= CHIP_BONAIRE)
  331. *value = rdev->config.cik.backend_map;
  332. else if (rdev->family >= CHIP_TAHITI)
  333. *value = rdev->config.si.backend_map;
  334. else if (rdev->family >= CHIP_CAYMAN)
  335. *value = rdev->config.cayman.backend_map;
  336. else if (rdev->family >= CHIP_CEDAR)
  337. *value = rdev->config.evergreen.backend_map;
  338. else if (rdev->family >= CHIP_RV770)
  339. *value = rdev->config.rv770.backend_map;
  340. else if (rdev->family >= CHIP_R600)
  341. *value = rdev->config.r600.backend_map;
  342. else {
  343. return -EINVAL;
  344. }
  345. break;
  346. case RADEON_INFO_VA_START:
  347. /* this is where we report if vm is supported or not */
  348. if (rdev->family < CHIP_CAYMAN)
  349. return -EINVAL;
  350. *value = RADEON_VA_RESERVED_SIZE;
  351. break;
  352. case RADEON_INFO_IB_VM_MAX_SIZE:
  353. /* this is where we report if vm is supported or not */
  354. if (rdev->family < CHIP_CAYMAN)
  355. return -EINVAL;
  356. *value = RADEON_IB_VM_MAX_SIZE;
  357. break;
  358. case RADEON_INFO_MAX_PIPES:
  359. if (rdev->family >= CHIP_BONAIRE)
  360. *value = rdev->config.cik.max_cu_per_sh;
  361. else if (rdev->family >= CHIP_TAHITI)
  362. *value = rdev->config.si.max_cu_per_sh;
  363. else if (rdev->family >= CHIP_CAYMAN)
  364. *value = rdev->config.cayman.max_pipes_per_simd;
  365. else if (rdev->family >= CHIP_CEDAR)
  366. *value = rdev->config.evergreen.max_pipes;
  367. else if (rdev->family >= CHIP_RV770)
  368. *value = rdev->config.rv770.max_pipes;
  369. else if (rdev->family >= CHIP_R600)
  370. *value = rdev->config.r600.max_pipes;
  371. else {
  372. return -EINVAL;
  373. }
  374. break;
  375. case RADEON_INFO_TIMESTAMP:
  376. if (rdev->family < CHIP_R600) {
  377. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  378. return -EINVAL;
  379. }
  380. value = (uint32_t*)&value64;
  381. value_size = sizeof(uint64_t);
  382. value64 = radeon_get_gpu_clock_counter(rdev);
  383. break;
  384. case RADEON_INFO_MAX_SE:
  385. if (rdev->family >= CHIP_BONAIRE)
  386. *value = rdev->config.cik.max_shader_engines;
  387. else if (rdev->family >= CHIP_TAHITI)
  388. *value = rdev->config.si.max_shader_engines;
  389. else if (rdev->family >= CHIP_CAYMAN)
  390. *value = rdev->config.cayman.max_shader_engines;
  391. else if (rdev->family >= CHIP_CEDAR)
  392. *value = rdev->config.evergreen.num_ses;
  393. else
  394. *value = 1;
  395. break;
  396. case RADEON_INFO_MAX_SH_PER_SE:
  397. if (rdev->family >= CHIP_BONAIRE)
  398. *value = rdev->config.cik.max_sh_per_se;
  399. else if (rdev->family >= CHIP_TAHITI)
  400. *value = rdev->config.si.max_sh_per_se;
  401. else
  402. return -EINVAL;
  403. break;
  404. case RADEON_INFO_FASTFB_WORKING:
  405. *value = rdev->fastfb_working;
  406. break;
  407. case RADEON_INFO_RING_WORKING:
  408. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  409. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  410. return -EFAULT;
  411. }
  412. switch (*value) {
  413. case RADEON_CS_RING_GFX:
  414. case RADEON_CS_RING_COMPUTE:
  415. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  416. break;
  417. case RADEON_CS_RING_DMA:
  418. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  419. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  420. break;
  421. case RADEON_CS_RING_UVD:
  422. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  423. break;
  424. case RADEON_CS_RING_VCE:
  425. *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
  426. break;
  427. default:
  428. return -EINVAL;
  429. }
  430. break;
  431. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  432. if (rdev->family >= CHIP_BONAIRE) {
  433. value = rdev->config.cik.tile_mode_array;
  434. value_size = sizeof(uint32_t)*32;
  435. } else if (rdev->family >= CHIP_TAHITI) {
  436. value = rdev->config.si.tile_mode_array;
  437. value_size = sizeof(uint32_t)*32;
  438. } else {
  439. DRM_DEBUG_KMS("tile mode array is si+ only!\n");
  440. return -EINVAL;
  441. }
  442. break;
  443. case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
  444. if (rdev->family >= CHIP_BONAIRE) {
  445. value = rdev->config.cik.macrotile_mode_array;
  446. value_size = sizeof(uint32_t)*16;
  447. } else {
  448. DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
  449. return -EINVAL;
  450. }
  451. break;
  452. case RADEON_INFO_SI_CP_DMA_COMPUTE:
  453. *value = 1;
  454. break;
  455. case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
  456. if (rdev->family >= CHIP_BONAIRE) {
  457. *value = rdev->config.cik.backend_enable_mask;
  458. } else if (rdev->family >= CHIP_TAHITI) {
  459. *value = rdev->config.si.backend_enable_mask;
  460. } else {
  461. DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
  462. }
  463. break;
  464. case RADEON_INFO_MAX_SCLK:
  465. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  466. rdev->pm.dpm_enabled)
  467. *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
  468. else
  469. *value = rdev->pm.default_sclk * 10;
  470. break;
  471. case RADEON_INFO_VCE_FW_VERSION:
  472. *value = rdev->vce.fw_version;
  473. break;
  474. case RADEON_INFO_VCE_FB_VERSION:
  475. *value = rdev->vce.fb_version;
  476. break;
  477. case RADEON_INFO_NUM_BYTES_MOVED:
  478. value = (uint32_t*)&value64;
  479. value_size = sizeof(uint64_t);
  480. value64 = atomic64_read(&rdev->num_bytes_moved);
  481. break;
  482. case RADEON_INFO_VRAM_USAGE:
  483. value = (uint32_t*)&value64;
  484. value_size = sizeof(uint64_t);
  485. value64 = atomic64_read(&rdev->vram_usage);
  486. break;
  487. case RADEON_INFO_GTT_USAGE:
  488. value = (uint32_t*)&value64;
  489. value_size = sizeof(uint64_t);
  490. value64 = atomic64_read(&rdev->gtt_usage);
  491. break;
  492. case RADEON_INFO_ACTIVE_CU_COUNT:
  493. if (rdev->family >= CHIP_BONAIRE)
  494. *value = rdev->config.cik.active_cus;
  495. else if (rdev->family >= CHIP_TAHITI)
  496. *value = rdev->config.si.active_cus;
  497. else if (rdev->family >= CHIP_CAYMAN)
  498. *value = rdev->config.cayman.active_simds;
  499. else if (rdev->family >= CHIP_CEDAR)
  500. *value = rdev->config.evergreen.active_simds;
  501. else if (rdev->family >= CHIP_RV770)
  502. *value = rdev->config.rv770.active_simds;
  503. else if (rdev->family >= CHIP_R600)
  504. *value = rdev->config.r600.active_simds;
  505. else
  506. *value = 1;
  507. break;
  508. default:
  509. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  510. return -EINVAL;
  511. }
  512. if (copy_to_user(value_ptr, (char*)value, value_size)) {
  513. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  514. return -EFAULT;
  515. }
  516. return 0;
  517. }
  518. /*
  519. * Outdated mess for old drm with Xorg being in charge (void function now).
  520. */
  521. /**
  522. * radeon_driver_firstopen_kms - drm callback for last close
  523. *
  524. * @dev: drm dev pointer
  525. *
  526. * Switch vga switcheroo state after last close (all asics).
  527. */
  528. void radeon_driver_lastclose_kms(struct drm_device *dev)
  529. {
  530. vga_switcheroo_process_delayed_switch();
  531. }
  532. /**
  533. * radeon_driver_open_kms - drm callback for open
  534. *
  535. * @dev: drm dev pointer
  536. * @file_priv: drm file
  537. *
  538. * On device open, init vm on cayman+ (all asics).
  539. * Returns 0 on success, error on failure.
  540. */
  541. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  542. {
  543. struct radeon_device *rdev = dev->dev_private;
  544. int r;
  545. file_priv->driver_priv = NULL;
  546. r = pm_runtime_get_sync(dev->dev);
  547. if (r < 0)
  548. return r;
  549. /* new gpu have virtual address space support */
  550. if (rdev->family >= CHIP_CAYMAN) {
  551. struct radeon_fpriv *fpriv;
  552. struct radeon_vm *vm;
  553. int r;
  554. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  555. if (unlikely(!fpriv)) {
  556. return -ENOMEM;
  557. }
  558. vm = &fpriv->vm;
  559. r = radeon_vm_init(rdev, vm);
  560. if (r) {
  561. kfree(fpriv);
  562. return r;
  563. }
  564. if (rdev->accel_working) {
  565. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  566. if (r) {
  567. radeon_vm_fini(rdev, vm);
  568. kfree(fpriv);
  569. return r;
  570. }
  571. /* map the ib pool buffer read only into
  572. * virtual address space */
  573. vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
  574. rdev->ring_tmp_bo.bo);
  575. r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
  576. RADEON_VA_IB_OFFSET,
  577. RADEON_VM_PAGE_READABLE |
  578. RADEON_VM_PAGE_SNOOPED);
  579. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  580. if (r) {
  581. radeon_vm_fini(rdev, vm);
  582. kfree(fpriv);
  583. return r;
  584. }
  585. }
  586. file_priv->driver_priv = fpriv;
  587. }
  588. pm_runtime_mark_last_busy(dev->dev);
  589. pm_runtime_put_autosuspend(dev->dev);
  590. return 0;
  591. }
  592. /**
  593. * radeon_driver_postclose_kms - drm callback for post close
  594. *
  595. * @dev: drm dev pointer
  596. * @file_priv: drm file
  597. *
  598. * On device post close, tear down vm on cayman+ (all asics).
  599. */
  600. void radeon_driver_postclose_kms(struct drm_device *dev,
  601. struct drm_file *file_priv)
  602. {
  603. struct radeon_device *rdev = dev->dev_private;
  604. /* new gpu have virtual address space support */
  605. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  606. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  607. struct radeon_vm *vm = &fpriv->vm;
  608. int r;
  609. if (rdev->accel_working) {
  610. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  611. if (!r) {
  612. if (vm->ib_bo_va)
  613. radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
  614. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  615. }
  616. }
  617. radeon_vm_fini(rdev, vm);
  618. kfree(fpriv);
  619. file_priv->driver_priv = NULL;
  620. }
  621. }
  622. /**
  623. * radeon_driver_preclose_kms - drm callback for pre close
  624. *
  625. * @dev: drm dev pointer
  626. * @file_priv: drm file
  627. *
  628. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  629. * (all asics).
  630. */
  631. void radeon_driver_preclose_kms(struct drm_device *dev,
  632. struct drm_file *file_priv)
  633. {
  634. struct radeon_device *rdev = dev->dev_private;
  635. if (rdev->hyperz_filp == file_priv)
  636. rdev->hyperz_filp = NULL;
  637. if (rdev->cmask_filp == file_priv)
  638. rdev->cmask_filp = NULL;
  639. radeon_uvd_free_handles(rdev, file_priv);
  640. radeon_vce_free_handles(rdev, file_priv);
  641. }
  642. /*
  643. * VBlank related functions.
  644. */
  645. /**
  646. * radeon_get_vblank_counter_kms - get frame count
  647. *
  648. * @dev: drm dev pointer
  649. * @crtc: crtc to get the frame count from
  650. *
  651. * Gets the frame count on the requested crtc (all asics).
  652. * Returns frame count on success, -EINVAL on failure.
  653. */
  654. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  655. {
  656. struct radeon_device *rdev = dev->dev_private;
  657. if (crtc < 0 || crtc >= rdev->num_crtc) {
  658. DRM_ERROR("Invalid crtc %d\n", crtc);
  659. return -EINVAL;
  660. }
  661. return radeon_get_vblank_counter(rdev, crtc);
  662. }
  663. /**
  664. * radeon_enable_vblank_kms - enable vblank interrupt
  665. *
  666. * @dev: drm dev pointer
  667. * @crtc: crtc to enable vblank interrupt for
  668. *
  669. * Enable the interrupt on the requested crtc (all asics).
  670. * Returns 0 on success, -EINVAL on failure.
  671. */
  672. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  673. {
  674. struct radeon_device *rdev = dev->dev_private;
  675. unsigned long irqflags;
  676. int r;
  677. if (crtc < 0 || crtc >= rdev->num_crtc) {
  678. DRM_ERROR("Invalid crtc %d\n", crtc);
  679. return -EINVAL;
  680. }
  681. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  682. rdev->irq.crtc_vblank_int[crtc] = true;
  683. r = radeon_irq_set(rdev);
  684. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  685. return r;
  686. }
  687. /**
  688. * radeon_disable_vblank_kms - disable vblank interrupt
  689. *
  690. * @dev: drm dev pointer
  691. * @crtc: crtc to disable vblank interrupt for
  692. *
  693. * Disable the interrupt on the requested crtc (all asics).
  694. */
  695. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  696. {
  697. struct radeon_device *rdev = dev->dev_private;
  698. unsigned long irqflags;
  699. if (crtc < 0 || crtc >= rdev->num_crtc) {
  700. DRM_ERROR("Invalid crtc %d\n", crtc);
  701. return;
  702. }
  703. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  704. rdev->irq.crtc_vblank_int[crtc] = false;
  705. radeon_irq_set(rdev);
  706. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  707. }
  708. /**
  709. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  710. *
  711. * @dev: drm dev pointer
  712. * @crtc: crtc to get the timestamp for
  713. * @max_error: max error
  714. * @vblank_time: time value
  715. * @flags: flags passed to the driver
  716. *
  717. * Gets the timestamp on the requested crtc based on the
  718. * scanout position. (all asics).
  719. * Returns postive status flags on success, negative error on failure.
  720. */
  721. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  722. int *max_error,
  723. struct timeval *vblank_time,
  724. unsigned flags)
  725. {
  726. struct drm_crtc *drmcrtc;
  727. struct radeon_device *rdev = dev->dev_private;
  728. if (crtc < 0 || crtc >= dev->num_crtcs) {
  729. DRM_ERROR("Invalid crtc %d\n", crtc);
  730. return -EINVAL;
  731. }
  732. /* Get associated drm_crtc: */
  733. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  734. /* Helper routine in DRM core does all the work: */
  735. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  736. vblank_time, flags,
  737. drmcrtc, &drmcrtc->hwmode);
  738. }
  739. #define KMS_INVALID_IOCTL(name) \
  740. static int name(struct drm_device *dev, void *data, struct drm_file \
  741. *file_priv) \
  742. { \
  743. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  744. return -EINVAL; \
  745. }
  746. /*
  747. * All these ioctls are invalid in kms world.
  748. */
  749. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  750. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  751. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  752. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  753. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  754. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  755. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  756. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  757. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  758. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  759. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  760. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  761. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  762. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  763. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  764. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  765. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  766. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  767. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  768. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  769. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  770. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  771. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  772. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  773. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  774. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  775. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  776. const struct drm_ioctl_desc radeon_ioctls_kms[] = {
  777. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  778. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  779. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  780. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  781. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  782. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  783. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  784. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  785. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  786. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  787. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  788. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  789. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  790. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  791. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  792. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  793. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  794. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  795. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  796. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  797. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  798. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  799. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  800. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  801. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  802. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  803. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  804. /* KMS */
  805. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  806. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  807. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  808. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  809. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  810. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  811. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  812. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  813. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  814. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  815. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  816. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  817. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  818. DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  819. };
  820. int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);