radeon_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /**
  2. * \file radeon_drv.c
  3. * ATI Radeon driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_drv.h"
  33. #include <drm/drm_pciids.h>
  34. #include <linux/console.h>
  35. #include <linux/module.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/vga_switcheroo.h>
  38. #include "drm_crtc_helper.h"
  39. /*
  40. * KMS wrapper.
  41. * - 2.0.0 - initial interface
  42. * - 2.1.0 - add square tiling interface
  43. * - 2.2.0 - add r6xx/r7xx const buffer support
  44. * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
  45. * - 2.4.0 - add crtc id query
  46. * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
  47. * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
  48. * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
  49. * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
  50. * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
  51. * 2.10.0 - fusion 2D tiling
  52. * 2.11.0 - backend map, initial compute support for the CS checker
  53. * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
  54. * 2.13.0 - virtual memory support, streamout
  55. * 2.14.0 - add evergreen tiling informations
  56. * 2.15.0 - add max_pipes query
  57. * 2.16.0 - fix evergreen 2D tiled surface calculation
  58. * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
  59. * 2.18.0 - r600-eg: allow "invalid" DB formats
  60. * 2.19.0 - r600-eg: MSAA textures
  61. * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
  62. * 2.21.0 - r600-r700: FMASK and CMASK
  63. * 2.22.0 - r600 only: RESOLVE_BOX allowed
  64. * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
  65. * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
  66. * 2.25.0 - eg+: new info request for num SE and num SH
  67. * 2.26.0 - r600-eg: fix htile size computation
  68. * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
  69. * 2.28.0 - r600-eg: Add MEM_WRITE packet support
  70. * 2.29.0 - R500 FP16 color clear registers
  71. * 2.30.0 - fix for FMASK texturing
  72. * 2.31.0 - Add fastfb support for rs690
  73. * 2.32.0 - new info request for rings working
  74. * 2.33.0 - Add SI tiling mode array query
  75. * 2.34.0 - Add CIK tiling mode array query
  76. * 2.35.0 - Add CIK macrotile mode array query
  77. * 2.36.0 - Fix CIK DCE tiling setup
  78. * 2.37.0 - allow GS ring setup on r6xx/r7xx
  79. * 2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN),
  80. * CIK: 1D and linear tiling modes contain valid PIPE_CONFIG
  81. * 2.39.0 - Add INFO query for number of active CUs
  82. */
  83. #define KMS_DRIVER_MAJOR 2
  84. #define KMS_DRIVER_MINOR 39
  85. #define KMS_DRIVER_PATCHLEVEL 0
  86. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
  87. int radeon_driver_unload_kms(struct drm_device *dev);
  88. void radeon_driver_lastclose_kms(struct drm_device *dev);
  89. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  90. void radeon_driver_postclose_kms(struct drm_device *dev,
  91. struct drm_file *file_priv);
  92. void radeon_driver_preclose_kms(struct drm_device *dev,
  93. struct drm_file *file_priv);
  94. int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  95. int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  96. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  97. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
  98. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
  99. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  100. int *max_error,
  101. struct timeval *vblank_time,
  102. unsigned flags);
  103. void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
  104. int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
  105. void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
  106. irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg);
  107. void radeon_gem_object_free(struct drm_gem_object *obj);
  108. int radeon_gem_object_open(struct drm_gem_object *obj,
  109. struct drm_file *file_priv);
  110. void radeon_gem_object_close(struct drm_gem_object *obj,
  111. struct drm_file *file_priv);
  112. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  113. unsigned int flags,
  114. int *vpos, int *hpos, ktime_t *stime,
  115. ktime_t *etime);
  116. extern bool radeon_is_px(struct drm_device *dev);
  117. extern const struct drm_ioctl_desc radeon_ioctls_kms[];
  118. extern int radeon_max_kms_ioctl;
  119. int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
  120. int radeon_mode_dumb_mmap(struct drm_file *filp,
  121. struct drm_device *dev,
  122. uint32_t handle, uint64_t *offset_p);
  123. int radeon_mode_dumb_create(struct drm_file *file_priv,
  124. struct drm_device *dev,
  125. struct drm_mode_create_dumb *args);
  126. struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
  127. struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
  128. size_t size,
  129. struct sg_table *sg);
  130. int radeon_gem_prime_pin(struct drm_gem_object *obj);
  131. void radeon_gem_prime_unpin(struct drm_gem_object *obj);
  132. void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
  133. void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  134. extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  135. unsigned long arg);
  136. #if defined(CONFIG_DEBUG_FS)
  137. int radeon_debugfs_init(struct drm_minor *minor);
  138. void radeon_debugfs_cleanup(struct drm_minor *minor);
  139. #endif
  140. /* atpx handler */
  141. #if defined(CONFIG_VGA_SWITCHEROO)
  142. void radeon_register_atpx_handler(void);
  143. void radeon_unregister_atpx_handler(void);
  144. #else
  145. static inline void radeon_register_atpx_handler(void) {}
  146. static inline void radeon_unregister_atpx_handler(void) {}
  147. #endif
  148. int radeon_no_wb;
  149. int radeon_modeset = -1;
  150. int radeon_dynclks = -1;
  151. int radeon_r4xx_atom = 0;
  152. int radeon_agpmode = 0;
  153. int radeon_vram_limit = 0;
  154. int radeon_gart_size = -1; /* auto */
  155. int radeon_benchmarking = 0;
  156. int radeon_testing = 0;
  157. int radeon_connector_table = 0;
  158. int radeon_tv = 1;
  159. int radeon_audio = -1;
  160. int radeon_disp_priority = 0;
  161. int radeon_hw_i2c = 0;
  162. int radeon_pcie_gen2 = -1;
  163. int radeon_msi = -1;
  164. int radeon_lockup_timeout = 10000;
  165. int radeon_fastfb = 0;
  166. int radeon_dpm = -1;
  167. int radeon_aspm = -1;
  168. int radeon_runtime_pm = -1;
  169. int radeon_hard_reset = 0;
  170. int radeon_vm_size = 4;
  171. int radeon_vm_block_size = 9;
  172. int radeon_deep_color = 0;
  173. MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
  174. module_param_named(no_wb, radeon_no_wb, int, 0444);
  175. MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
  176. module_param_named(modeset, radeon_modeset, int, 0400);
  177. MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
  178. module_param_named(dynclks, radeon_dynclks, int, 0444);
  179. MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
  180. module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
  181. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  182. module_param_named(vramlimit, radeon_vram_limit, int, 0600);
  183. MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
  184. module_param_named(agpmode, radeon_agpmode, int, 0444);
  185. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  186. module_param_named(gartsize, radeon_gart_size, int, 0600);
  187. MODULE_PARM_DESC(benchmark, "Run benchmark");
  188. module_param_named(benchmark, radeon_benchmarking, int, 0444);
  189. MODULE_PARM_DESC(test, "Run tests");
  190. module_param_named(test, radeon_testing, int, 0444);
  191. MODULE_PARM_DESC(connector_table, "Force connector table");
  192. module_param_named(connector_table, radeon_connector_table, int, 0444);
  193. MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
  194. module_param_named(tv, radeon_tv, int, 0444);
  195. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  196. module_param_named(audio, radeon_audio, int, 0444);
  197. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  198. module_param_named(disp_priority, radeon_disp_priority, int, 0444);
  199. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  200. module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
  201. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  202. module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
  203. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  204. module_param_named(msi, radeon_msi, int, 0444);
  205. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
  206. module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
  207. MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
  208. module_param_named(fastfb, radeon_fastfb, int, 0444);
  209. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  210. module_param_named(dpm, radeon_dpm, int, 0444);
  211. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  212. module_param_named(aspm, radeon_aspm, int, 0444);
  213. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  214. module_param_named(runpm, radeon_runtime_pm, int, 0444);
  215. MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
  216. module_param_named(hard_reset, radeon_hard_reset, int, 0444);
  217. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
  218. module_param_named(vm_size, radeon_vm_size, int, 0444);
  219. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default 9)");
  220. module_param_named(vm_block_size, radeon_vm_block_size, int, 0444);
  221. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  222. module_param_named(deep_color, radeon_deep_color, int, 0444);
  223. static struct pci_device_id pciidlist[] = {
  224. radeon_PCI_IDS
  225. };
  226. MODULE_DEVICE_TABLE(pci, pciidlist);
  227. #ifdef CONFIG_DRM_RADEON_UMS
  228. static int radeon_suspend(struct drm_device *dev, pm_message_t state)
  229. {
  230. drm_radeon_private_t *dev_priv = dev->dev_private;
  231. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  232. return 0;
  233. /* Disable *all* interrupts */
  234. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
  235. RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
  236. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  237. return 0;
  238. }
  239. static int radeon_resume(struct drm_device *dev)
  240. {
  241. drm_radeon_private_t *dev_priv = dev->dev_private;
  242. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  243. return 0;
  244. /* Restore interrupt registers */
  245. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
  246. RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
  247. RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
  248. return 0;
  249. }
  250. static const struct file_operations radeon_driver_old_fops = {
  251. .owner = THIS_MODULE,
  252. .open = drm_open,
  253. .release = drm_release,
  254. .unlocked_ioctl = drm_ioctl,
  255. .mmap = drm_mmap,
  256. .poll = drm_poll,
  257. .read = drm_read,
  258. #ifdef CONFIG_COMPAT
  259. .compat_ioctl = radeon_compat_ioctl,
  260. #endif
  261. .llseek = noop_llseek,
  262. };
  263. static struct drm_driver driver_old = {
  264. .driver_features =
  265. DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG |
  266. DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
  267. .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
  268. .load = radeon_driver_load,
  269. .firstopen = radeon_driver_firstopen,
  270. .open = radeon_driver_open,
  271. .preclose = radeon_driver_preclose,
  272. .postclose = radeon_driver_postclose,
  273. .lastclose = radeon_driver_lastclose,
  274. .unload = radeon_driver_unload,
  275. .suspend = radeon_suspend,
  276. .resume = radeon_resume,
  277. .get_vblank_counter = radeon_get_vblank_counter,
  278. .enable_vblank = radeon_enable_vblank,
  279. .disable_vblank = radeon_disable_vblank,
  280. .master_create = radeon_master_create,
  281. .master_destroy = radeon_master_destroy,
  282. .irq_preinstall = radeon_driver_irq_preinstall,
  283. .irq_postinstall = radeon_driver_irq_postinstall,
  284. .irq_uninstall = radeon_driver_irq_uninstall,
  285. .irq_handler = radeon_driver_irq_handler,
  286. .ioctls = radeon_ioctls,
  287. .dma_ioctl = radeon_cp_buffers,
  288. .fops = &radeon_driver_old_fops,
  289. .name = DRIVER_NAME,
  290. .desc = DRIVER_DESC,
  291. .date = DRIVER_DATE,
  292. .major = DRIVER_MAJOR,
  293. .minor = DRIVER_MINOR,
  294. .patchlevel = DRIVER_PATCHLEVEL,
  295. };
  296. #endif
  297. static struct drm_driver kms_driver;
  298. static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
  299. {
  300. struct apertures_struct *ap;
  301. bool primary = false;
  302. ap = alloc_apertures(1);
  303. if (!ap)
  304. return -ENOMEM;
  305. ap->ranges[0].base = pci_resource_start(pdev, 0);
  306. ap->ranges[0].size = pci_resource_len(pdev, 0);
  307. #ifdef CONFIG_X86
  308. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  309. #endif
  310. remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
  311. kfree(ap);
  312. return 0;
  313. }
  314. static int radeon_pci_probe(struct pci_dev *pdev,
  315. const struct pci_device_id *ent)
  316. {
  317. int ret;
  318. /* Get rid of things like offb */
  319. ret = radeon_kick_out_firmware_fb(pdev);
  320. if (ret)
  321. return ret;
  322. return drm_get_pci_dev(pdev, ent, &kms_driver);
  323. }
  324. static void
  325. radeon_pci_remove(struct pci_dev *pdev)
  326. {
  327. struct drm_device *dev = pci_get_drvdata(pdev);
  328. drm_put_dev(dev);
  329. }
  330. static int radeon_pmops_suspend(struct device *dev)
  331. {
  332. struct pci_dev *pdev = to_pci_dev(dev);
  333. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  334. return radeon_suspend_kms(drm_dev, true, true);
  335. }
  336. static int radeon_pmops_resume(struct device *dev)
  337. {
  338. struct pci_dev *pdev = to_pci_dev(dev);
  339. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  340. return radeon_resume_kms(drm_dev, true, true);
  341. }
  342. static int radeon_pmops_freeze(struct device *dev)
  343. {
  344. struct pci_dev *pdev = to_pci_dev(dev);
  345. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  346. return radeon_suspend_kms(drm_dev, false, true);
  347. }
  348. static int radeon_pmops_thaw(struct device *dev)
  349. {
  350. struct pci_dev *pdev = to_pci_dev(dev);
  351. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  352. return radeon_resume_kms(drm_dev, false, true);
  353. }
  354. static int radeon_pmops_runtime_suspend(struct device *dev)
  355. {
  356. struct pci_dev *pdev = to_pci_dev(dev);
  357. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  358. int ret;
  359. if (!radeon_is_px(drm_dev)) {
  360. pm_runtime_forbid(dev);
  361. return -EBUSY;
  362. }
  363. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  364. drm_kms_helper_poll_disable(drm_dev);
  365. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  366. ret = radeon_suspend_kms(drm_dev, false, false);
  367. pci_save_state(pdev);
  368. pci_disable_device(pdev);
  369. pci_set_power_state(pdev, PCI_D3cold);
  370. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  371. return 0;
  372. }
  373. static int radeon_pmops_runtime_resume(struct device *dev)
  374. {
  375. struct pci_dev *pdev = to_pci_dev(dev);
  376. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  377. int ret;
  378. if (!radeon_is_px(drm_dev))
  379. return -EINVAL;
  380. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  381. pci_set_power_state(pdev, PCI_D0);
  382. pci_restore_state(pdev);
  383. ret = pci_enable_device(pdev);
  384. if (ret)
  385. return ret;
  386. pci_set_master(pdev);
  387. ret = radeon_resume_kms(drm_dev, false, false);
  388. drm_kms_helper_poll_enable(drm_dev);
  389. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  390. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  391. return 0;
  392. }
  393. static int radeon_pmops_runtime_idle(struct device *dev)
  394. {
  395. struct pci_dev *pdev = to_pci_dev(dev);
  396. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  397. struct drm_crtc *crtc;
  398. if (!radeon_is_px(drm_dev)) {
  399. pm_runtime_forbid(dev);
  400. return -EBUSY;
  401. }
  402. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  403. if (crtc->enabled) {
  404. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  405. return -EBUSY;
  406. }
  407. }
  408. pm_runtime_mark_last_busy(dev);
  409. pm_runtime_autosuspend(dev);
  410. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  411. return 1;
  412. }
  413. long radeon_drm_ioctl(struct file *filp,
  414. unsigned int cmd, unsigned long arg)
  415. {
  416. struct drm_file *file_priv = filp->private_data;
  417. struct drm_device *dev;
  418. long ret;
  419. dev = file_priv->minor->dev;
  420. ret = pm_runtime_get_sync(dev->dev);
  421. if (ret < 0)
  422. return ret;
  423. ret = drm_ioctl(filp, cmd, arg);
  424. pm_runtime_mark_last_busy(dev->dev);
  425. pm_runtime_put_autosuspend(dev->dev);
  426. return ret;
  427. }
  428. static const struct dev_pm_ops radeon_pm_ops = {
  429. .suspend = radeon_pmops_suspend,
  430. .resume = radeon_pmops_resume,
  431. .freeze = radeon_pmops_freeze,
  432. .thaw = radeon_pmops_thaw,
  433. .poweroff = radeon_pmops_freeze,
  434. .restore = radeon_pmops_resume,
  435. .runtime_suspend = radeon_pmops_runtime_suspend,
  436. .runtime_resume = radeon_pmops_runtime_resume,
  437. .runtime_idle = radeon_pmops_runtime_idle,
  438. };
  439. static const struct file_operations radeon_driver_kms_fops = {
  440. .owner = THIS_MODULE,
  441. .open = drm_open,
  442. .release = drm_release,
  443. .unlocked_ioctl = radeon_drm_ioctl,
  444. .mmap = radeon_mmap,
  445. .poll = drm_poll,
  446. .read = drm_read,
  447. #ifdef CONFIG_COMPAT
  448. .compat_ioctl = radeon_kms_compat_ioctl,
  449. #endif
  450. };
  451. static struct drm_driver kms_driver = {
  452. .driver_features =
  453. DRIVER_USE_AGP |
  454. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  455. DRIVER_PRIME | DRIVER_RENDER,
  456. .load = radeon_driver_load_kms,
  457. .open = radeon_driver_open_kms,
  458. .preclose = radeon_driver_preclose_kms,
  459. .postclose = radeon_driver_postclose_kms,
  460. .lastclose = radeon_driver_lastclose_kms,
  461. .unload = radeon_driver_unload_kms,
  462. .get_vblank_counter = radeon_get_vblank_counter_kms,
  463. .enable_vblank = radeon_enable_vblank_kms,
  464. .disable_vblank = radeon_disable_vblank_kms,
  465. .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
  466. .get_scanout_position = radeon_get_crtc_scanoutpos,
  467. #if defined(CONFIG_DEBUG_FS)
  468. .debugfs_init = radeon_debugfs_init,
  469. .debugfs_cleanup = radeon_debugfs_cleanup,
  470. #endif
  471. .irq_preinstall = radeon_driver_irq_preinstall_kms,
  472. .irq_postinstall = radeon_driver_irq_postinstall_kms,
  473. .irq_uninstall = radeon_driver_irq_uninstall_kms,
  474. .irq_handler = radeon_driver_irq_handler_kms,
  475. .ioctls = radeon_ioctls_kms,
  476. .gem_free_object = radeon_gem_object_free,
  477. .gem_open_object = radeon_gem_object_open,
  478. .gem_close_object = radeon_gem_object_close,
  479. .dumb_create = radeon_mode_dumb_create,
  480. .dumb_map_offset = radeon_mode_dumb_mmap,
  481. .dumb_destroy = drm_gem_dumb_destroy,
  482. .fops = &radeon_driver_kms_fops,
  483. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  484. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  485. .gem_prime_export = drm_gem_prime_export,
  486. .gem_prime_import = drm_gem_prime_import,
  487. .gem_prime_pin = radeon_gem_prime_pin,
  488. .gem_prime_unpin = radeon_gem_prime_unpin,
  489. .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
  490. .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
  491. .gem_prime_vmap = radeon_gem_prime_vmap,
  492. .gem_prime_vunmap = radeon_gem_prime_vunmap,
  493. .name = DRIVER_NAME,
  494. .desc = DRIVER_DESC,
  495. .date = DRIVER_DATE,
  496. .major = KMS_DRIVER_MAJOR,
  497. .minor = KMS_DRIVER_MINOR,
  498. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  499. };
  500. static struct drm_driver *driver;
  501. static struct pci_driver *pdriver;
  502. #ifdef CONFIG_DRM_RADEON_UMS
  503. static struct pci_driver radeon_pci_driver = {
  504. .name = DRIVER_NAME,
  505. .id_table = pciidlist,
  506. };
  507. #endif
  508. static struct pci_driver radeon_kms_pci_driver = {
  509. .name = DRIVER_NAME,
  510. .id_table = pciidlist,
  511. .probe = radeon_pci_probe,
  512. .remove = radeon_pci_remove,
  513. .driver.pm = &radeon_pm_ops,
  514. };
  515. static int __init radeon_init(void)
  516. {
  517. #ifdef CONFIG_VGA_CONSOLE
  518. if (vgacon_text_force() && radeon_modeset == -1) {
  519. DRM_INFO("VGACON disable radeon kernel modesetting.\n");
  520. radeon_modeset = 0;
  521. }
  522. #endif
  523. /* set to modesetting by default if not nomodeset */
  524. if (radeon_modeset == -1)
  525. radeon_modeset = 1;
  526. if (radeon_modeset == 1) {
  527. DRM_INFO("radeon kernel modesetting enabled.\n");
  528. driver = &kms_driver;
  529. pdriver = &radeon_kms_pci_driver;
  530. driver->driver_features |= DRIVER_MODESET;
  531. driver->num_ioctls = radeon_max_kms_ioctl;
  532. radeon_register_atpx_handler();
  533. } else {
  534. #ifdef CONFIG_DRM_RADEON_UMS
  535. DRM_INFO("radeon userspace modesetting enabled.\n");
  536. driver = &driver_old;
  537. pdriver = &radeon_pci_driver;
  538. driver->driver_features &= ~DRIVER_MODESET;
  539. driver->num_ioctls = radeon_max_ioctl;
  540. #else
  541. DRM_ERROR("No UMS support in radeon module!\n");
  542. return -EINVAL;
  543. #endif
  544. }
  545. /* let modprobe override vga console setting */
  546. return drm_pci_init(driver, pdriver);
  547. }
  548. static void __exit radeon_exit(void)
  549. {
  550. drm_pci_exit(driver, pdriver);
  551. radeon_unregister_atpx_handler();
  552. }
  553. module_init(radeon_init);
  554. module_exit(radeon_exit);
  555. MODULE_AUTHOR(DRIVER_AUTHOR);
  556. MODULE_DESCRIPTION(DRIVER_DESC);
  557. MODULE_LICENSE("GPL and additional rights");