radeon_asic.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic_ring r100_gfx_ring = {
  167. .ib_execute = &r100_ring_ib_execute,
  168. .emit_fence = &r100_fence_ring_emit,
  169. .emit_semaphore = &r100_semaphore_ring_emit,
  170. .cs_parse = &r100_cs_parse,
  171. .ring_start = &r100_ring_start,
  172. .ring_test = &r100_ring_test,
  173. .ib_test = &r100_ib_test,
  174. .is_lockup = &r100_gpu_is_lockup,
  175. .get_rptr = &r100_gfx_get_rptr,
  176. .get_wptr = &r100_gfx_get_wptr,
  177. .set_wptr = &r100_gfx_set_wptr,
  178. };
  179. static struct radeon_asic r100_asic = {
  180. .init = &r100_init,
  181. .fini = &r100_fini,
  182. .suspend = &r100_suspend,
  183. .resume = &r100_resume,
  184. .vga_set_state = &r100_vga_set_state,
  185. .asic_reset = &r100_asic_reset,
  186. .ioctl_wait_idle = NULL,
  187. .gui_idle = &r100_gui_idle,
  188. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  189. .gart = {
  190. .tlb_flush = &r100_pci_gart_tlb_flush,
  191. .set_page = &r100_pci_gart_set_page,
  192. },
  193. .ring = {
  194. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  195. },
  196. .irq = {
  197. .set = &r100_irq_set,
  198. .process = &r100_irq_process,
  199. },
  200. .display = {
  201. .bandwidth_update = &r100_bandwidth_update,
  202. .get_vblank_counter = &r100_get_vblank_counter,
  203. .wait_for_vblank = &r100_wait_for_vblank,
  204. .set_backlight_level = &radeon_legacy_set_backlight_level,
  205. .get_backlight_level = &radeon_legacy_get_backlight_level,
  206. },
  207. .copy = {
  208. .blit = &r100_copy_blit,
  209. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  210. .dma = NULL,
  211. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  212. .copy = &r100_copy_blit,
  213. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  214. },
  215. .surface = {
  216. .set_reg = r100_set_surface_reg,
  217. .clear_reg = r100_clear_surface_reg,
  218. },
  219. .hpd = {
  220. .init = &r100_hpd_init,
  221. .fini = &r100_hpd_fini,
  222. .sense = &r100_hpd_sense,
  223. .set_polarity = &r100_hpd_set_polarity,
  224. },
  225. .pm = {
  226. .misc = &r100_pm_misc,
  227. .prepare = &r100_pm_prepare,
  228. .finish = &r100_pm_finish,
  229. .init_profile = &r100_pm_init_profile,
  230. .get_dynpm_state = &r100_pm_get_dynpm_state,
  231. .get_engine_clock = &radeon_legacy_get_engine_clock,
  232. .set_engine_clock = &radeon_legacy_set_engine_clock,
  233. .get_memory_clock = &radeon_legacy_get_memory_clock,
  234. .set_memory_clock = NULL,
  235. .get_pcie_lanes = NULL,
  236. .set_pcie_lanes = NULL,
  237. .set_clock_gating = &radeon_legacy_set_clock_gating,
  238. },
  239. .pflip = {
  240. .page_flip = &r100_page_flip,
  241. .page_flip_pending = &r100_page_flip_pending,
  242. },
  243. };
  244. static struct radeon_asic r200_asic = {
  245. .init = &r100_init,
  246. .fini = &r100_fini,
  247. .suspend = &r100_suspend,
  248. .resume = &r100_resume,
  249. .vga_set_state = &r100_vga_set_state,
  250. .asic_reset = &r100_asic_reset,
  251. .ioctl_wait_idle = NULL,
  252. .gui_idle = &r100_gui_idle,
  253. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  254. .gart = {
  255. .tlb_flush = &r100_pci_gart_tlb_flush,
  256. .set_page = &r100_pci_gart_set_page,
  257. },
  258. .ring = {
  259. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  260. },
  261. .irq = {
  262. .set = &r100_irq_set,
  263. .process = &r100_irq_process,
  264. },
  265. .display = {
  266. .bandwidth_update = &r100_bandwidth_update,
  267. .get_vblank_counter = &r100_get_vblank_counter,
  268. .wait_for_vblank = &r100_wait_for_vblank,
  269. .set_backlight_level = &radeon_legacy_set_backlight_level,
  270. .get_backlight_level = &radeon_legacy_get_backlight_level,
  271. },
  272. .copy = {
  273. .blit = &r100_copy_blit,
  274. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  275. .dma = &r200_copy_dma,
  276. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  277. .copy = &r100_copy_blit,
  278. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  279. },
  280. .surface = {
  281. .set_reg = r100_set_surface_reg,
  282. .clear_reg = r100_clear_surface_reg,
  283. },
  284. .hpd = {
  285. .init = &r100_hpd_init,
  286. .fini = &r100_hpd_fini,
  287. .sense = &r100_hpd_sense,
  288. .set_polarity = &r100_hpd_set_polarity,
  289. },
  290. .pm = {
  291. .misc = &r100_pm_misc,
  292. .prepare = &r100_pm_prepare,
  293. .finish = &r100_pm_finish,
  294. .init_profile = &r100_pm_init_profile,
  295. .get_dynpm_state = &r100_pm_get_dynpm_state,
  296. .get_engine_clock = &radeon_legacy_get_engine_clock,
  297. .set_engine_clock = &radeon_legacy_set_engine_clock,
  298. .get_memory_clock = &radeon_legacy_get_memory_clock,
  299. .set_memory_clock = NULL,
  300. .get_pcie_lanes = NULL,
  301. .set_pcie_lanes = NULL,
  302. .set_clock_gating = &radeon_legacy_set_clock_gating,
  303. },
  304. .pflip = {
  305. .page_flip = &r100_page_flip,
  306. .page_flip_pending = &r100_page_flip_pending,
  307. },
  308. };
  309. static struct radeon_asic_ring r300_gfx_ring = {
  310. .ib_execute = &r100_ring_ib_execute,
  311. .emit_fence = &r300_fence_ring_emit,
  312. .emit_semaphore = &r100_semaphore_ring_emit,
  313. .cs_parse = &r300_cs_parse,
  314. .ring_start = &r300_ring_start,
  315. .ring_test = &r100_ring_test,
  316. .ib_test = &r100_ib_test,
  317. .is_lockup = &r100_gpu_is_lockup,
  318. .get_rptr = &r100_gfx_get_rptr,
  319. .get_wptr = &r100_gfx_get_wptr,
  320. .set_wptr = &r100_gfx_set_wptr,
  321. };
  322. static struct radeon_asic r300_asic = {
  323. .init = &r300_init,
  324. .fini = &r300_fini,
  325. .suspend = &r300_suspend,
  326. .resume = &r300_resume,
  327. .vga_set_state = &r100_vga_set_state,
  328. .asic_reset = &r300_asic_reset,
  329. .ioctl_wait_idle = NULL,
  330. .gui_idle = &r100_gui_idle,
  331. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  332. .gart = {
  333. .tlb_flush = &r100_pci_gart_tlb_flush,
  334. .set_page = &r100_pci_gart_set_page,
  335. },
  336. .ring = {
  337. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  338. },
  339. .irq = {
  340. .set = &r100_irq_set,
  341. .process = &r100_irq_process,
  342. },
  343. .display = {
  344. .bandwidth_update = &r100_bandwidth_update,
  345. .get_vblank_counter = &r100_get_vblank_counter,
  346. .wait_for_vblank = &r100_wait_for_vblank,
  347. .set_backlight_level = &radeon_legacy_set_backlight_level,
  348. .get_backlight_level = &radeon_legacy_get_backlight_level,
  349. },
  350. .copy = {
  351. .blit = &r100_copy_blit,
  352. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  353. .dma = &r200_copy_dma,
  354. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  355. .copy = &r100_copy_blit,
  356. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  357. },
  358. .surface = {
  359. .set_reg = r100_set_surface_reg,
  360. .clear_reg = r100_clear_surface_reg,
  361. },
  362. .hpd = {
  363. .init = &r100_hpd_init,
  364. .fini = &r100_hpd_fini,
  365. .sense = &r100_hpd_sense,
  366. .set_polarity = &r100_hpd_set_polarity,
  367. },
  368. .pm = {
  369. .misc = &r100_pm_misc,
  370. .prepare = &r100_pm_prepare,
  371. .finish = &r100_pm_finish,
  372. .init_profile = &r100_pm_init_profile,
  373. .get_dynpm_state = &r100_pm_get_dynpm_state,
  374. .get_engine_clock = &radeon_legacy_get_engine_clock,
  375. .set_engine_clock = &radeon_legacy_set_engine_clock,
  376. .get_memory_clock = &radeon_legacy_get_memory_clock,
  377. .set_memory_clock = NULL,
  378. .get_pcie_lanes = &rv370_get_pcie_lanes,
  379. .set_pcie_lanes = &rv370_set_pcie_lanes,
  380. .set_clock_gating = &radeon_legacy_set_clock_gating,
  381. },
  382. .pflip = {
  383. .page_flip = &r100_page_flip,
  384. .page_flip_pending = &r100_page_flip_pending,
  385. },
  386. };
  387. static struct radeon_asic r300_asic_pcie = {
  388. .init = &r300_init,
  389. .fini = &r300_fini,
  390. .suspend = &r300_suspend,
  391. .resume = &r300_resume,
  392. .vga_set_state = &r100_vga_set_state,
  393. .asic_reset = &r300_asic_reset,
  394. .ioctl_wait_idle = NULL,
  395. .gui_idle = &r100_gui_idle,
  396. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  397. .gart = {
  398. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  399. .set_page = &rv370_pcie_gart_set_page,
  400. },
  401. .ring = {
  402. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  403. },
  404. .irq = {
  405. .set = &r100_irq_set,
  406. .process = &r100_irq_process,
  407. },
  408. .display = {
  409. .bandwidth_update = &r100_bandwidth_update,
  410. .get_vblank_counter = &r100_get_vblank_counter,
  411. .wait_for_vblank = &r100_wait_for_vblank,
  412. .set_backlight_level = &radeon_legacy_set_backlight_level,
  413. .get_backlight_level = &radeon_legacy_get_backlight_level,
  414. },
  415. .copy = {
  416. .blit = &r100_copy_blit,
  417. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  418. .dma = &r200_copy_dma,
  419. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  420. .copy = &r100_copy_blit,
  421. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  422. },
  423. .surface = {
  424. .set_reg = r100_set_surface_reg,
  425. .clear_reg = r100_clear_surface_reg,
  426. },
  427. .hpd = {
  428. .init = &r100_hpd_init,
  429. .fini = &r100_hpd_fini,
  430. .sense = &r100_hpd_sense,
  431. .set_polarity = &r100_hpd_set_polarity,
  432. },
  433. .pm = {
  434. .misc = &r100_pm_misc,
  435. .prepare = &r100_pm_prepare,
  436. .finish = &r100_pm_finish,
  437. .init_profile = &r100_pm_init_profile,
  438. .get_dynpm_state = &r100_pm_get_dynpm_state,
  439. .get_engine_clock = &radeon_legacy_get_engine_clock,
  440. .set_engine_clock = &radeon_legacy_set_engine_clock,
  441. .get_memory_clock = &radeon_legacy_get_memory_clock,
  442. .set_memory_clock = NULL,
  443. .get_pcie_lanes = &rv370_get_pcie_lanes,
  444. .set_pcie_lanes = &rv370_set_pcie_lanes,
  445. .set_clock_gating = &radeon_legacy_set_clock_gating,
  446. },
  447. .pflip = {
  448. .page_flip = &r100_page_flip,
  449. .page_flip_pending = &r100_page_flip_pending,
  450. },
  451. };
  452. static struct radeon_asic r420_asic = {
  453. .init = &r420_init,
  454. .fini = &r420_fini,
  455. .suspend = &r420_suspend,
  456. .resume = &r420_resume,
  457. .vga_set_state = &r100_vga_set_state,
  458. .asic_reset = &r300_asic_reset,
  459. .ioctl_wait_idle = NULL,
  460. .gui_idle = &r100_gui_idle,
  461. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  462. .gart = {
  463. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  464. .set_page = &rv370_pcie_gart_set_page,
  465. },
  466. .ring = {
  467. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  468. },
  469. .irq = {
  470. .set = &r100_irq_set,
  471. .process = &r100_irq_process,
  472. },
  473. .display = {
  474. .bandwidth_update = &r100_bandwidth_update,
  475. .get_vblank_counter = &r100_get_vblank_counter,
  476. .wait_for_vblank = &r100_wait_for_vblank,
  477. .set_backlight_level = &atombios_set_backlight_level,
  478. .get_backlight_level = &atombios_get_backlight_level,
  479. },
  480. .copy = {
  481. .blit = &r100_copy_blit,
  482. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  483. .dma = &r200_copy_dma,
  484. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  485. .copy = &r100_copy_blit,
  486. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  487. },
  488. .surface = {
  489. .set_reg = r100_set_surface_reg,
  490. .clear_reg = r100_clear_surface_reg,
  491. },
  492. .hpd = {
  493. .init = &r100_hpd_init,
  494. .fini = &r100_hpd_fini,
  495. .sense = &r100_hpd_sense,
  496. .set_polarity = &r100_hpd_set_polarity,
  497. },
  498. .pm = {
  499. .misc = &r100_pm_misc,
  500. .prepare = &r100_pm_prepare,
  501. .finish = &r100_pm_finish,
  502. .init_profile = &r420_pm_init_profile,
  503. .get_dynpm_state = &r100_pm_get_dynpm_state,
  504. .get_engine_clock = &radeon_atom_get_engine_clock,
  505. .set_engine_clock = &radeon_atom_set_engine_clock,
  506. .get_memory_clock = &radeon_atom_get_memory_clock,
  507. .set_memory_clock = &radeon_atom_set_memory_clock,
  508. .get_pcie_lanes = &rv370_get_pcie_lanes,
  509. .set_pcie_lanes = &rv370_set_pcie_lanes,
  510. .set_clock_gating = &radeon_atom_set_clock_gating,
  511. },
  512. .pflip = {
  513. .page_flip = &r100_page_flip,
  514. .page_flip_pending = &r100_page_flip_pending,
  515. },
  516. };
  517. static struct radeon_asic rs400_asic = {
  518. .init = &rs400_init,
  519. .fini = &rs400_fini,
  520. .suspend = &rs400_suspend,
  521. .resume = &rs400_resume,
  522. .vga_set_state = &r100_vga_set_state,
  523. .asic_reset = &r300_asic_reset,
  524. .ioctl_wait_idle = NULL,
  525. .gui_idle = &r100_gui_idle,
  526. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  527. .gart = {
  528. .tlb_flush = &rs400_gart_tlb_flush,
  529. .set_page = &rs400_gart_set_page,
  530. },
  531. .ring = {
  532. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  533. },
  534. .irq = {
  535. .set = &r100_irq_set,
  536. .process = &r100_irq_process,
  537. },
  538. .display = {
  539. .bandwidth_update = &r100_bandwidth_update,
  540. .get_vblank_counter = &r100_get_vblank_counter,
  541. .wait_for_vblank = &r100_wait_for_vblank,
  542. .set_backlight_level = &radeon_legacy_set_backlight_level,
  543. .get_backlight_level = &radeon_legacy_get_backlight_level,
  544. },
  545. .copy = {
  546. .blit = &r100_copy_blit,
  547. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  548. .dma = &r200_copy_dma,
  549. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  550. .copy = &r100_copy_blit,
  551. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  552. },
  553. .surface = {
  554. .set_reg = r100_set_surface_reg,
  555. .clear_reg = r100_clear_surface_reg,
  556. },
  557. .hpd = {
  558. .init = &r100_hpd_init,
  559. .fini = &r100_hpd_fini,
  560. .sense = &r100_hpd_sense,
  561. .set_polarity = &r100_hpd_set_polarity,
  562. },
  563. .pm = {
  564. .misc = &r100_pm_misc,
  565. .prepare = &r100_pm_prepare,
  566. .finish = &r100_pm_finish,
  567. .init_profile = &r100_pm_init_profile,
  568. .get_dynpm_state = &r100_pm_get_dynpm_state,
  569. .get_engine_clock = &radeon_legacy_get_engine_clock,
  570. .set_engine_clock = &radeon_legacy_set_engine_clock,
  571. .get_memory_clock = &radeon_legacy_get_memory_clock,
  572. .set_memory_clock = NULL,
  573. .get_pcie_lanes = NULL,
  574. .set_pcie_lanes = NULL,
  575. .set_clock_gating = &radeon_legacy_set_clock_gating,
  576. },
  577. .pflip = {
  578. .page_flip = &r100_page_flip,
  579. .page_flip_pending = &r100_page_flip_pending,
  580. },
  581. };
  582. static struct radeon_asic rs600_asic = {
  583. .init = &rs600_init,
  584. .fini = &rs600_fini,
  585. .suspend = &rs600_suspend,
  586. .resume = &rs600_resume,
  587. .vga_set_state = &r100_vga_set_state,
  588. .asic_reset = &rs600_asic_reset,
  589. .ioctl_wait_idle = NULL,
  590. .gui_idle = &r100_gui_idle,
  591. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  592. .gart = {
  593. .tlb_flush = &rs600_gart_tlb_flush,
  594. .set_page = &rs600_gart_set_page,
  595. },
  596. .ring = {
  597. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  598. },
  599. .irq = {
  600. .set = &rs600_irq_set,
  601. .process = &rs600_irq_process,
  602. },
  603. .display = {
  604. .bandwidth_update = &rs600_bandwidth_update,
  605. .get_vblank_counter = &rs600_get_vblank_counter,
  606. .wait_for_vblank = &avivo_wait_for_vblank,
  607. .set_backlight_level = &atombios_set_backlight_level,
  608. .get_backlight_level = &atombios_get_backlight_level,
  609. .hdmi_enable = &r600_hdmi_enable,
  610. .hdmi_setmode = &r600_hdmi_setmode,
  611. },
  612. .copy = {
  613. .blit = &r100_copy_blit,
  614. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  615. .dma = &r200_copy_dma,
  616. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  617. .copy = &r100_copy_blit,
  618. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  619. },
  620. .surface = {
  621. .set_reg = r100_set_surface_reg,
  622. .clear_reg = r100_clear_surface_reg,
  623. },
  624. .hpd = {
  625. .init = &rs600_hpd_init,
  626. .fini = &rs600_hpd_fini,
  627. .sense = &rs600_hpd_sense,
  628. .set_polarity = &rs600_hpd_set_polarity,
  629. },
  630. .pm = {
  631. .misc = &rs600_pm_misc,
  632. .prepare = &rs600_pm_prepare,
  633. .finish = &rs600_pm_finish,
  634. .init_profile = &r420_pm_init_profile,
  635. .get_dynpm_state = &r100_pm_get_dynpm_state,
  636. .get_engine_clock = &radeon_atom_get_engine_clock,
  637. .set_engine_clock = &radeon_atom_set_engine_clock,
  638. .get_memory_clock = &radeon_atom_get_memory_clock,
  639. .set_memory_clock = &radeon_atom_set_memory_clock,
  640. .get_pcie_lanes = NULL,
  641. .set_pcie_lanes = NULL,
  642. .set_clock_gating = &radeon_atom_set_clock_gating,
  643. },
  644. .pflip = {
  645. .page_flip = &rs600_page_flip,
  646. .page_flip_pending = &rs600_page_flip_pending,
  647. },
  648. };
  649. static struct radeon_asic rs690_asic = {
  650. .init = &rs690_init,
  651. .fini = &rs690_fini,
  652. .suspend = &rs690_suspend,
  653. .resume = &rs690_resume,
  654. .vga_set_state = &r100_vga_set_state,
  655. .asic_reset = &rs600_asic_reset,
  656. .ioctl_wait_idle = NULL,
  657. .gui_idle = &r100_gui_idle,
  658. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  659. .gart = {
  660. .tlb_flush = &rs400_gart_tlb_flush,
  661. .set_page = &rs400_gart_set_page,
  662. },
  663. .ring = {
  664. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  665. },
  666. .irq = {
  667. .set = &rs600_irq_set,
  668. .process = &rs600_irq_process,
  669. },
  670. .display = {
  671. .get_vblank_counter = &rs600_get_vblank_counter,
  672. .bandwidth_update = &rs690_bandwidth_update,
  673. .wait_for_vblank = &avivo_wait_for_vblank,
  674. .set_backlight_level = &atombios_set_backlight_level,
  675. .get_backlight_level = &atombios_get_backlight_level,
  676. .hdmi_enable = &r600_hdmi_enable,
  677. .hdmi_setmode = &r600_hdmi_setmode,
  678. },
  679. .copy = {
  680. .blit = &r100_copy_blit,
  681. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  682. .dma = &r200_copy_dma,
  683. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  684. .copy = &r200_copy_dma,
  685. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  686. },
  687. .surface = {
  688. .set_reg = r100_set_surface_reg,
  689. .clear_reg = r100_clear_surface_reg,
  690. },
  691. .hpd = {
  692. .init = &rs600_hpd_init,
  693. .fini = &rs600_hpd_fini,
  694. .sense = &rs600_hpd_sense,
  695. .set_polarity = &rs600_hpd_set_polarity,
  696. },
  697. .pm = {
  698. .misc = &rs600_pm_misc,
  699. .prepare = &rs600_pm_prepare,
  700. .finish = &rs600_pm_finish,
  701. .init_profile = &r420_pm_init_profile,
  702. .get_dynpm_state = &r100_pm_get_dynpm_state,
  703. .get_engine_clock = &radeon_atom_get_engine_clock,
  704. .set_engine_clock = &radeon_atom_set_engine_clock,
  705. .get_memory_clock = &radeon_atom_get_memory_clock,
  706. .set_memory_clock = &radeon_atom_set_memory_clock,
  707. .get_pcie_lanes = NULL,
  708. .set_pcie_lanes = NULL,
  709. .set_clock_gating = &radeon_atom_set_clock_gating,
  710. },
  711. .pflip = {
  712. .page_flip = &rs600_page_flip,
  713. .page_flip_pending = &rs600_page_flip_pending,
  714. },
  715. };
  716. static struct radeon_asic rv515_asic = {
  717. .init = &rv515_init,
  718. .fini = &rv515_fini,
  719. .suspend = &rv515_suspend,
  720. .resume = &rv515_resume,
  721. .vga_set_state = &r100_vga_set_state,
  722. .asic_reset = &rs600_asic_reset,
  723. .ioctl_wait_idle = NULL,
  724. .gui_idle = &r100_gui_idle,
  725. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  726. .gart = {
  727. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  728. .set_page = &rv370_pcie_gart_set_page,
  729. },
  730. .ring = {
  731. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  732. },
  733. .irq = {
  734. .set = &rs600_irq_set,
  735. .process = &rs600_irq_process,
  736. },
  737. .display = {
  738. .get_vblank_counter = &rs600_get_vblank_counter,
  739. .bandwidth_update = &rv515_bandwidth_update,
  740. .wait_for_vblank = &avivo_wait_for_vblank,
  741. .set_backlight_level = &atombios_set_backlight_level,
  742. .get_backlight_level = &atombios_get_backlight_level,
  743. },
  744. .copy = {
  745. .blit = &r100_copy_blit,
  746. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  747. .dma = &r200_copy_dma,
  748. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  749. .copy = &r100_copy_blit,
  750. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  751. },
  752. .surface = {
  753. .set_reg = r100_set_surface_reg,
  754. .clear_reg = r100_clear_surface_reg,
  755. },
  756. .hpd = {
  757. .init = &rs600_hpd_init,
  758. .fini = &rs600_hpd_fini,
  759. .sense = &rs600_hpd_sense,
  760. .set_polarity = &rs600_hpd_set_polarity,
  761. },
  762. .pm = {
  763. .misc = &rs600_pm_misc,
  764. .prepare = &rs600_pm_prepare,
  765. .finish = &rs600_pm_finish,
  766. .init_profile = &r420_pm_init_profile,
  767. .get_dynpm_state = &r100_pm_get_dynpm_state,
  768. .get_engine_clock = &radeon_atom_get_engine_clock,
  769. .set_engine_clock = &radeon_atom_set_engine_clock,
  770. .get_memory_clock = &radeon_atom_get_memory_clock,
  771. .set_memory_clock = &radeon_atom_set_memory_clock,
  772. .get_pcie_lanes = &rv370_get_pcie_lanes,
  773. .set_pcie_lanes = &rv370_set_pcie_lanes,
  774. .set_clock_gating = &radeon_atom_set_clock_gating,
  775. },
  776. .pflip = {
  777. .page_flip = &rs600_page_flip,
  778. .page_flip_pending = &rs600_page_flip_pending,
  779. },
  780. };
  781. static struct radeon_asic r520_asic = {
  782. .init = &r520_init,
  783. .fini = &rv515_fini,
  784. .suspend = &rv515_suspend,
  785. .resume = &r520_resume,
  786. .vga_set_state = &r100_vga_set_state,
  787. .asic_reset = &rs600_asic_reset,
  788. .ioctl_wait_idle = NULL,
  789. .gui_idle = &r100_gui_idle,
  790. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  791. .gart = {
  792. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  793. .set_page = &rv370_pcie_gart_set_page,
  794. },
  795. .ring = {
  796. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  797. },
  798. .irq = {
  799. .set = &rs600_irq_set,
  800. .process = &rs600_irq_process,
  801. },
  802. .display = {
  803. .bandwidth_update = &rv515_bandwidth_update,
  804. .get_vblank_counter = &rs600_get_vblank_counter,
  805. .wait_for_vblank = &avivo_wait_for_vblank,
  806. .set_backlight_level = &atombios_set_backlight_level,
  807. .get_backlight_level = &atombios_get_backlight_level,
  808. },
  809. .copy = {
  810. .blit = &r100_copy_blit,
  811. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  812. .dma = &r200_copy_dma,
  813. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  814. .copy = &r100_copy_blit,
  815. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  816. },
  817. .surface = {
  818. .set_reg = r100_set_surface_reg,
  819. .clear_reg = r100_clear_surface_reg,
  820. },
  821. .hpd = {
  822. .init = &rs600_hpd_init,
  823. .fini = &rs600_hpd_fini,
  824. .sense = &rs600_hpd_sense,
  825. .set_polarity = &rs600_hpd_set_polarity,
  826. },
  827. .pm = {
  828. .misc = &rs600_pm_misc,
  829. .prepare = &rs600_pm_prepare,
  830. .finish = &rs600_pm_finish,
  831. .init_profile = &r420_pm_init_profile,
  832. .get_dynpm_state = &r100_pm_get_dynpm_state,
  833. .get_engine_clock = &radeon_atom_get_engine_clock,
  834. .set_engine_clock = &radeon_atom_set_engine_clock,
  835. .get_memory_clock = &radeon_atom_get_memory_clock,
  836. .set_memory_clock = &radeon_atom_set_memory_clock,
  837. .get_pcie_lanes = &rv370_get_pcie_lanes,
  838. .set_pcie_lanes = &rv370_set_pcie_lanes,
  839. .set_clock_gating = &radeon_atom_set_clock_gating,
  840. },
  841. .pflip = {
  842. .page_flip = &rs600_page_flip,
  843. .page_flip_pending = &rs600_page_flip_pending,
  844. },
  845. };
  846. static struct radeon_asic_ring r600_gfx_ring = {
  847. .ib_execute = &r600_ring_ib_execute,
  848. .emit_fence = &r600_fence_ring_emit,
  849. .emit_semaphore = &r600_semaphore_ring_emit,
  850. .cs_parse = &r600_cs_parse,
  851. .ring_test = &r600_ring_test,
  852. .ib_test = &r600_ib_test,
  853. .is_lockup = &r600_gfx_is_lockup,
  854. .get_rptr = &r600_gfx_get_rptr,
  855. .get_wptr = &r600_gfx_get_wptr,
  856. .set_wptr = &r600_gfx_set_wptr,
  857. };
  858. static struct radeon_asic_ring r600_dma_ring = {
  859. .ib_execute = &r600_dma_ring_ib_execute,
  860. .emit_fence = &r600_dma_fence_ring_emit,
  861. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  862. .cs_parse = &r600_dma_cs_parse,
  863. .ring_test = &r600_dma_ring_test,
  864. .ib_test = &r600_dma_ib_test,
  865. .is_lockup = &r600_dma_is_lockup,
  866. .get_rptr = &r600_dma_get_rptr,
  867. .get_wptr = &r600_dma_get_wptr,
  868. .set_wptr = &r600_dma_set_wptr,
  869. };
  870. static struct radeon_asic r600_asic = {
  871. .init = &r600_init,
  872. .fini = &r600_fini,
  873. .suspend = &r600_suspend,
  874. .resume = &r600_resume,
  875. .vga_set_state = &r600_vga_set_state,
  876. .asic_reset = &r600_asic_reset,
  877. .ioctl_wait_idle = r600_ioctl_wait_idle,
  878. .gui_idle = &r600_gui_idle,
  879. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  880. .get_xclk = &r600_get_xclk,
  881. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  882. .gart = {
  883. .tlb_flush = &r600_pcie_gart_tlb_flush,
  884. .set_page = &rs600_gart_set_page,
  885. },
  886. .ring = {
  887. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  888. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  889. },
  890. .irq = {
  891. .set = &r600_irq_set,
  892. .process = &r600_irq_process,
  893. },
  894. .display = {
  895. .bandwidth_update = &rv515_bandwidth_update,
  896. .get_vblank_counter = &rs600_get_vblank_counter,
  897. .wait_for_vblank = &avivo_wait_for_vblank,
  898. .set_backlight_level = &atombios_set_backlight_level,
  899. .get_backlight_level = &atombios_get_backlight_level,
  900. .hdmi_enable = &r600_hdmi_enable,
  901. .hdmi_setmode = &r600_hdmi_setmode,
  902. },
  903. .copy = {
  904. .blit = &r600_copy_cpdma,
  905. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  906. .dma = &r600_copy_dma,
  907. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  908. .copy = &r600_copy_cpdma,
  909. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  910. },
  911. .surface = {
  912. .set_reg = r600_set_surface_reg,
  913. .clear_reg = r600_clear_surface_reg,
  914. },
  915. .hpd = {
  916. .init = &r600_hpd_init,
  917. .fini = &r600_hpd_fini,
  918. .sense = &r600_hpd_sense,
  919. .set_polarity = &r600_hpd_set_polarity,
  920. },
  921. .pm = {
  922. .misc = &r600_pm_misc,
  923. .prepare = &rs600_pm_prepare,
  924. .finish = &rs600_pm_finish,
  925. .init_profile = &r600_pm_init_profile,
  926. .get_dynpm_state = &r600_pm_get_dynpm_state,
  927. .get_engine_clock = &radeon_atom_get_engine_clock,
  928. .set_engine_clock = &radeon_atom_set_engine_clock,
  929. .get_memory_clock = &radeon_atom_get_memory_clock,
  930. .set_memory_clock = &radeon_atom_set_memory_clock,
  931. .get_pcie_lanes = &r600_get_pcie_lanes,
  932. .set_pcie_lanes = &r600_set_pcie_lanes,
  933. .set_clock_gating = NULL,
  934. .get_temperature = &rv6xx_get_temp,
  935. },
  936. .pflip = {
  937. .page_flip = &rs600_page_flip,
  938. .page_flip_pending = &rs600_page_flip_pending,
  939. },
  940. };
  941. static struct radeon_asic rv6xx_asic = {
  942. .init = &r600_init,
  943. .fini = &r600_fini,
  944. .suspend = &r600_suspend,
  945. .resume = &r600_resume,
  946. .vga_set_state = &r600_vga_set_state,
  947. .asic_reset = &r600_asic_reset,
  948. .ioctl_wait_idle = r600_ioctl_wait_idle,
  949. .gui_idle = &r600_gui_idle,
  950. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  951. .get_xclk = &r600_get_xclk,
  952. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  953. .gart = {
  954. .tlb_flush = &r600_pcie_gart_tlb_flush,
  955. .set_page = &rs600_gart_set_page,
  956. },
  957. .ring = {
  958. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  959. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  960. },
  961. .irq = {
  962. .set = &r600_irq_set,
  963. .process = &r600_irq_process,
  964. },
  965. .display = {
  966. .bandwidth_update = &rv515_bandwidth_update,
  967. .get_vblank_counter = &rs600_get_vblank_counter,
  968. .wait_for_vblank = &avivo_wait_for_vblank,
  969. .set_backlight_level = &atombios_set_backlight_level,
  970. .get_backlight_level = &atombios_get_backlight_level,
  971. .hdmi_enable = &r600_hdmi_enable,
  972. .hdmi_setmode = &r600_hdmi_setmode,
  973. },
  974. .copy = {
  975. .blit = &r600_copy_cpdma,
  976. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  977. .dma = &r600_copy_dma,
  978. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  979. .copy = &r600_copy_cpdma,
  980. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  981. },
  982. .surface = {
  983. .set_reg = r600_set_surface_reg,
  984. .clear_reg = r600_clear_surface_reg,
  985. },
  986. .hpd = {
  987. .init = &r600_hpd_init,
  988. .fini = &r600_hpd_fini,
  989. .sense = &r600_hpd_sense,
  990. .set_polarity = &r600_hpd_set_polarity,
  991. },
  992. .pm = {
  993. .misc = &r600_pm_misc,
  994. .prepare = &rs600_pm_prepare,
  995. .finish = &rs600_pm_finish,
  996. .init_profile = &r600_pm_init_profile,
  997. .get_dynpm_state = &r600_pm_get_dynpm_state,
  998. .get_engine_clock = &radeon_atom_get_engine_clock,
  999. .set_engine_clock = &radeon_atom_set_engine_clock,
  1000. .get_memory_clock = &radeon_atom_get_memory_clock,
  1001. .set_memory_clock = &radeon_atom_set_memory_clock,
  1002. .get_pcie_lanes = &r600_get_pcie_lanes,
  1003. .set_pcie_lanes = &r600_set_pcie_lanes,
  1004. .set_clock_gating = NULL,
  1005. .get_temperature = &rv6xx_get_temp,
  1006. .set_uvd_clocks = &r600_set_uvd_clocks,
  1007. },
  1008. .dpm = {
  1009. .init = &rv6xx_dpm_init,
  1010. .setup_asic = &rv6xx_setup_asic,
  1011. .enable = &rv6xx_dpm_enable,
  1012. .late_enable = &r600_dpm_late_enable,
  1013. .disable = &rv6xx_dpm_disable,
  1014. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1015. .set_power_state = &rv6xx_dpm_set_power_state,
  1016. .post_set_power_state = &r600_dpm_post_set_power_state,
  1017. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1018. .fini = &rv6xx_dpm_fini,
  1019. .get_sclk = &rv6xx_dpm_get_sclk,
  1020. .get_mclk = &rv6xx_dpm_get_mclk,
  1021. .print_power_state = &rv6xx_dpm_print_power_state,
  1022. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1023. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1024. },
  1025. .pflip = {
  1026. .page_flip = &rs600_page_flip,
  1027. .page_flip_pending = &rs600_page_flip_pending,
  1028. },
  1029. };
  1030. static struct radeon_asic rs780_asic = {
  1031. .init = &r600_init,
  1032. .fini = &r600_fini,
  1033. .suspend = &r600_suspend,
  1034. .resume = &r600_resume,
  1035. .vga_set_state = &r600_vga_set_state,
  1036. .asic_reset = &r600_asic_reset,
  1037. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1038. .gui_idle = &r600_gui_idle,
  1039. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1040. .get_xclk = &r600_get_xclk,
  1041. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1042. .gart = {
  1043. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1044. .set_page = &rs600_gart_set_page,
  1045. },
  1046. .ring = {
  1047. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1048. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1049. },
  1050. .irq = {
  1051. .set = &r600_irq_set,
  1052. .process = &r600_irq_process,
  1053. },
  1054. .display = {
  1055. .bandwidth_update = &rs690_bandwidth_update,
  1056. .get_vblank_counter = &rs600_get_vblank_counter,
  1057. .wait_for_vblank = &avivo_wait_for_vblank,
  1058. .set_backlight_level = &atombios_set_backlight_level,
  1059. .get_backlight_level = &atombios_get_backlight_level,
  1060. .hdmi_enable = &r600_hdmi_enable,
  1061. .hdmi_setmode = &r600_hdmi_setmode,
  1062. },
  1063. .copy = {
  1064. .blit = &r600_copy_cpdma,
  1065. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1066. .dma = &r600_copy_dma,
  1067. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1068. .copy = &r600_copy_cpdma,
  1069. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1070. },
  1071. .surface = {
  1072. .set_reg = r600_set_surface_reg,
  1073. .clear_reg = r600_clear_surface_reg,
  1074. },
  1075. .hpd = {
  1076. .init = &r600_hpd_init,
  1077. .fini = &r600_hpd_fini,
  1078. .sense = &r600_hpd_sense,
  1079. .set_polarity = &r600_hpd_set_polarity,
  1080. },
  1081. .pm = {
  1082. .misc = &r600_pm_misc,
  1083. .prepare = &rs600_pm_prepare,
  1084. .finish = &rs600_pm_finish,
  1085. .init_profile = &rs780_pm_init_profile,
  1086. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1087. .get_engine_clock = &radeon_atom_get_engine_clock,
  1088. .set_engine_clock = &radeon_atom_set_engine_clock,
  1089. .get_memory_clock = NULL,
  1090. .set_memory_clock = NULL,
  1091. .get_pcie_lanes = NULL,
  1092. .set_pcie_lanes = NULL,
  1093. .set_clock_gating = NULL,
  1094. .get_temperature = &rv6xx_get_temp,
  1095. .set_uvd_clocks = &r600_set_uvd_clocks,
  1096. },
  1097. .dpm = {
  1098. .init = &rs780_dpm_init,
  1099. .setup_asic = &rs780_dpm_setup_asic,
  1100. .enable = &rs780_dpm_enable,
  1101. .late_enable = &r600_dpm_late_enable,
  1102. .disable = &rs780_dpm_disable,
  1103. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1104. .set_power_state = &rs780_dpm_set_power_state,
  1105. .post_set_power_state = &r600_dpm_post_set_power_state,
  1106. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1107. .fini = &rs780_dpm_fini,
  1108. .get_sclk = &rs780_dpm_get_sclk,
  1109. .get_mclk = &rs780_dpm_get_mclk,
  1110. .print_power_state = &rs780_dpm_print_power_state,
  1111. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1112. .force_performance_level = &rs780_dpm_force_performance_level,
  1113. },
  1114. .pflip = {
  1115. .page_flip = &rs600_page_flip,
  1116. .page_flip_pending = &rs600_page_flip_pending,
  1117. },
  1118. };
  1119. static struct radeon_asic_ring rv770_uvd_ring = {
  1120. .ib_execute = &uvd_v1_0_ib_execute,
  1121. .emit_fence = &uvd_v2_2_fence_emit,
  1122. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  1123. .cs_parse = &radeon_uvd_cs_parse,
  1124. .ring_test = &uvd_v1_0_ring_test,
  1125. .ib_test = &uvd_v1_0_ib_test,
  1126. .is_lockup = &radeon_ring_test_lockup,
  1127. .get_rptr = &uvd_v1_0_get_rptr,
  1128. .get_wptr = &uvd_v1_0_get_wptr,
  1129. .set_wptr = &uvd_v1_0_set_wptr,
  1130. };
  1131. static struct radeon_asic rv770_asic = {
  1132. .init = &rv770_init,
  1133. .fini = &rv770_fini,
  1134. .suspend = &rv770_suspend,
  1135. .resume = &rv770_resume,
  1136. .asic_reset = &r600_asic_reset,
  1137. .vga_set_state = &r600_vga_set_state,
  1138. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1139. .gui_idle = &r600_gui_idle,
  1140. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1141. .get_xclk = &rv770_get_xclk,
  1142. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1143. .gart = {
  1144. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1145. .set_page = &rs600_gart_set_page,
  1146. },
  1147. .ring = {
  1148. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1149. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1150. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1151. },
  1152. .irq = {
  1153. .set = &r600_irq_set,
  1154. .process = &r600_irq_process,
  1155. },
  1156. .display = {
  1157. .bandwidth_update = &rv515_bandwidth_update,
  1158. .get_vblank_counter = &rs600_get_vblank_counter,
  1159. .wait_for_vblank = &avivo_wait_for_vblank,
  1160. .set_backlight_level = &atombios_set_backlight_level,
  1161. .get_backlight_level = &atombios_get_backlight_level,
  1162. .hdmi_enable = &r600_hdmi_enable,
  1163. .hdmi_setmode = &dce3_1_hdmi_setmode,
  1164. },
  1165. .copy = {
  1166. .blit = &r600_copy_cpdma,
  1167. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1168. .dma = &rv770_copy_dma,
  1169. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1170. .copy = &rv770_copy_dma,
  1171. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1172. },
  1173. .surface = {
  1174. .set_reg = r600_set_surface_reg,
  1175. .clear_reg = r600_clear_surface_reg,
  1176. },
  1177. .hpd = {
  1178. .init = &r600_hpd_init,
  1179. .fini = &r600_hpd_fini,
  1180. .sense = &r600_hpd_sense,
  1181. .set_polarity = &r600_hpd_set_polarity,
  1182. },
  1183. .pm = {
  1184. .misc = &rv770_pm_misc,
  1185. .prepare = &rs600_pm_prepare,
  1186. .finish = &rs600_pm_finish,
  1187. .init_profile = &r600_pm_init_profile,
  1188. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1189. .get_engine_clock = &radeon_atom_get_engine_clock,
  1190. .set_engine_clock = &radeon_atom_set_engine_clock,
  1191. .get_memory_clock = &radeon_atom_get_memory_clock,
  1192. .set_memory_clock = &radeon_atom_set_memory_clock,
  1193. .get_pcie_lanes = &r600_get_pcie_lanes,
  1194. .set_pcie_lanes = &r600_set_pcie_lanes,
  1195. .set_clock_gating = &radeon_atom_set_clock_gating,
  1196. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1197. .get_temperature = &rv770_get_temp,
  1198. },
  1199. .dpm = {
  1200. .init = &rv770_dpm_init,
  1201. .setup_asic = &rv770_dpm_setup_asic,
  1202. .enable = &rv770_dpm_enable,
  1203. .late_enable = &rv770_dpm_late_enable,
  1204. .disable = &rv770_dpm_disable,
  1205. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1206. .set_power_state = &rv770_dpm_set_power_state,
  1207. .post_set_power_state = &r600_dpm_post_set_power_state,
  1208. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1209. .fini = &rv770_dpm_fini,
  1210. .get_sclk = &rv770_dpm_get_sclk,
  1211. .get_mclk = &rv770_dpm_get_mclk,
  1212. .print_power_state = &rv770_dpm_print_power_state,
  1213. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1214. .force_performance_level = &rv770_dpm_force_performance_level,
  1215. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1216. },
  1217. .pflip = {
  1218. .page_flip = &rv770_page_flip,
  1219. .page_flip_pending = &rv770_page_flip_pending,
  1220. },
  1221. };
  1222. static struct radeon_asic_ring evergreen_gfx_ring = {
  1223. .ib_execute = &evergreen_ring_ib_execute,
  1224. .emit_fence = &r600_fence_ring_emit,
  1225. .emit_semaphore = &r600_semaphore_ring_emit,
  1226. .cs_parse = &evergreen_cs_parse,
  1227. .ring_test = &r600_ring_test,
  1228. .ib_test = &r600_ib_test,
  1229. .is_lockup = &evergreen_gfx_is_lockup,
  1230. .get_rptr = &r600_gfx_get_rptr,
  1231. .get_wptr = &r600_gfx_get_wptr,
  1232. .set_wptr = &r600_gfx_set_wptr,
  1233. };
  1234. static struct radeon_asic_ring evergreen_dma_ring = {
  1235. .ib_execute = &evergreen_dma_ring_ib_execute,
  1236. .emit_fence = &evergreen_dma_fence_ring_emit,
  1237. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1238. .cs_parse = &evergreen_dma_cs_parse,
  1239. .ring_test = &r600_dma_ring_test,
  1240. .ib_test = &r600_dma_ib_test,
  1241. .is_lockup = &evergreen_dma_is_lockup,
  1242. .get_rptr = &r600_dma_get_rptr,
  1243. .get_wptr = &r600_dma_get_wptr,
  1244. .set_wptr = &r600_dma_set_wptr,
  1245. };
  1246. static struct radeon_asic evergreen_asic = {
  1247. .init = &evergreen_init,
  1248. .fini = &evergreen_fini,
  1249. .suspend = &evergreen_suspend,
  1250. .resume = &evergreen_resume,
  1251. .asic_reset = &evergreen_asic_reset,
  1252. .vga_set_state = &r600_vga_set_state,
  1253. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1254. .gui_idle = &r600_gui_idle,
  1255. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1256. .get_xclk = &rv770_get_xclk,
  1257. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1258. .gart = {
  1259. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1260. .set_page = &rs600_gart_set_page,
  1261. },
  1262. .ring = {
  1263. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1264. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1265. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1266. },
  1267. .irq = {
  1268. .set = &evergreen_irq_set,
  1269. .process = &evergreen_irq_process,
  1270. },
  1271. .display = {
  1272. .bandwidth_update = &evergreen_bandwidth_update,
  1273. .get_vblank_counter = &evergreen_get_vblank_counter,
  1274. .wait_for_vblank = &dce4_wait_for_vblank,
  1275. .set_backlight_level = &atombios_set_backlight_level,
  1276. .get_backlight_level = &atombios_get_backlight_level,
  1277. .hdmi_enable = &evergreen_hdmi_enable,
  1278. .hdmi_setmode = &evergreen_hdmi_setmode,
  1279. },
  1280. .copy = {
  1281. .blit = &r600_copy_cpdma,
  1282. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1283. .dma = &evergreen_copy_dma,
  1284. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1285. .copy = &evergreen_copy_dma,
  1286. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1287. },
  1288. .surface = {
  1289. .set_reg = r600_set_surface_reg,
  1290. .clear_reg = r600_clear_surface_reg,
  1291. },
  1292. .hpd = {
  1293. .init = &evergreen_hpd_init,
  1294. .fini = &evergreen_hpd_fini,
  1295. .sense = &evergreen_hpd_sense,
  1296. .set_polarity = &evergreen_hpd_set_polarity,
  1297. },
  1298. .pm = {
  1299. .misc = &evergreen_pm_misc,
  1300. .prepare = &evergreen_pm_prepare,
  1301. .finish = &evergreen_pm_finish,
  1302. .init_profile = &r600_pm_init_profile,
  1303. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1304. .get_engine_clock = &radeon_atom_get_engine_clock,
  1305. .set_engine_clock = &radeon_atom_set_engine_clock,
  1306. .get_memory_clock = &radeon_atom_get_memory_clock,
  1307. .set_memory_clock = &radeon_atom_set_memory_clock,
  1308. .get_pcie_lanes = &r600_get_pcie_lanes,
  1309. .set_pcie_lanes = &r600_set_pcie_lanes,
  1310. .set_clock_gating = NULL,
  1311. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1312. .get_temperature = &evergreen_get_temp,
  1313. },
  1314. .dpm = {
  1315. .init = &cypress_dpm_init,
  1316. .setup_asic = &cypress_dpm_setup_asic,
  1317. .enable = &cypress_dpm_enable,
  1318. .late_enable = &rv770_dpm_late_enable,
  1319. .disable = &cypress_dpm_disable,
  1320. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1321. .set_power_state = &cypress_dpm_set_power_state,
  1322. .post_set_power_state = &r600_dpm_post_set_power_state,
  1323. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1324. .fini = &cypress_dpm_fini,
  1325. .get_sclk = &rv770_dpm_get_sclk,
  1326. .get_mclk = &rv770_dpm_get_mclk,
  1327. .print_power_state = &rv770_dpm_print_power_state,
  1328. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1329. .force_performance_level = &rv770_dpm_force_performance_level,
  1330. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1331. },
  1332. .pflip = {
  1333. .page_flip = &evergreen_page_flip,
  1334. .page_flip_pending = &evergreen_page_flip_pending,
  1335. },
  1336. };
  1337. static struct radeon_asic sumo_asic = {
  1338. .init = &evergreen_init,
  1339. .fini = &evergreen_fini,
  1340. .suspend = &evergreen_suspend,
  1341. .resume = &evergreen_resume,
  1342. .asic_reset = &evergreen_asic_reset,
  1343. .vga_set_state = &r600_vga_set_state,
  1344. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1345. .gui_idle = &r600_gui_idle,
  1346. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1347. .get_xclk = &r600_get_xclk,
  1348. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1349. .gart = {
  1350. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1351. .set_page = &rs600_gart_set_page,
  1352. },
  1353. .ring = {
  1354. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1355. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1356. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1357. },
  1358. .irq = {
  1359. .set = &evergreen_irq_set,
  1360. .process = &evergreen_irq_process,
  1361. },
  1362. .display = {
  1363. .bandwidth_update = &evergreen_bandwidth_update,
  1364. .get_vblank_counter = &evergreen_get_vblank_counter,
  1365. .wait_for_vblank = &dce4_wait_for_vblank,
  1366. .set_backlight_level = &atombios_set_backlight_level,
  1367. .get_backlight_level = &atombios_get_backlight_level,
  1368. .hdmi_enable = &evergreen_hdmi_enable,
  1369. .hdmi_setmode = &evergreen_hdmi_setmode,
  1370. },
  1371. .copy = {
  1372. .blit = &r600_copy_cpdma,
  1373. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1374. .dma = &evergreen_copy_dma,
  1375. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1376. .copy = &evergreen_copy_dma,
  1377. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1378. },
  1379. .surface = {
  1380. .set_reg = r600_set_surface_reg,
  1381. .clear_reg = r600_clear_surface_reg,
  1382. },
  1383. .hpd = {
  1384. .init = &evergreen_hpd_init,
  1385. .fini = &evergreen_hpd_fini,
  1386. .sense = &evergreen_hpd_sense,
  1387. .set_polarity = &evergreen_hpd_set_polarity,
  1388. },
  1389. .pm = {
  1390. .misc = &evergreen_pm_misc,
  1391. .prepare = &evergreen_pm_prepare,
  1392. .finish = &evergreen_pm_finish,
  1393. .init_profile = &sumo_pm_init_profile,
  1394. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1395. .get_engine_clock = &radeon_atom_get_engine_clock,
  1396. .set_engine_clock = &radeon_atom_set_engine_clock,
  1397. .get_memory_clock = NULL,
  1398. .set_memory_clock = NULL,
  1399. .get_pcie_lanes = NULL,
  1400. .set_pcie_lanes = NULL,
  1401. .set_clock_gating = NULL,
  1402. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1403. .get_temperature = &sumo_get_temp,
  1404. },
  1405. .dpm = {
  1406. .init = &sumo_dpm_init,
  1407. .setup_asic = &sumo_dpm_setup_asic,
  1408. .enable = &sumo_dpm_enable,
  1409. .late_enable = &sumo_dpm_late_enable,
  1410. .disable = &sumo_dpm_disable,
  1411. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1412. .set_power_state = &sumo_dpm_set_power_state,
  1413. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1414. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1415. .fini = &sumo_dpm_fini,
  1416. .get_sclk = &sumo_dpm_get_sclk,
  1417. .get_mclk = &sumo_dpm_get_mclk,
  1418. .print_power_state = &sumo_dpm_print_power_state,
  1419. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1420. .force_performance_level = &sumo_dpm_force_performance_level,
  1421. },
  1422. .pflip = {
  1423. .page_flip = &evergreen_page_flip,
  1424. .page_flip_pending = &evergreen_page_flip_pending,
  1425. },
  1426. };
  1427. static struct radeon_asic btc_asic = {
  1428. .init = &evergreen_init,
  1429. .fini = &evergreen_fini,
  1430. .suspend = &evergreen_suspend,
  1431. .resume = &evergreen_resume,
  1432. .asic_reset = &evergreen_asic_reset,
  1433. .vga_set_state = &r600_vga_set_state,
  1434. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1435. .gui_idle = &r600_gui_idle,
  1436. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1437. .get_xclk = &rv770_get_xclk,
  1438. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1439. .gart = {
  1440. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1441. .set_page = &rs600_gart_set_page,
  1442. },
  1443. .ring = {
  1444. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1445. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1446. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1447. },
  1448. .irq = {
  1449. .set = &evergreen_irq_set,
  1450. .process = &evergreen_irq_process,
  1451. },
  1452. .display = {
  1453. .bandwidth_update = &evergreen_bandwidth_update,
  1454. .get_vblank_counter = &evergreen_get_vblank_counter,
  1455. .wait_for_vblank = &dce4_wait_for_vblank,
  1456. .set_backlight_level = &atombios_set_backlight_level,
  1457. .get_backlight_level = &atombios_get_backlight_level,
  1458. .hdmi_enable = &evergreen_hdmi_enable,
  1459. .hdmi_setmode = &evergreen_hdmi_setmode,
  1460. },
  1461. .copy = {
  1462. .blit = &r600_copy_cpdma,
  1463. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1464. .dma = &evergreen_copy_dma,
  1465. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1466. .copy = &evergreen_copy_dma,
  1467. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1468. },
  1469. .surface = {
  1470. .set_reg = r600_set_surface_reg,
  1471. .clear_reg = r600_clear_surface_reg,
  1472. },
  1473. .hpd = {
  1474. .init = &evergreen_hpd_init,
  1475. .fini = &evergreen_hpd_fini,
  1476. .sense = &evergreen_hpd_sense,
  1477. .set_polarity = &evergreen_hpd_set_polarity,
  1478. },
  1479. .pm = {
  1480. .misc = &evergreen_pm_misc,
  1481. .prepare = &evergreen_pm_prepare,
  1482. .finish = &evergreen_pm_finish,
  1483. .init_profile = &btc_pm_init_profile,
  1484. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1485. .get_engine_clock = &radeon_atom_get_engine_clock,
  1486. .set_engine_clock = &radeon_atom_set_engine_clock,
  1487. .get_memory_clock = &radeon_atom_get_memory_clock,
  1488. .set_memory_clock = &radeon_atom_set_memory_clock,
  1489. .get_pcie_lanes = &r600_get_pcie_lanes,
  1490. .set_pcie_lanes = &r600_set_pcie_lanes,
  1491. .set_clock_gating = NULL,
  1492. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1493. .get_temperature = &evergreen_get_temp,
  1494. },
  1495. .dpm = {
  1496. .init = &btc_dpm_init,
  1497. .setup_asic = &btc_dpm_setup_asic,
  1498. .enable = &btc_dpm_enable,
  1499. .late_enable = &rv770_dpm_late_enable,
  1500. .disable = &btc_dpm_disable,
  1501. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1502. .set_power_state = &btc_dpm_set_power_state,
  1503. .post_set_power_state = &btc_dpm_post_set_power_state,
  1504. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1505. .fini = &btc_dpm_fini,
  1506. .get_sclk = &btc_dpm_get_sclk,
  1507. .get_mclk = &btc_dpm_get_mclk,
  1508. .print_power_state = &rv770_dpm_print_power_state,
  1509. .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
  1510. .force_performance_level = &rv770_dpm_force_performance_level,
  1511. .vblank_too_short = &btc_dpm_vblank_too_short,
  1512. },
  1513. .pflip = {
  1514. .page_flip = &evergreen_page_flip,
  1515. .page_flip_pending = &evergreen_page_flip_pending,
  1516. },
  1517. };
  1518. static struct radeon_asic_ring cayman_gfx_ring = {
  1519. .ib_execute = &cayman_ring_ib_execute,
  1520. .ib_parse = &evergreen_ib_parse,
  1521. .emit_fence = &cayman_fence_ring_emit,
  1522. .emit_semaphore = &r600_semaphore_ring_emit,
  1523. .cs_parse = &evergreen_cs_parse,
  1524. .ring_test = &r600_ring_test,
  1525. .ib_test = &r600_ib_test,
  1526. .is_lockup = &cayman_gfx_is_lockup,
  1527. .vm_flush = &cayman_vm_flush,
  1528. .get_rptr = &cayman_gfx_get_rptr,
  1529. .get_wptr = &cayman_gfx_get_wptr,
  1530. .set_wptr = &cayman_gfx_set_wptr,
  1531. };
  1532. static struct radeon_asic_ring cayman_dma_ring = {
  1533. .ib_execute = &cayman_dma_ring_ib_execute,
  1534. .ib_parse = &evergreen_dma_ib_parse,
  1535. .emit_fence = &evergreen_dma_fence_ring_emit,
  1536. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1537. .cs_parse = &evergreen_dma_cs_parse,
  1538. .ring_test = &r600_dma_ring_test,
  1539. .ib_test = &r600_dma_ib_test,
  1540. .is_lockup = &cayman_dma_is_lockup,
  1541. .vm_flush = &cayman_dma_vm_flush,
  1542. .get_rptr = &cayman_dma_get_rptr,
  1543. .get_wptr = &cayman_dma_get_wptr,
  1544. .set_wptr = &cayman_dma_set_wptr
  1545. };
  1546. static struct radeon_asic_ring cayman_uvd_ring = {
  1547. .ib_execute = &uvd_v1_0_ib_execute,
  1548. .emit_fence = &uvd_v2_2_fence_emit,
  1549. .emit_semaphore = &uvd_v3_1_semaphore_emit,
  1550. .cs_parse = &radeon_uvd_cs_parse,
  1551. .ring_test = &uvd_v1_0_ring_test,
  1552. .ib_test = &uvd_v1_0_ib_test,
  1553. .is_lockup = &radeon_ring_test_lockup,
  1554. .get_rptr = &uvd_v1_0_get_rptr,
  1555. .get_wptr = &uvd_v1_0_get_wptr,
  1556. .set_wptr = &uvd_v1_0_set_wptr,
  1557. };
  1558. static struct radeon_asic cayman_asic = {
  1559. .init = &cayman_init,
  1560. .fini = &cayman_fini,
  1561. .suspend = &cayman_suspend,
  1562. .resume = &cayman_resume,
  1563. .asic_reset = &cayman_asic_reset,
  1564. .vga_set_state = &r600_vga_set_state,
  1565. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1566. .gui_idle = &r600_gui_idle,
  1567. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1568. .get_xclk = &rv770_get_xclk,
  1569. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1570. .gart = {
  1571. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1572. .set_page = &rs600_gart_set_page,
  1573. },
  1574. .vm = {
  1575. .init = &cayman_vm_init,
  1576. .fini = &cayman_vm_fini,
  1577. .set_page = &cayman_dma_vm_set_page,
  1578. },
  1579. .ring = {
  1580. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1581. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1582. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1583. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1584. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1585. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1586. },
  1587. .irq = {
  1588. .set = &evergreen_irq_set,
  1589. .process = &evergreen_irq_process,
  1590. },
  1591. .display = {
  1592. .bandwidth_update = &evergreen_bandwidth_update,
  1593. .get_vblank_counter = &evergreen_get_vblank_counter,
  1594. .wait_for_vblank = &dce4_wait_for_vblank,
  1595. .set_backlight_level = &atombios_set_backlight_level,
  1596. .get_backlight_level = &atombios_get_backlight_level,
  1597. .hdmi_enable = &evergreen_hdmi_enable,
  1598. .hdmi_setmode = &evergreen_hdmi_setmode,
  1599. },
  1600. .copy = {
  1601. .blit = &r600_copy_cpdma,
  1602. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1603. .dma = &evergreen_copy_dma,
  1604. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1605. .copy = &evergreen_copy_dma,
  1606. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1607. },
  1608. .surface = {
  1609. .set_reg = r600_set_surface_reg,
  1610. .clear_reg = r600_clear_surface_reg,
  1611. },
  1612. .hpd = {
  1613. .init = &evergreen_hpd_init,
  1614. .fini = &evergreen_hpd_fini,
  1615. .sense = &evergreen_hpd_sense,
  1616. .set_polarity = &evergreen_hpd_set_polarity,
  1617. },
  1618. .pm = {
  1619. .misc = &evergreen_pm_misc,
  1620. .prepare = &evergreen_pm_prepare,
  1621. .finish = &evergreen_pm_finish,
  1622. .init_profile = &btc_pm_init_profile,
  1623. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1624. .get_engine_clock = &radeon_atom_get_engine_clock,
  1625. .set_engine_clock = &radeon_atom_set_engine_clock,
  1626. .get_memory_clock = &radeon_atom_get_memory_clock,
  1627. .set_memory_clock = &radeon_atom_set_memory_clock,
  1628. .get_pcie_lanes = &r600_get_pcie_lanes,
  1629. .set_pcie_lanes = &r600_set_pcie_lanes,
  1630. .set_clock_gating = NULL,
  1631. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1632. .get_temperature = &evergreen_get_temp,
  1633. },
  1634. .dpm = {
  1635. .init = &ni_dpm_init,
  1636. .setup_asic = &ni_dpm_setup_asic,
  1637. .enable = &ni_dpm_enable,
  1638. .late_enable = &rv770_dpm_late_enable,
  1639. .disable = &ni_dpm_disable,
  1640. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1641. .set_power_state = &ni_dpm_set_power_state,
  1642. .post_set_power_state = &ni_dpm_post_set_power_state,
  1643. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1644. .fini = &ni_dpm_fini,
  1645. .get_sclk = &ni_dpm_get_sclk,
  1646. .get_mclk = &ni_dpm_get_mclk,
  1647. .print_power_state = &ni_dpm_print_power_state,
  1648. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1649. .force_performance_level = &ni_dpm_force_performance_level,
  1650. .vblank_too_short = &ni_dpm_vblank_too_short,
  1651. },
  1652. .pflip = {
  1653. .page_flip = &evergreen_page_flip,
  1654. .page_flip_pending = &evergreen_page_flip_pending,
  1655. },
  1656. };
  1657. static struct radeon_asic trinity_asic = {
  1658. .init = &cayman_init,
  1659. .fini = &cayman_fini,
  1660. .suspend = &cayman_suspend,
  1661. .resume = &cayman_resume,
  1662. .asic_reset = &cayman_asic_reset,
  1663. .vga_set_state = &r600_vga_set_state,
  1664. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1665. .gui_idle = &r600_gui_idle,
  1666. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1667. .get_xclk = &r600_get_xclk,
  1668. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1669. .gart = {
  1670. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1671. .set_page = &rs600_gart_set_page,
  1672. },
  1673. .vm = {
  1674. .init = &cayman_vm_init,
  1675. .fini = &cayman_vm_fini,
  1676. .set_page = &cayman_dma_vm_set_page,
  1677. },
  1678. .ring = {
  1679. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1680. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1681. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1682. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1683. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1684. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1685. },
  1686. .irq = {
  1687. .set = &evergreen_irq_set,
  1688. .process = &evergreen_irq_process,
  1689. },
  1690. .display = {
  1691. .bandwidth_update = &dce6_bandwidth_update,
  1692. .get_vblank_counter = &evergreen_get_vblank_counter,
  1693. .wait_for_vblank = &dce4_wait_for_vblank,
  1694. .set_backlight_level = &atombios_set_backlight_level,
  1695. .get_backlight_level = &atombios_get_backlight_level,
  1696. .hdmi_enable = &evergreen_hdmi_enable,
  1697. .hdmi_setmode = &evergreen_hdmi_setmode,
  1698. },
  1699. .copy = {
  1700. .blit = &r600_copy_cpdma,
  1701. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1702. .dma = &evergreen_copy_dma,
  1703. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1704. .copy = &evergreen_copy_dma,
  1705. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1706. },
  1707. .surface = {
  1708. .set_reg = r600_set_surface_reg,
  1709. .clear_reg = r600_clear_surface_reg,
  1710. },
  1711. .hpd = {
  1712. .init = &evergreen_hpd_init,
  1713. .fini = &evergreen_hpd_fini,
  1714. .sense = &evergreen_hpd_sense,
  1715. .set_polarity = &evergreen_hpd_set_polarity,
  1716. },
  1717. .pm = {
  1718. .misc = &evergreen_pm_misc,
  1719. .prepare = &evergreen_pm_prepare,
  1720. .finish = &evergreen_pm_finish,
  1721. .init_profile = &sumo_pm_init_profile,
  1722. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1723. .get_engine_clock = &radeon_atom_get_engine_clock,
  1724. .set_engine_clock = &radeon_atom_set_engine_clock,
  1725. .get_memory_clock = NULL,
  1726. .set_memory_clock = NULL,
  1727. .get_pcie_lanes = NULL,
  1728. .set_pcie_lanes = NULL,
  1729. .set_clock_gating = NULL,
  1730. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1731. .get_temperature = &tn_get_temp,
  1732. },
  1733. .dpm = {
  1734. .init = &trinity_dpm_init,
  1735. .setup_asic = &trinity_dpm_setup_asic,
  1736. .enable = &trinity_dpm_enable,
  1737. .late_enable = &trinity_dpm_late_enable,
  1738. .disable = &trinity_dpm_disable,
  1739. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  1740. .set_power_state = &trinity_dpm_set_power_state,
  1741. .post_set_power_state = &trinity_dpm_post_set_power_state,
  1742. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  1743. .fini = &trinity_dpm_fini,
  1744. .get_sclk = &trinity_dpm_get_sclk,
  1745. .get_mclk = &trinity_dpm_get_mclk,
  1746. .print_power_state = &trinity_dpm_print_power_state,
  1747. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  1748. .force_performance_level = &trinity_dpm_force_performance_level,
  1749. .enable_bapm = &trinity_dpm_enable_bapm,
  1750. },
  1751. .pflip = {
  1752. .page_flip = &evergreen_page_flip,
  1753. .page_flip_pending = &evergreen_page_flip_pending,
  1754. },
  1755. };
  1756. static struct radeon_asic_ring si_gfx_ring = {
  1757. .ib_execute = &si_ring_ib_execute,
  1758. .ib_parse = &si_ib_parse,
  1759. .emit_fence = &si_fence_ring_emit,
  1760. .emit_semaphore = &r600_semaphore_ring_emit,
  1761. .cs_parse = NULL,
  1762. .ring_test = &r600_ring_test,
  1763. .ib_test = &r600_ib_test,
  1764. .is_lockup = &si_gfx_is_lockup,
  1765. .vm_flush = &si_vm_flush,
  1766. .get_rptr = &cayman_gfx_get_rptr,
  1767. .get_wptr = &cayman_gfx_get_wptr,
  1768. .set_wptr = &cayman_gfx_set_wptr,
  1769. };
  1770. static struct radeon_asic_ring si_dma_ring = {
  1771. .ib_execute = &cayman_dma_ring_ib_execute,
  1772. .ib_parse = &evergreen_dma_ib_parse,
  1773. .emit_fence = &evergreen_dma_fence_ring_emit,
  1774. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1775. .cs_parse = NULL,
  1776. .ring_test = &r600_dma_ring_test,
  1777. .ib_test = &r600_dma_ib_test,
  1778. .is_lockup = &si_dma_is_lockup,
  1779. .vm_flush = &si_dma_vm_flush,
  1780. .get_rptr = &cayman_dma_get_rptr,
  1781. .get_wptr = &cayman_dma_get_wptr,
  1782. .set_wptr = &cayman_dma_set_wptr,
  1783. };
  1784. static struct radeon_asic si_asic = {
  1785. .init = &si_init,
  1786. .fini = &si_fini,
  1787. .suspend = &si_suspend,
  1788. .resume = &si_resume,
  1789. .asic_reset = &si_asic_reset,
  1790. .vga_set_state = &r600_vga_set_state,
  1791. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1792. .gui_idle = &r600_gui_idle,
  1793. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1794. .get_xclk = &si_get_xclk,
  1795. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1796. .gart = {
  1797. .tlb_flush = &si_pcie_gart_tlb_flush,
  1798. .set_page = &rs600_gart_set_page,
  1799. },
  1800. .vm = {
  1801. .init = &si_vm_init,
  1802. .fini = &si_vm_fini,
  1803. .set_page = &si_dma_vm_set_page,
  1804. },
  1805. .ring = {
  1806. [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
  1807. [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
  1808. [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
  1809. [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
  1810. [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
  1811. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1812. },
  1813. .irq = {
  1814. .set = &si_irq_set,
  1815. .process = &si_irq_process,
  1816. },
  1817. .display = {
  1818. .bandwidth_update = &dce6_bandwidth_update,
  1819. .get_vblank_counter = &evergreen_get_vblank_counter,
  1820. .wait_for_vblank = &dce4_wait_for_vblank,
  1821. .set_backlight_level = &atombios_set_backlight_level,
  1822. .get_backlight_level = &atombios_get_backlight_level,
  1823. .hdmi_enable = &evergreen_hdmi_enable,
  1824. .hdmi_setmode = &evergreen_hdmi_setmode,
  1825. },
  1826. .copy = {
  1827. .blit = &r600_copy_cpdma,
  1828. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1829. .dma = &si_copy_dma,
  1830. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1831. .copy = &si_copy_dma,
  1832. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1833. },
  1834. .surface = {
  1835. .set_reg = r600_set_surface_reg,
  1836. .clear_reg = r600_clear_surface_reg,
  1837. },
  1838. .hpd = {
  1839. .init = &evergreen_hpd_init,
  1840. .fini = &evergreen_hpd_fini,
  1841. .sense = &evergreen_hpd_sense,
  1842. .set_polarity = &evergreen_hpd_set_polarity,
  1843. },
  1844. .pm = {
  1845. .misc = &evergreen_pm_misc,
  1846. .prepare = &evergreen_pm_prepare,
  1847. .finish = &evergreen_pm_finish,
  1848. .init_profile = &sumo_pm_init_profile,
  1849. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1850. .get_engine_clock = &radeon_atom_get_engine_clock,
  1851. .set_engine_clock = &radeon_atom_set_engine_clock,
  1852. .get_memory_clock = &radeon_atom_get_memory_clock,
  1853. .set_memory_clock = &radeon_atom_set_memory_clock,
  1854. .get_pcie_lanes = &r600_get_pcie_lanes,
  1855. .set_pcie_lanes = &r600_set_pcie_lanes,
  1856. .set_clock_gating = NULL,
  1857. .set_uvd_clocks = &si_set_uvd_clocks,
  1858. .get_temperature = &si_get_temp,
  1859. },
  1860. .dpm = {
  1861. .init = &si_dpm_init,
  1862. .setup_asic = &si_dpm_setup_asic,
  1863. .enable = &si_dpm_enable,
  1864. .late_enable = &si_dpm_late_enable,
  1865. .disable = &si_dpm_disable,
  1866. .pre_set_power_state = &si_dpm_pre_set_power_state,
  1867. .set_power_state = &si_dpm_set_power_state,
  1868. .post_set_power_state = &si_dpm_post_set_power_state,
  1869. .display_configuration_changed = &si_dpm_display_configuration_changed,
  1870. .fini = &si_dpm_fini,
  1871. .get_sclk = &ni_dpm_get_sclk,
  1872. .get_mclk = &ni_dpm_get_mclk,
  1873. .print_power_state = &ni_dpm_print_power_state,
  1874. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  1875. .force_performance_level = &si_dpm_force_performance_level,
  1876. .vblank_too_short = &ni_dpm_vblank_too_short,
  1877. },
  1878. .pflip = {
  1879. .page_flip = &evergreen_page_flip,
  1880. .page_flip_pending = &evergreen_page_flip_pending,
  1881. },
  1882. };
  1883. static struct radeon_asic_ring ci_gfx_ring = {
  1884. .ib_execute = &cik_ring_ib_execute,
  1885. .ib_parse = &cik_ib_parse,
  1886. .emit_fence = &cik_fence_gfx_ring_emit,
  1887. .emit_semaphore = &cik_semaphore_ring_emit,
  1888. .cs_parse = NULL,
  1889. .ring_test = &cik_ring_test,
  1890. .ib_test = &cik_ib_test,
  1891. .is_lockup = &cik_gfx_is_lockup,
  1892. .vm_flush = &cik_vm_flush,
  1893. .get_rptr = &cik_gfx_get_rptr,
  1894. .get_wptr = &cik_gfx_get_wptr,
  1895. .set_wptr = &cik_gfx_set_wptr,
  1896. };
  1897. static struct radeon_asic_ring ci_cp_ring = {
  1898. .ib_execute = &cik_ring_ib_execute,
  1899. .ib_parse = &cik_ib_parse,
  1900. .emit_fence = &cik_fence_compute_ring_emit,
  1901. .emit_semaphore = &cik_semaphore_ring_emit,
  1902. .cs_parse = NULL,
  1903. .ring_test = &cik_ring_test,
  1904. .ib_test = &cik_ib_test,
  1905. .is_lockup = &cik_gfx_is_lockup,
  1906. .vm_flush = &cik_vm_flush,
  1907. .get_rptr = &cik_compute_get_rptr,
  1908. .get_wptr = &cik_compute_get_wptr,
  1909. .set_wptr = &cik_compute_set_wptr,
  1910. };
  1911. static struct radeon_asic_ring ci_dma_ring = {
  1912. .ib_execute = &cik_sdma_ring_ib_execute,
  1913. .ib_parse = &cik_ib_parse,
  1914. .emit_fence = &cik_sdma_fence_ring_emit,
  1915. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  1916. .cs_parse = NULL,
  1917. .ring_test = &cik_sdma_ring_test,
  1918. .ib_test = &cik_sdma_ib_test,
  1919. .is_lockup = &cik_sdma_is_lockup,
  1920. .vm_flush = &cik_dma_vm_flush,
  1921. .get_rptr = &cik_sdma_get_rptr,
  1922. .get_wptr = &cik_sdma_get_wptr,
  1923. .set_wptr = &cik_sdma_set_wptr,
  1924. };
  1925. static struct radeon_asic_ring ci_vce_ring = {
  1926. .ib_execute = &radeon_vce_ib_execute,
  1927. .emit_fence = &radeon_vce_fence_emit,
  1928. .emit_semaphore = &radeon_vce_semaphore_emit,
  1929. .cs_parse = &radeon_vce_cs_parse,
  1930. .ring_test = &radeon_vce_ring_test,
  1931. .ib_test = &radeon_vce_ib_test,
  1932. .is_lockup = &radeon_ring_test_lockup,
  1933. .get_rptr = &vce_v1_0_get_rptr,
  1934. .get_wptr = &vce_v1_0_get_wptr,
  1935. .set_wptr = &vce_v1_0_set_wptr,
  1936. };
  1937. static struct radeon_asic ci_asic = {
  1938. .init = &cik_init,
  1939. .fini = &cik_fini,
  1940. .suspend = &cik_suspend,
  1941. .resume = &cik_resume,
  1942. .asic_reset = &cik_asic_reset,
  1943. .vga_set_state = &r600_vga_set_state,
  1944. .ioctl_wait_idle = NULL,
  1945. .gui_idle = &r600_gui_idle,
  1946. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1947. .get_xclk = &cik_get_xclk,
  1948. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  1949. .gart = {
  1950. .tlb_flush = &cik_pcie_gart_tlb_flush,
  1951. .set_page = &rs600_gart_set_page,
  1952. },
  1953. .vm = {
  1954. .init = &cik_vm_init,
  1955. .fini = &cik_vm_fini,
  1956. .set_page = &cik_sdma_vm_set_page,
  1957. },
  1958. .ring = {
  1959. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  1960. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  1961. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  1962. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  1963. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  1964. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1965. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  1966. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  1967. },
  1968. .irq = {
  1969. .set = &cik_irq_set,
  1970. .process = &cik_irq_process,
  1971. },
  1972. .display = {
  1973. .bandwidth_update = &dce8_bandwidth_update,
  1974. .get_vblank_counter = &evergreen_get_vblank_counter,
  1975. .wait_for_vblank = &dce4_wait_for_vblank,
  1976. .set_backlight_level = &atombios_set_backlight_level,
  1977. .get_backlight_level = &atombios_get_backlight_level,
  1978. .hdmi_enable = &evergreen_hdmi_enable,
  1979. .hdmi_setmode = &evergreen_hdmi_setmode,
  1980. },
  1981. .copy = {
  1982. .blit = &cik_copy_cpdma,
  1983. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1984. .dma = &cik_copy_dma,
  1985. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1986. .copy = &cik_copy_dma,
  1987. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1988. },
  1989. .surface = {
  1990. .set_reg = r600_set_surface_reg,
  1991. .clear_reg = r600_clear_surface_reg,
  1992. },
  1993. .hpd = {
  1994. .init = &evergreen_hpd_init,
  1995. .fini = &evergreen_hpd_fini,
  1996. .sense = &evergreen_hpd_sense,
  1997. .set_polarity = &evergreen_hpd_set_polarity,
  1998. },
  1999. .pm = {
  2000. .misc = &evergreen_pm_misc,
  2001. .prepare = &evergreen_pm_prepare,
  2002. .finish = &evergreen_pm_finish,
  2003. .init_profile = &sumo_pm_init_profile,
  2004. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2005. .get_engine_clock = &radeon_atom_get_engine_clock,
  2006. .set_engine_clock = &radeon_atom_set_engine_clock,
  2007. .get_memory_clock = &radeon_atom_get_memory_clock,
  2008. .set_memory_clock = &radeon_atom_set_memory_clock,
  2009. .get_pcie_lanes = NULL,
  2010. .set_pcie_lanes = NULL,
  2011. .set_clock_gating = NULL,
  2012. .set_uvd_clocks = &cik_set_uvd_clocks,
  2013. .set_vce_clocks = &cik_set_vce_clocks,
  2014. .get_temperature = &ci_get_temp,
  2015. },
  2016. .dpm = {
  2017. .init = &ci_dpm_init,
  2018. .setup_asic = &ci_dpm_setup_asic,
  2019. .enable = &ci_dpm_enable,
  2020. .late_enable = &ci_dpm_late_enable,
  2021. .disable = &ci_dpm_disable,
  2022. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2023. .set_power_state = &ci_dpm_set_power_state,
  2024. .post_set_power_state = &ci_dpm_post_set_power_state,
  2025. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2026. .fini = &ci_dpm_fini,
  2027. .get_sclk = &ci_dpm_get_sclk,
  2028. .get_mclk = &ci_dpm_get_mclk,
  2029. .print_power_state = &ci_dpm_print_power_state,
  2030. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2031. .force_performance_level = &ci_dpm_force_performance_level,
  2032. .vblank_too_short = &ci_dpm_vblank_too_short,
  2033. .powergate_uvd = &ci_dpm_powergate_uvd,
  2034. },
  2035. .pflip = {
  2036. .page_flip = &evergreen_page_flip,
  2037. .page_flip_pending = &evergreen_page_flip_pending,
  2038. },
  2039. };
  2040. static struct radeon_asic kv_asic = {
  2041. .init = &cik_init,
  2042. .fini = &cik_fini,
  2043. .suspend = &cik_suspend,
  2044. .resume = &cik_resume,
  2045. .asic_reset = &cik_asic_reset,
  2046. .vga_set_state = &r600_vga_set_state,
  2047. .ioctl_wait_idle = NULL,
  2048. .gui_idle = &r600_gui_idle,
  2049. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2050. .get_xclk = &cik_get_xclk,
  2051. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2052. .gart = {
  2053. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2054. .set_page = &rs600_gart_set_page,
  2055. },
  2056. .vm = {
  2057. .init = &cik_vm_init,
  2058. .fini = &cik_vm_fini,
  2059. .set_page = &cik_sdma_vm_set_page,
  2060. },
  2061. .ring = {
  2062. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2063. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2064. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2065. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2066. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2067. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2068. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  2069. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  2070. },
  2071. .irq = {
  2072. .set = &cik_irq_set,
  2073. .process = &cik_irq_process,
  2074. },
  2075. .display = {
  2076. .bandwidth_update = &dce8_bandwidth_update,
  2077. .get_vblank_counter = &evergreen_get_vblank_counter,
  2078. .wait_for_vblank = &dce4_wait_for_vblank,
  2079. .set_backlight_level = &atombios_set_backlight_level,
  2080. .get_backlight_level = &atombios_get_backlight_level,
  2081. .hdmi_enable = &evergreen_hdmi_enable,
  2082. .hdmi_setmode = &evergreen_hdmi_setmode,
  2083. },
  2084. .copy = {
  2085. .blit = &cik_copy_cpdma,
  2086. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2087. .dma = &cik_copy_dma,
  2088. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2089. .copy = &cik_copy_dma,
  2090. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2091. },
  2092. .surface = {
  2093. .set_reg = r600_set_surface_reg,
  2094. .clear_reg = r600_clear_surface_reg,
  2095. },
  2096. .hpd = {
  2097. .init = &evergreen_hpd_init,
  2098. .fini = &evergreen_hpd_fini,
  2099. .sense = &evergreen_hpd_sense,
  2100. .set_polarity = &evergreen_hpd_set_polarity,
  2101. },
  2102. .pm = {
  2103. .misc = &evergreen_pm_misc,
  2104. .prepare = &evergreen_pm_prepare,
  2105. .finish = &evergreen_pm_finish,
  2106. .init_profile = &sumo_pm_init_profile,
  2107. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2108. .get_engine_clock = &radeon_atom_get_engine_clock,
  2109. .set_engine_clock = &radeon_atom_set_engine_clock,
  2110. .get_memory_clock = &radeon_atom_get_memory_clock,
  2111. .set_memory_clock = &radeon_atom_set_memory_clock,
  2112. .get_pcie_lanes = NULL,
  2113. .set_pcie_lanes = NULL,
  2114. .set_clock_gating = NULL,
  2115. .set_uvd_clocks = &cik_set_uvd_clocks,
  2116. .set_vce_clocks = &cik_set_vce_clocks,
  2117. .get_temperature = &kv_get_temp,
  2118. },
  2119. .dpm = {
  2120. .init = &kv_dpm_init,
  2121. .setup_asic = &kv_dpm_setup_asic,
  2122. .enable = &kv_dpm_enable,
  2123. .late_enable = &kv_dpm_late_enable,
  2124. .disable = &kv_dpm_disable,
  2125. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2126. .set_power_state = &kv_dpm_set_power_state,
  2127. .post_set_power_state = &kv_dpm_post_set_power_state,
  2128. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2129. .fini = &kv_dpm_fini,
  2130. .get_sclk = &kv_dpm_get_sclk,
  2131. .get_mclk = &kv_dpm_get_mclk,
  2132. .print_power_state = &kv_dpm_print_power_state,
  2133. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2134. .force_performance_level = &kv_dpm_force_performance_level,
  2135. .powergate_uvd = &kv_dpm_powergate_uvd,
  2136. .enable_bapm = &kv_dpm_enable_bapm,
  2137. },
  2138. .pflip = {
  2139. .page_flip = &evergreen_page_flip,
  2140. .page_flip_pending = &evergreen_page_flip_pending,
  2141. },
  2142. };
  2143. /**
  2144. * radeon_asic_init - register asic specific callbacks
  2145. *
  2146. * @rdev: radeon device pointer
  2147. *
  2148. * Registers the appropriate asic specific callbacks for each
  2149. * chip family. Also sets other asics specific info like the number
  2150. * of crtcs and the register aperture accessors (all asics).
  2151. * Returns 0 for success.
  2152. */
  2153. int radeon_asic_init(struct radeon_device *rdev)
  2154. {
  2155. radeon_register_accessor_init(rdev);
  2156. /* set the number of crtcs */
  2157. if (rdev->flags & RADEON_SINGLE_CRTC)
  2158. rdev->num_crtc = 1;
  2159. else
  2160. rdev->num_crtc = 2;
  2161. rdev->has_uvd = false;
  2162. switch (rdev->family) {
  2163. case CHIP_R100:
  2164. case CHIP_RV100:
  2165. case CHIP_RS100:
  2166. case CHIP_RV200:
  2167. case CHIP_RS200:
  2168. rdev->asic = &r100_asic;
  2169. break;
  2170. case CHIP_R200:
  2171. case CHIP_RV250:
  2172. case CHIP_RS300:
  2173. case CHIP_RV280:
  2174. rdev->asic = &r200_asic;
  2175. break;
  2176. case CHIP_R300:
  2177. case CHIP_R350:
  2178. case CHIP_RV350:
  2179. case CHIP_RV380:
  2180. if (rdev->flags & RADEON_IS_PCIE)
  2181. rdev->asic = &r300_asic_pcie;
  2182. else
  2183. rdev->asic = &r300_asic;
  2184. break;
  2185. case CHIP_R420:
  2186. case CHIP_R423:
  2187. case CHIP_RV410:
  2188. rdev->asic = &r420_asic;
  2189. /* handle macs */
  2190. if (rdev->bios == NULL) {
  2191. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2192. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2193. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2194. rdev->asic->pm.set_memory_clock = NULL;
  2195. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2196. }
  2197. break;
  2198. case CHIP_RS400:
  2199. case CHIP_RS480:
  2200. rdev->asic = &rs400_asic;
  2201. break;
  2202. case CHIP_RS600:
  2203. rdev->asic = &rs600_asic;
  2204. break;
  2205. case CHIP_RS690:
  2206. case CHIP_RS740:
  2207. rdev->asic = &rs690_asic;
  2208. break;
  2209. case CHIP_RV515:
  2210. rdev->asic = &rv515_asic;
  2211. break;
  2212. case CHIP_R520:
  2213. case CHIP_RV530:
  2214. case CHIP_RV560:
  2215. case CHIP_RV570:
  2216. case CHIP_R580:
  2217. rdev->asic = &r520_asic;
  2218. break;
  2219. case CHIP_R600:
  2220. rdev->asic = &r600_asic;
  2221. break;
  2222. case CHIP_RV610:
  2223. case CHIP_RV630:
  2224. case CHIP_RV620:
  2225. case CHIP_RV635:
  2226. case CHIP_RV670:
  2227. rdev->asic = &rv6xx_asic;
  2228. rdev->has_uvd = true;
  2229. break;
  2230. case CHIP_RS780:
  2231. case CHIP_RS880:
  2232. rdev->asic = &rs780_asic;
  2233. rdev->has_uvd = true;
  2234. break;
  2235. case CHIP_RV770:
  2236. case CHIP_RV730:
  2237. case CHIP_RV710:
  2238. case CHIP_RV740:
  2239. rdev->asic = &rv770_asic;
  2240. rdev->has_uvd = true;
  2241. break;
  2242. case CHIP_CEDAR:
  2243. case CHIP_REDWOOD:
  2244. case CHIP_JUNIPER:
  2245. case CHIP_CYPRESS:
  2246. case CHIP_HEMLOCK:
  2247. /* set num crtcs */
  2248. if (rdev->family == CHIP_CEDAR)
  2249. rdev->num_crtc = 4;
  2250. else
  2251. rdev->num_crtc = 6;
  2252. rdev->asic = &evergreen_asic;
  2253. rdev->has_uvd = true;
  2254. break;
  2255. case CHIP_PALM:
  2256. case CHIP_SUMO:
  2257. case CHIP_SUMO2:
  2258. rdev->asic = &sumo_asic;
  2259. rdev->has_uvd = true;
  2260. break;
  2261. case CHIP_BARTS:
  2262. case CHIP_TURKS:
  2263. case CHIP_CAICOS:
  2264. /* set num crtcs */
  2265. if (rdev->family == CHIP_CAICOS)
  2266. rdev->num_crtc = 4;
  2267. else
  2268. rdev->num_crtc = 6;
  2269. rdev->asic = &btc_asic;
  2270. rdev->has_uvd = true;
  2271. break;
  2272. case CHIP_CAYMAN:
  2273. rdev->asic = &cayman_asic;
  2274. /* set num crtcs */
  2275. rdev->num_crtc = 6;
  2276. rdev->has_uvd = true;
  2277. break;
  2278. case CHIP_ARUBA:
  2279. rdev->asic = &trinity_asic;
  2280. /* set num crtcs */
  2281. rdev->num_crtc = 4;
  2282. rdev->has_uvd = true;
  2283. break;
  2284. case CHIP_TAHITI:
  2285. case CHIP_PITCAIRN:
  2286. case CHIP_VERDE:
  2287. case CHIP_OLAND:
  2288. case CHIP_HAINAN:
  2289. rdev->asic = &si_asic;
  2290. /* set num crtcs */
  2291. if (rdev->family == CHIP_HAINAN)
  2292. rdev->num_crtc = 0;
  2293. else if (rdev->family == CHIP_OLAND)
  2294. rdev->num_crtc = 2;
  2295. else
  2296. rdev->num_crtc = 6;
  2297. if (rdev->family == CHIP_HAINAN)
  2298. rdev->has_uvd = false;
  2299. else
  2300. rdev->has_uvd = true;
  2301. switch (rdev->family) {
  2302. case CHIP_TAHITI:
  2303. rdev->cg_flags =
  2304. RADEON_CG_SUPPORT_GFX_MGCG |
  2305. RADEON_CG_SUPPORT_GFX_MGLS |
  2306. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2307. RADEON_CG_SUPPORT_GFX_CGLS |
  2308. RADEON_CG_SUPPORT_GFX_CGTS |
  2309. RADEON_CG_SUPPORT_GFX_CP_LS |
  2310. RADEON_CG_SUPPORT_MC_MGCG |
  2311. RADEON_CG_SUPPORT_SDMA_MGCG |
  2312. RADEON_CG_SUPPORT_BIF_LS |
  2313. RADEON_CG_SUPPORT_VCE_MGCG |
  2314. RADEON_CG_SUPPORT_UVD_MGCG |
  2315. RADEON_CG_SUPPORT_HDP_LS |
  2316. RADEON_CG_SUPPORT_HDP_MGCG;
  2317. rdev->pg_flags = 0;
  2318. break;
  2319. case CHIP_PITCAIRN:
  2320. rdev->cg_flags =
  2321. RADEON_CG_SUPPORT_GFX_MGCG |
  2322. RADEON_CG_SUPPORT_GFX_MGLS |
  2323. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2324. RADEON_CG_SUPPORT_GFX_CGLS |
  2325. RADEON_CG_SUPPORT_GFX_CGTS |
  2326. RADEON_CG_SUPPORT_GFX_CP_LS |
  2327. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2328. RADEON_CG_SUPPORT_MC_LS |
  2329. RADEON_CG_SUPPORT_MC_MGCG |
  2330. RADEON_CG_SUPPORT_SDMA_MGCG |
  2331. RADEON_CG_SUPPORT_BIF_LS |
  2332. RADEON_CG_SUPPORT_VCE_MGCG |
  2333. RADEON_CG_SUPPORT_UVD_MGCG |
  2334. RADEON_CG_SUPPORT_HDP_LS |
  2335. RADEON_CG_SUPPORT_HDP_MGCG;
  2336. rdev->pg_flags = 0;
  2337. break;
  2338. case CHIP_VERDE:
  2339. rdev->cg_flags =
  2340. RADEON_CG_SUPPORT_GFX_MGCG |
  2341. RADEON_CG_SUPPORT_GFX_MGLS |
  2342. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2343. RADEON_CG_SUPPORT_GFX_CGLS |
  2344. RADEON_CG_SUPPORT_GFX_CGTS |
  2345. RADEON_CG_SUPPORT_GFX_CP_LS |
  2346. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2347. RADEON_CG_SUPPORT_MC_LS |
  2348. RADEON_CG_SUPPORT_MC_MGCG |
  2349. RADEON_CG_SUPPORT_SDMA_MGCG |
  2350. RADEON_CG_SUPPORT_BIF_LS |
  2351. RADEON_CG_SUPPORT_VCE_MGCG |
  2352. RADEON_CG_SUPPORT_UVD_MGCG |
  2353. RADEON_CG_SUPPORT_HDP_LS |
  2354. RADEON_CG_SUPPORT_HDP_MGCG;
  2355. rdev->pg_flags = 0 |
  2356. /*RADEON_PG_SUPPORT_GFX_PG | */
  2357. RADEON_PG_SUPPORT_SDMA;
  2358. break;
  2359. case CHIP_OLAND:
  2360. rdev->cg_flags =
  2361. RADEON_CG_SUPPORT_GFX_MGCG |
  2362. RADEON_CG_SUPPORT_GFX_MGLS |
  2363. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2364. RADEON_CG_SUPPORT_GFX_CGLS |
  2365. RADEON_CG_SUPPORT_GFX_CGTS |
  2366. RADEON_CG_SUPPORT_GFX_CP_LS |
  2367. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2368. RADEON_CG_SUPPORT_MC_LS |
  2369. RADEON_CG_SUPPORT_MC_MGCG |
  2370. RADEON_CG_SUPPORT_SDMA_MGCG |
  2371. RADEON_CG_SUPPORT_BIF_LS |
  2372. RADEON_CG_SUPPORT_UVD_MGCG |
  2373. RADEON_CG_SUPPORT_HDP_LS |
  2374. RADEON_CG_SUPPORT_HDP_MGCG;
  2375. rdev->pg_flags = 0;
  2376. break;
  2377. case CHIP_HAINAN:
  2378. rdev->cg_flags =
  2379. RADEON_CG_SUPPORT_GFX_MGCG |
  2380. RADEON_CG_SUPPORT_GFX_MGLS |
  2381. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2382. RADEON_CG_SUPPORT_GFX_CGLS |
  2383. RADEON_CG_SUPPORT_GFX_CGTS |
  2384. RADEON_CG_SUPPORT_GFX_CP_LS |
  2385. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2386. RADEON_CG_SUPPORT_MC_LS |
  2387. RADEON_CG_SUPPORT_MC_MGCG |
  2388. RADEON_CG_SUPPORT_SDMA_MGCG |
  2389. RADEON_CG_SUPPORT_BIF_LS |
  2390. RADEON_CG_SUPPORT_HDP_LS |
  2391. RADEON_CG_SUPPORT_HDP_MGCG;
  2392. rdev->pg_flags = 0;
  2393. break;
  2394. default:
  2395. rdev->cg_flags = 0;
  2396. rdev->pg_flags = 0;
  2397. break;
  2398. }
  2399. break;
  2400. case CHIP_BONAIRE:
  2401. case CHIP_HAWAII:
  2402. rdev->asic = &ci_asic;
  2403. rdev->num_crtc = 6;
  2404. rdev->has_uvd = true;
  2405. if (rdev->family == CHIP_BONAIRE) {
  2406. rdev->cg_flags =
  2407. RADEON_CG_SUPPORT_GFX_MGCG |
  2408. RADEON_CG_SUPPORT_GFX_MGLS |
  2409. RADEON_CG_SUPPORT_GFX_CGCG |
  2410. RADEON_CG_SUPPORT_GFX_CGLS |
  2411. RADEON_CG_SUPPORT_GFX_CGTS |
  2412. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2413. RADEON_CG_SUPPORT_GFX_CP_LS |
  2414. RADEON_CG_SUPPORT_MC_LS |
  2415. RADEON_CG_SUPPORT_MC_MGCG |
  2416. RADEON_CG_SUPPORT_SDMA_MGCG |
  2417. RADEON_CG_SUPPORT_SDMA_LS |
  2418. RADEON_CG_SUPPORT_BIF_LS |
  2419. RADEON_CG_SUPPORT_VCE_MGCG |
  2420. RADEON_CG_SUPPORT_UVD_MGCG |
  2421. RADEON_CG_SUPPORT_HDP_LS |
  2422. RADEON_CG_SUPPORT_HDP_MGCG;
  2423. rdev->pg_flags = 0;
  2424. } else {
  2425. rdev->cg_flags =
  2426. RADEON_CG_SUPPORT_GFX_MGCG |
  2427. RADEON_CG_SUPPORT_GFX_MGLS |
  2428. RADEON_CG_SUPPORT_GFX_CGCG |
  2429. RADEON_CG_SUPPORT_GFX_CGLS |
  2430. RADEON_CG_SUPPORT_GFX_CGTS |
  2431. RADEON_CG_SUPPORT_GFX_CP_LS |
  2432. RADEON_CG_SUPPORT_MC_LS |
  2433. RADEON_CG_SUPPORT_MC_MGCG |
  2434. RADEON_CG_SUPPORT_SDMA_MGCG |
  2435. RADEON_CG_SUPPORT_SDMA_LS |
  2436. RADEON_CG_SUPPORT_BIF_LS |
  2437. RADEON_CG_SUPPORT_VCE_MGCG |
  2438. RADEON_CG_SUPPORT_UVD_MGCG |
  2439. RADEON_CG_SUPPORT_HDP_LS |
  2440. RADEON_CG_SUPPORT_HDP_MGCG;
  2441. rdev->pg_flags = 0;
  2442. }
  2443. break;
  2444. case CHIP_KAVERI:
  2445. case CHIP_KABINI:
  2446. case CHIP_MULLINS:
  2447. rdev->asic = &kv_asic;
  2448. /* set num crtcs */
  2449. if (rdev->family == CHIP_KAVERI) {
  2450. rdev->num_crtc = 4;
  2451. rdev->cg_flags =
  2452. RADEON_CG_SUPPORT_GFX_MGCG |
  2453. RADEON_CG_SUPPORT_GFX_MGLS |
  2454. RADEON_CG_SUPPORT_GFX_CGCG |
  2455. RADEON_CG_SUPPORT_GFX_CGLS |
  2456. RADEON_CG_SUPPORT_GFX_CGTS |
  2457. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2458. RADEON_CG_SUPPORT_GFX_CP_LS |
  2459. RADEON_CG_SUPPORT_SDMA_MGCG |
  2460. RADEON_CG_SUPPORT_SDMA_LS |
  2461. RADEON_CG_SUPPORT_BIF_LS |
  2462. RADEON_CG_SUPPORT_VCE_MGCG |
  2463. RADEON_CG_SUPPORT_UVD_MGCG |
  2464. RADEON_CG_SUPPORT_HDP_LS |
  2465. RADEON_CG_SUPPORT_HDP_MGCG;
  2466. rdev->pg_flags = 0;
  2467. /*RADEON_PG_SUPPORT_GFX_PG |
  2468. RADEON_PG_SUPPORT_GFX_SMG |
  2469. RADEON_PG_SUPPORT_GFX_DMG |
  2470. RADEON_PG_SUPPORT_UVD |
  2471. RADEON_PG_SUPPORT_VCE |
  2472. RADEON_PG_SUPPORT_CP |
  2473. RADEON_PG_SUPPORT_GDS |
  2474. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2475. RADEON_PG_SUPPORT_ACP |
  2476. RADEON_PG_SUPPORT_SAMU;*/
  2477. } else {
  2478. rdev->num_crtc = 2;
  2479. rdev->cg_flags =
  2480. RADEON_CG_SUPPORT_GFX_MGCG |
  2481. RADEON_CG_SUPPORT_GFX_MGLS |
  2482. RADEON_CG_SUPPORT_GFX_CGCG |
  2483. RADEON_CG_SUPPORT_GFX_CGLS |
  2484. RADEON_CG_SUPPORT_GFX_CGTS |
  2485. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2486. RADEON_CG_SUPPORT_GFX_CP_LS |
  2487. RADEON_CG_SUPPORT_SDMA_MGCG |
  2488. RADEON_CG_SUPPORT_SDMA_LS |
  2489. RADEON_CG_SUPPORT_BIF_LS |
  2490. RADEON_CG_SUPPORT_VCE_MGCG |
  2491. RADEON_CG_SUPPORT_UVD_MGCG |
  2492. RADEON_CG_SUPPORT_HDP_LS |
  2493. RADEON_CG_SUPPORT_HDP_MGCG;
  2494. rdev->pg_flags = 0;
  2495. /*RADEON_PG_SUPPORT_GFX_PG |
  2496. RADEON_PG_SUPPORT_GFX_SMG |
  2497. RADEON_PG_SUPPORT_UVD |
  2498. RADEON_PG_SUPPORT_VCE |
  2499. RADEON_PG_SUPPORT_CP |
  2500. RADEON_PG_SUPPORT_GDS |
  2501. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2502. RADEON_PG_SUPPORT_SAMU;*/
  2503. }
  2504. rdev->has_uvd = true;
  2505. break;
  2506. default:
  2507. /* FIXME: not supported yet */
  2508. return -EINVAL;
  2509. }
  2510. if (rdev->flags & RADEON_IS_IGP) {
  2511. rdev->asic->pm.get_memory_clock = NULL;
  2512. rdev->asic->pm.set_memory_clock = NULL;
  2513. }
  2514. return 0;
  2515. }