radeon.h 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. extern int radeon_dpm;
  94. extern int radeon_aspm;
  95. extern int radeon_runtime_pm;
  96. extern int radeon_hard_reset;
  97. extern int radeon_vm_size;
  98. extern int radeon_vm_block_size;
  99. extern int radeon_deep_color;
  100. /*
  101. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  102. * symbol;
  103. */
  104. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  105. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  106. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  107. #define RADEON_IB_POOL_SIZE 16
  108. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  109. #define RADEONFB_CONN_LIMIT 4
  110. #define RADEON_BIOS_NUM_SCRATCH 8
  111. /* fence seq are set to this number when signaled */
  112. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  113. /* internal ring indices */
  114. /* r1xx+ has gfx CP ring */
  115. #define RADEON_RING_TYPE_GFX_INDEX 0
  116. /* cayman has 2 compute CP rings */
  117. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  118. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  119. /* R600+ has an async dma ring */
  120. #define R600_RING_TYPE_DMA_INDEX 3
  121. /* cayman add a second async dma ring */
  122. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  123. /* R600+ */
  124. #define R600_RING_TYPE_UVD_INDEX 5
  125. /* TN+ */
  126. #define TN_RING_TYPE_VCE1_INDEX 6
  127. #define TN_RING_TYPE_VCE2_INDEX 7
  128. /* max number of rings */
  129. #define RADEON_NUM_RINGS 8
  130. /* number of hw syncs before falling back on blocking */
  131. #define RADEON_NUM_SYNCS 4
  132. /* number of hw syncs before falling back on blocking */
  133. #define RADEON_NUM_SYNCS 4
  134. /* hardcode those limit for now */
  135. #define RADEON_VA_IB_OFFSET (1 << 20)
  136. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  137. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  138. /* hard reset data */
  139. #define RADEON_ASIC_RESET_DATA 0x39d5e86b
  140. /* reset flags */
  141. #define RADEON_RESET_GFX (1 << 0)
  142. #define RADEON_RESET_COMPUTE (1 << 1)
  143. #define RADEON_RESET_DMA (1 << 2)
  144. #define RADEON_RESET_CP (1 << 3)
  145. #define RADEON_RESET_GRBM (1 << 4)
  146. #define RADEON_RESET_DMA1 (1 << 5)
  147. #define RADEON_RESET_RLC (1 << 6)
  148. #define RADEON_RESET_SEM (1 << 7)
  149. #define RADEON_RESET_IH (1 << 8)
  150. #define RADEON_RESET_VMC (1 << 9)
  151. #define RADEON_RESET_MC (1 << 10)
  152. #define RADEON_RESET_DISPLAY (1 << 11)
  153. /* CG block flags */
  154. #define RADEON_CG_BLOCK_GFX (1 << 0)
  155. #define RADEON_CG_BLOCK_MC (1 << 1)
  156. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  157. #define RADEON_CG_BLOCK_UVD (1 << 3)
  158. #define RADEON_CG_BLOCK_VCE (1 << 4)
  159. #define RADEON_CG_BLOCK_HDP (1 << 5)
  160. #define RADEON_CG_BLOCK_BIF (1 << 6)
  161. /* CG flags */
  162. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  163. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  164. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  165. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  166. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  167. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  168. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  169. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  170. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  171. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  172. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  173. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  174. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  175. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  176. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  177. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  178. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  179. /* PG flags */
  180. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  181. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  182. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  183. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  184. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  185. #define RADEON_PG_SUPPORT_CP (1 << 5)
  186. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  187. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  188. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  189. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  190. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  191. /* max cursor sizes (in pixels) */
  192. #define CURSOR_WIDTH 64
  193. #define CURSOR_HEIGHT 64
  194. #define CIK_CURSOR_WIDTH 128
  195. #define CIK_CURSOR_HEIGHT 128
  196. /*
  197. * Errata workarounds.
  198. */
  199. enum radeon_pll_errata {
  200. CHIP_ERRATA_R300_CG = 0x00000001,
  201. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  202. CHIP_ERRATA_PLL_DELAY = 0x00000004
  203. };
  204. struct radeon_device;
  205. /*
  206. * BIOS.
  207. */
  208. bool radeon_get_bios(struct radeon_device *rdev);
  209. /*
  210. * Dummy page
  211. */
  212. struct radeon_dummy_page {
  213. struct page *page;
  214. dma_addr_t addr;
  215. };
  216. int radeon_dummy_page_init(struct radeon_device *rdev);
  217. void radeon_dummy_page_fini(struct radeon_device *rdev);
  218. /*
  219. * Clocks
  220. */
  221. struct radeon_clock {
  222. struct radeon_pll p1pll;
  223. struct radeon_pll p2pll;
  224. struct radeon_pll dcpll;
  225. struct radeon_pll spll;
  226. struct radeon_pll mpll;
  227. /* 10 Khz units */
  228. uint32_t default_mclk;
  229. uint32_t default_sclk;
  230. uint32_t default_dispclk;
  231. uint32_t current_dispclk;
  232. uint32_t dp_extclk;
  233. uint32_t max_pixel_clock;
  234. };
  235. /*
  236. * Power management
  237. */
  238. int radeon_pm_init(struct radeon_device *rdev);
  239. int radeon_pm_late_init(struct radeon_device *rdev);
  240. void radeon_pm_fini(struct radeon_device *rdev);
  241. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  242. void radeon_pm_suspend(struct radeon_device *rdev);
  243. void radeon_pm_resume(struct radeon_device *rdev);
  244. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  245. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  246. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  247. u8 clock_type,
  248. u32 clock,
  249. bool strobe_mode,
  250. struct atom_clock_dividers *dividers);
  251. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  252. u32 clock,
  253. bool strobe_mode,
  254. struct atom_mpll_param *mpll_param);
  255. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  256. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  257. u16 voltage_level, u8 voltage_type,
  258. u32 *gpio_value, u32 *gpio_mask);
  259. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  260. u32 eng_clock, u32 mem_clock);
  261. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  262. u8 voltage_type, u16 *voltage_step);
  263. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  264. u16 voltage_id, u16 *voltage);
  265. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  266. u16 *voltage,
  267. u16 leakage_idx);
  268. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  269. u16 *leakage_id);
  270. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  271. u16 *vddc, u16 *vddci,
  272. u16 virtual_voltage_id,
  273. u16 vbios_voltage_id);
  274. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  275. u8 voltage_type,
  276. u16 nominal_voltage,
  277. u16 *true_voltage);
  278. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  279. u8 voltage_type, u16 *min_voltage);
  280. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  281. u8 voltage_type, u16 *max_voltage);
  282. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  283. u8 voltage_type, u8 voltage_mode,
  284. struct atom_voltage_table *voltage_table);
  285. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  286. u8 voltage_type, u8 voltage_mode);
  287. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  288. u32 mem_clock);
  289. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  290. u32 mem_clock);
  291. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  292. u8 module_index,
  293. struct atom_mc_reg_table *reg_table);
  294. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  295. u8 module_index, struct atom_memory_info *mem_info);
  296. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  297. bool gddr5, u8 module_index,
  298. struct atom_memory_clock_range_table *mclk_range_table);
  299. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  300. u16 voltage_id, u16 *voltage);
  301. void rs690_pm_info(struct radeon_device *rdev);
  302. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  303. unsigned *bankh, unsigned *mtaspect,
  304. unsigned *tile_split);
  305. /*
  306. * Fences.
  307. */
  308. struct radeon_fence_driver {
  309. uint32_t scratch_reg;
  310. uint64_t gpu_addr;
  311. volatile uint32_t *cpu_addr;
  312. /* sync_seq is protected by ring emission lock */
  313. uint64_t sync_seq[RADEON_NUM_RINGS];
  314. atomic64_t last_seq;
  315. bool initialized;
  316. };
  317. struct radeon_fence {
  318. struct radeon_device *rdev;
  319. struct kref kref;
  320. /* protected by radeon_fence.lock */
  321. uint64_t seq;
  322. /* RB, DMA, etc. */
  323. unsigned ring;
  324. };
  325. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  326. int radeon_fence_driver_init(struct radeon_device *rdev);
  327. void radeon_fence_driver_fini(struct radeon_device *rdev);
  328. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  329. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  330. void radeon_fence_process(struct radeon_device *rdev, int ring);
  331. bool radeon_fence_signaled(struct radeon_fence *fence);
  332. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  333. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  334. int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
  335. int radeon_fence_wait_any(struct radeon_device *rdev,
  336. struct radeon_fence **fences,
  337. bool intr);
  338. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  339. void radeon_fence_unref(struct radeon_fence **fence);
  340. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  341. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  342. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  343. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  344. struct radeon_fence *b)
  345. {
  346. if (!a) {
  347. return b;
  348. }
  349. if (!b) {
  350. return a;
  351. }
  352. BUG_ON(a->ring != b->ring);
  353. if (a->seq > b->seq) {
  354. return a;
  355. } else {
  356. return b;
  357. }
  358. }
  359. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  360. struct radeon_fence *b)
  361. {
  362. if (!a) {
  363. return false;
  364. }
  365. if (!b) {
  366. return true;
  367. }
  368. BUG_ON(a->ring != b->ring);
  369. return a->seq < b->seq;
  370. }
  371. /*
  372. * Tiling registers
  373. */
  374. struct radeon_surface_reg {
  375. struct radeon_bo *bo;
  376. };
  377. #define RADEON_GEM_MAX_SURFACES 8
  378. /*
  379. * TTM.
  380. */
  381. struct radeon_mman {
  382. struct ttm_bo_global_ref bo_global_ref;
  383. struct drm_global_reference mem_global_ref;
  384. struct ttm_bo_device bdev;
  385. bool mem_global_referenced;
  386. bool initialized;
  387. #if defined(CONFIG_DEBUG_FS)
  388. struct dentry *vram;
  389. struct dentry *gtt;
  390. #endif
  391. };
  392. /* bo virtual address in a specific vm */
  393. struct radeon_bo_va {
  394. /* protected by bo being reserved */
  395. struct list_head bo_list;
  396. uint64_t soffset;
  397. uint64_t eoffset;
  398. uint32_t flags;
  399. bool valid;
  400. unsigned ref_count;
  401. /* protected by vm mutex */
  402. struct list_head vm_list;
  403. struct list_head vm_status;
  404. /* constant after initialization */
  405. struct radeon_vm *vm;
  406. struct radeon_bo *bo;
  407. };
  408. struct radeon_bo {
  409. /* Protected by gem.mutex */
  410. struct list_head list;
  411. /* Protected by tbo.reserved */
  412. u32 initial_domain;
  413. u32 placements[3];
  414. struct ttm_placement placement;
  415. struct ttm_buffer_object tbo;
  416. struct ttm_bo_kmap_obj kmap;
  417. unsigned pin_count;
  418. void *kptr;
  419. u32 tiling_flags;
  420. u32 pitch;
  421. int surface_reg;
  422. /* list of all virtual address to which this bo
  423. * is associated to
  424. */
  425. struct list_head va;
  426. /* Constant after initialization */
  427. struct radeon_device *rdev;
  428. struct drm_gem_object gem_base;
  429. struct ttm_bo_kmap_obj dma_buf_vmap;
  430. pid_t pid;
  431. };
  432. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  433. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  434. /* sub-allocation manager, it has to be protected by another lock.
  435. * By conception this is an helper for other part of the driver
  436. * like the indirect buffer or semaphore, which both have their
  437. * locking.
  438. *
  439. * Principe is simple, we keep a list of sub allocation in offset
  440. * order (first entry has offset == 0, last entry has the highest
  441. * offset).
  442. *
  443. * When allocating new object we first check if there is room at
  444. * the end total_size - (last_object_offset + last_object_size) >=
  445. * alloc_size. If so we allocate new object there.
  446. *
  447. * When there is not enough room at the end, we start waiting for
  448. * each sub object until we reach object_offset+object_size >=
  449. * alloc_size, this object then become the sub object we return.
  450. *
  451. * Alignment can't be bigger than page size.
  452. *
  453. * Hole are not considered for allocation to keep things simple.
  454. * Assumption is that there won't be hole (all object on same
  455. * alignment).
  456. */
  457. struct radeon_sa_manager {
  458. wait_queue_head_t wq;
  459. struct radeon_bo *bo;
  460. struct list_head *hole;
  461. struct list_head flist[RADEON_NUM_RINGS];
  462. struct list_head olist;
  463. unsigned size;
  464. uint64_t gpu_addr;
  465. void *cpu_ptr;
  466. uint32_t domain;
  467. uint32_t align;
  468. };
  469. struct radeon_sa_bo;
  470. /* sub-allocation buffer */
  471. struct radeon_sa_bo {
  472. struct list_head olist;
  473. struct list_head flist;
  474. struct radeon_sa_manager *manager;
  475. unsigned soffset;
  476. unsigned eoffset;
  477. struct radeon_fence *fence;
  478. };
  479. /*
  480. * GEM objects.
  481. */
  482. struct radeon_gem {
  483. struct mutex mutex;
  484. struct list_head objects;
  485. };
  486. int radeon_gem_init(struct radeon_device *rdev);
  487. void radeon_gem_fini(struct radeon_device *rdev);
  488. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  489. int alignment, int initial_domain,
  490. bool discardable, bool kernel,
  491. struct drm_gem_object **obj);
  492. int radeon_mode_dumb_create(struct drm_file *file_priv,
  493. struct drm_device *dev,
  494. struct drm_mode_create_dumb *args);
  495. int radeon_mode_dumb_mmap(struct drm_file *filp,
  496. struct drm_device *dev,
  497. uint32_t handle, uint64_t *offset_p);
  498. /*
  499. * Semaphores.
  500. */
  501. struct radeon_semaphore {
  502. struct radeon_sa_bo *sa_bo;
  503. signed waiters;
  504. uint64_t gpu_addr;
  505. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  506. };
  507. int radeon_semaphore_create(struct radeon_device *rdev,
  508. struct radeon_semaphore **semaphore);
  509. bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  510. struct radeon_semaphore *semaphore);
  511. bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  512. struct radeon_semaphore *semaphore);
  513. void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
  514. struct radeon_fence *fence);
  515. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  516. struct radeon_semaphore *semaphore,
  517. int waiting_ring);
  518. void radeon_semaphore_free(struct radeon_device *rdev,
  519. struct radeon_semaphore **semaphore,
  520. struct radeon_fence *fence);
  521. /*
  522. * GART structures, functions & helpers
  523. */
  524. struct radeon_mc;
  525. #define RADEON_GPU_PAGE_SIZE 4096
  526. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  527. #define RADEON_GPU_PAGE_SHIFT 12
  528. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  529. struct radeon_gart {
  530. dma_addr_t table_addr;
  531. struct radeon_bo *robj;
  532. void *ptr;
  533. unsigned num_gpu_pages;
  534. unsigned num_cpu_pages;
  535. unsigned table_size;
  536. struct page **pages;
  537. dma_addr_t *pages_addr;
  538. bool ready;
  539. };
  540. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  541. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  542. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  543. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  544. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  545. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  546. int radeon_gart_init(struct radeon_device *rdev);
  547. void radeon_gart_fini(struct radeon_device *rdev);
  548. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  549. int pages);
  550. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  551. int pages, struct page **pagelist,
  552. dma_addr_t *dma_addr);
  553. void radeon_gart_restore(struct radeon_device *rdev);
  554. /*
  555. * GPU MC structures, functions & helpers
  556. */
  557. struct radeon_mc {
  558. resource_size_t aper_size;
  559. resource_size_t aper_base;
  560. resource_size_t agp_base;
  561. /* for some chips with <= 32MB we need to lie
  562. * about vram size near mc fb location */
  563. u64 mc_vram_size;
  564. u64 visible_vram_size;
  565. u64 gtt_size;
  566. u64 gtt_start;
  567. u64 gtt_end;
  568. u64 vram_start;
  569. u64 vram_end;
  570. unsigned vram_width;
  571. u64 real_vram_size;
  572. int vram_mtrr;
  573. bool vram_is_ddr;
  574. bool igp_sideport_enabled;
  575. u64 gtt_base_align;
  576. u64 mc_mask;
  577. };
  578. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  579. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  580. /*
  581. * GPU scratch registers structures, functions & helpers
  582. */
  583. struct radeon_scratch {
  584. unsigned num_reg;
  585. uint32_t reg_base;
  586. bool free[32];
  587. uint32_t reg[32];
  588. };
  589. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  590. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  591. /*
  592. * GPU doorbell structures, functions & helpers
  593. */
  594. #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
  595. struct radeon_doorbell {
  596. /* doorbell mmio */
  597. resource_size_t base;
  598. resource_size_t size;
  599. u32 __iomem *ptr;
  600. u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
  601. unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
  602. };
  603. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  604. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  605. /*
  606. * IRQS.
  607. */
  608. struct radeon_flip_work {
  609. struct work_struct flip_work;
  610. struct work_struct unpin_work;
  611. struct radeon_device *rdev;
  612. int crtc_id;
  613. uint64_t base;
  614. struct drm_pending_vblank_event *event;
  615. struct radeon_bo *old_rbo;
  616. struct radeon_fence *fence;
  617. };
  618. struct r500_irq_stat_regs {
  619. u32 disp_int;
  620. u32 hdmi0_status;
  621. };
  622. struct r600_irq_stat_regs {
  623. u32 disp_int;
  624. u32 disp_int_cont;
  625. u32 disp_int_cont2;
  626. u32 d1grph_int;
  627. u32 d2grph_int;
  628. u32 hdmi0_status;
  629. u32 hdmi1_status;
  630. };
  631. struct evergreen_irq_stat_regs {
  632. u32 disp_int;
  633. u32 disp_int_cont;
  634. u32 disp_int_cont2;
  635. u32 disp_int_cont3;
  636. u32 disp_int_cont4;
  637. u32 disp_int_cont5;
  638. u32 d1grph_int;
  639. u32 d2grph_int;
  640. u32 d3grph_int;
  641. u32 d4grph_int;
  642. u32 d5grph_int;
  643. u32 d6grph_int;
  644. u32 afmt_status1;
  645. u32 afmt_status2;
  646. u32 afmt_status3;
  647. u32 afmt_status4;
  648. u32 afmt_status5;
  649. u32 afmt_status6;
  650. };
  651. struct cik_irq_stat_regs {
  652. u32 disp_int;
  653. u32 disp_int_cont;
  654. u32 disp_int_cont2;
  655. u32 disp_int_cont3;
  656. u32 disp_int_cont4;
  657. u32 disp_int_cont5;
  658. u32 disp_int_cont6;
  659. u32 d1grph_int;
  660. u32 d2grph_int;
  661. u32 d3grph_int;
  662. u32 d4grph_int;
  663. u32 d5grph_int;
  664. u32 d6grph_int;
  665. };
  666. union radeon_irq_stat_regs {
  667. struct r500_irq_stat_regs r500;
  668. struct r600_irq_stat_regs r600;
  669. struct evergreen_irq_stat_regs evergreen;
  670. struct cik_irq_stat_regs cik;
  671. };
  672. struct radeon_irq {
  673. bool installed;
  674. spinlock_t lock;
  675. atomic_t ring_int[RADEON_NUM_RINGS];
  676. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  677. atomic_t pflip[RADEON_MAX_CRTCS];
  678. wait_queue_head_t vblank_queue;
  679. bool hpd[RADEON_MAX_HPD_PINS];
  680. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  681. union radeon_irq_stat_regs stat_regs;
  682. bool dpm_thermal;
  683. };
  684. int radeon_irq_kms_init(struct radeon_device *rdev);
  685. void radeon_irq_kms_fini(struct radeon_device *rdev);
  686. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  687. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  688. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  689. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  690. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  691. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  692. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  693. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  694. /*
  695. * CP & rings.
  696. */
  697. struct radeon_ib {
  698. struct radeon_sa_bo *sa_bo;
  699. uint32_t length_dw;
  700. uint64_t gpu_addr;
  701. uint32_t *ptr;
  702. int ring;
  703. struct radeon_fence *fence;
  704. struct radeon_vm *vm;
  705. bool is_const_ib;
  706. struct radeon_semaphore *semaphore;
  707. };
  708. struct radeon_ring {
  709. struct radeon_bo *ring_obj;
  710. volatile uint32_t *ring;
  711. unsigned rptr_offs;
  712. unsigned rptr_save_reg;
  713. u64 next_rptr_gpu_addr;
  714. volatile u32 *next_rptr_cpu_addr;
  715. unsigned wptr;
  716. unsigned wptr_old;
  717. unsigned ring_size;
  718. unsigned ring_free_dw;
  719. int count_dw;
  720. atomic_t last_rptr;
  721. atomic64_t last_activity;
  722. uint64_t gpu_addr;
  723. uint32_t align_mask;
  724. uint32_t ptr_mask;
  725. bool ready;
  726. u32 nop;
  727. u32 idx;
  728. u64 last_semaphore_signal_addr;
  729. u64 last_semaphore_wait_addr;
  730. /* for CIK queues */
  731. u32 me;
  732. u32 pipe;
  733. u32 queue;
  734. struct radeon_bo *mqd_obj;
  735. u32 doorbell_index;
  736. unsigned wptr_offs;
  737. };
  738. struct radeon_mec {
  739. struct radeon_bo *hpd_eop_obj;
  740. u64 hpd_eop_gpu_addr;
  741. u32 num_pipe;
  742. u32 num_mec;
  743. u32 num_queue;
  744. };
  745. /*
  746. * VM
  747. */
  748. /* maximum number of VMIDs */
  749. #define RADEON_NUM_VM 16
  750. /* number of entries in page table */
  751. #define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
  752. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  753. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  754. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  755. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  756. #define R600_PTE_VALID (1 << 0)
  757. #define R600_PTE_SYSTEM (1 << 1)
  758. #define R600_PTE_SNOOPED (1 << 2)
  759. #define R600_PTE_READABLE (1 << 5)
  760. #define R600_PTE_WRITEABLE (1 << 6)
  761. /* PTE (Page Table Entry) fragment field for different page sizes */
  762. #define R600_PTE_FRAG_4KB (0 << 7)
  763. #define R600_PTE_FRAG_64KB (4 << 7)
  764. #define R600_PTE_FRAG_256KB (6 << 7)
  765. /* flags used for GART page table entries on R600+ */
  766. #define R600_PTE_GART ( R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED \
  767. | R600_PTE_READABLE | R600_PTE_WRITEABLE)
  768. struct radeon_vm_pt {
  769. struct radeon_bo *bo;
  770. uint64_t addr;
  771. };
  772. struct radeon_vm {
  773. struct list_head va;
  774. unsigned id;
  775. /* BOs freed, but not yet updated in the PT */
  776. struct list_head freed;
  777. /* contains the page directory */
  778. struct radeon_bo *page_directory;
  779. uint64_t pd_gpu_addr;
  780. unsigned max_pde_used;
  781. /* array of page tables, one for each page directory entry */
  782. struct radeon_vm_pt *page_tables;
  783. struct radeon_bo_va *ib_bo_va;
  784. struct mutex mutex;
  785. /* last fence for cs using this vm */
  786. struct radeon_fence *fence;
  787. /* last flush or NULL if we still need to flush */
  788. struct radeon_fence *last_flush;
  789. /* last use of vmid */
  790. struct radeon_fence *last_id_use;
  791. };
  792. struct radeon_vm_manager {
  793. struct radeon_fence *active[RADEON_NUM_VM];
  794. uint32_t max_pfn;
  795. /* number of VMIDs */
  796. unsigned nvm;
  797. /* vram base address for page table entry */
  798. u64 vram_base_offset;
  799. /* is vm enabled? */
  800. bool enabled;
  801. };
  802. /*
  803. * file private structure
  804. */
  805. struct radeon_fpriv {
  806. struct radeon_vm vm;
  807. };
  808. /*
  809. * R6xx+ IH ring
  810. */
  811. struct r600_ih {
  812. struct radeon_bo *ring_obj;
  813. volatile uint32_t *ring;
  814. unsigned rptr;
  815. unsigned ring_size;
  816. uint64_t gpu_addr;
  817. uint32_t ptr_mask;
  818. atomic_t lock;
  819. bool enabled;
  820. };
  821. /*
  822. * RLC stuff
  823. */
  824. #include "clearstate_defs.h"
  825. struct radeon_rlc {
  826. /* for power gating */
  827. struct radeon_bo *save_restore_obj;
  828. uint64_t save_restore_gpu_addr;
  829. volatile uint32_t *sr_ptr;
  830. const u32 *reg_list;
  831. u32 reg_list_size;
  832. /* for clear state */
  833. struct radeon_bo *clear_state_obj;
  834. uint64_t clear_state_gpu_addr;
  835. volatile uint32_t *cs_ptr;
  836. const struct cs_section_def *cs_data;
  837. u32 clear_state_size;
  838. /* for cp tables */
  839. struct radeon_bo *cp_table_obj;
  840. uint64_t cp_table_gpu_addr;
  841. volatile uint32_t *cp_table_ptr;
  842. u32 cp_table_size;
  843. };
  844. int radeon_ib_get(struct radeon_device *rdev, int ring,
  845. struct radeon_ib *ib, struct radeon_vm *vm,
  846. unsigned size);
  847. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  848. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  849. struct radeon_ib *const_ib);
  850. int radeon_ib_pool_init(struct radeon_device *rdev);
  851. void radeon_ib_pool_fini(struct radeon_device *rdev);
  852. int radeon_ib_ring_tests(struct radeon_device *rdev);
  853. /* Ring access between begin & end cannot sleep */
  854. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  855. struct radeon_ring *ring);
  856. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  857. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  858. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  859. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  860. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  861. void radeon_ring_undo(struct radeon_ring *ring);
  862. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  863. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  864. void radeon_ring_lockup_update(struct radeon_device *rdev,
  865. struct radeon_ring *ring);
  866. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  867. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  868. uint32_t **data);
  869. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  870. unsigned size, uint32_t *data);
  871. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  872. unsigned rptr_offs, u32 nop);
  873. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  874. /* r600 async dma */
  875. void r600_dma_stop(struct radeon_device *rdev);
  876. int r600_dma_resume(struct radeon_device *rdev);
  877. void r600_dma_fini(struct radeon_device *rdev);
  878. void cayman_dma_stop(struct radeon_device *rdev);
  879. int cayman_dma_resume(struct radeon_device *rdev);
  880. void cayman_dma_fini(struct radeon_device *rdev);
  881. /*
  882. * CS.
  883. */
  884. struct radeon_cs_reloc {
  885. struct drm_gem_object *gobj;
  886. struct radeon_bo *robj;
  887. struct ttm_validate_buffer tv;
  888. uint64_t gpu_offset;
  889. unsigned prefered_domains;
  890. unsigned allowed_domains;
  891. uint32_t tiling_flags;
  892. uint32_t handle;
  893. };
  894. struct radeon_cs_chunk {
  895. uint32_t chunk_id;
  896. uint32_t length_dw;
  897. uint32_t *kdata;
  898. void __user *user_ptr;
  899. };
  900. struct radeon_cs_parser {
  901. struct device *dev;
  902. struct radeon_device *rdev;
  903. struct drm_file *filp;
  904. /* chunks */
  905. unsigned nchunks;
  906. struct radeon_cs_chunk *chunks;
  907. uint64_t *chunks_array;
  908. /* IB */
  909. unsigned idx;
  910. /* relocations */
  911. unsigned nrelocs;
  912. struct radeon_cs_reloc *relocs;
  913. struct radeon_cs_reloc **relocs_ptr;
  914. struct radeon_cs_reloc *vm_bos;
  915. struct list_head validated;
  916. unsigned dma_reloc_idx;
  917. /* indices of various chunks */
  918. int chunk_ib_idx;
  919. int chunk_relocs_idx;
  920. int chunk_flags_idx;
  921. int chunk_const_ib_idx;
  922. struct radeon_ib ib;
  923. struct radeon_ib const_ib;
  924. void *track;
  925. unsigned family;
  926. int parser_error;
  927. u32 cs_flags;
  928. u32 ring;
  929. s32 priority;
  930. struct ww_acquire_ctx ticket;
  931. };
  932. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  933. {
  934. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  935. if (ibc->kdata)
  936. return ibc->kdata[idx];
  937. return p->ib.ptr[idx];
  938. }
  939. struct radeon_cs_packet {
  940. unsigned idx;
  941. unsigned type;
  942. unsigned reg;
  943. unsigned opcode;
  944. int count;
  945. unsigned one_reg_wr;
  946. };
  947. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  948. struct radeon_cs_packet *pkt,
  949. unsigned idx, unsigned reg);
  950. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  951. struct radeon_cs_packet *pkt);
  952. /*
  953. * AGP
  954. */
  955. int radeon_agp_init(struct radeon_device *rdev);
  956. void radeon_agp_resume(struct radeon_device *rdev);
  957. void radeon_agp_suspend(struct radeon_device *rdev);
  958. void radeon_agp_fini(struct radeon_device *rdev);
  959. /*
  960. * Writeback
  961. */
  962. struct radeon_wb {
  963. struct radeon_bo *wb_obj;
  964. volatile uint32_t *wb;
  965. uint64_t gpu_addr;
  966. bool enabled;
  967. bool use_event;
  968. };
  969. #define RADEON_WB_SCRATCH_OFFSET 0
  970. #define RADEON_WB_RING0_NEXT_RPTR 256
  971. #define RADEON_WB_CP_RPTR_OFFSET 1024
  972. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  973. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  974. #define R600_WB_DMA_RPTR_OFFSET 1792
  975. #define R600_WB_IH_WPTR_OFFSET 2048
  976. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  977. #define R600_WB_EVENT_OFFSET 3072
  978. #define CIK_WB_CP1_WPTR_OFFSET 3328
  979. #define CIK_WB_CP2_WPTR_OFFSET 3584
  980. /**
  981. * struct radeon_pm - power management datas
  982. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  983. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  984. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  985. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  986. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  987. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  988. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  989. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  990. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  991. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  992. * @needed_bandwidth: current bandwidth needs
  993. *
  994. * It keeps track of various data needed to take powermanagement decision.
  995. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  996. * Equation between gpu/memory clock and available bandwidth is hw dependent
  997. * (type of memory, bus size, efficiency, ...)
  998. */
  999. enum radeon_pm_method {
  1000. PM_METHOD_PROFILE,
  1001. PM_METHOD_DYNPM,
  1002. PM_METHOD_DPM,
  1003. };
  1004. enum radeon_dynpm_state {
  1005. DYNPM_STATE_DISABLED,
  1006. DYNPM_STATE_MINIMUM,
  1007. DYNPM_STATE_PAUSED,
  1008. DYNPM_STATE_ACTIVE,
  1009. DYNPM_STATE_SUSPENDED,
  1010. };
  1011. enum radeon_dynpm_action {
  1012. DYNPM_ACTION_NONE,
  1013. DYNPM_ACTION_MINIMUM,
  1014. DYNPM_ACTION_DOWNCLOCK,
  1015. DYNPM_ACTION_UPCLOCK,
  1016. DYNPM_ACTION_DEFAULT
  1017. };
  1018. enum radeon_voltage_type {
  1019. VOLTAGE_NONE = 0,
  1020. VOLTAGE_GPIO,
  1021. VOLTAGE_VDDC,
  1022. VOLTAGE_SW
  1023. };
  1024. enum radeon_pm_state_type {
  1025. /* not used for dpm */
  1026. POWER_STATE_TYPE_DEFAULT,
  1027. POWER_STATE_TYPE_POWERSAVE,
  1028. /* user selectable states */
  1029. POWER_STATE_TYPE_BATTERY,
  1030. POWER_STATE_TYPE_BALANCED,
  1031. POWER_STATE_TYPE_PERFORMANCE,
  1032. /* internal states */
  1033. POWER_STATE_TYPE_INTERNAL_UVD,
  1034. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1035. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1036. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1037. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1038. POWER_STATE_TYPE_INTERNAL_BOOT,
  1039. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1040. POWER_STATE_TYPE_INTERNAL_ACPI,
  1041. POWER_STATE_TYPE_INTERNAL_ULV,
  1042. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1043. };
  1044. enum radeon_pm_profile_type {
  1045. PM_PROFILE_DEFAULT,
  1046. PM_PROFILE_AUTO,
  1047. PM_PROFILE_LOW,
  1048. PM_PROFILE_MID,
  1049. PM_PROFILE_HIGH,
  1050. };
  1051. #define PM_PROFILE_DEFAULT_IDX 0
  1052. #define PM_PROFILE_LOW_SH_IDX 1
  1053. #define PM_PROFILE_MID_SH_IDX 2
  1054. #define PM_PROFILE_HIGH_SH_IDX 3
  1055. #define PM_PROFILE_LOW_MH_IDX 4
  1056. #define PM_PROFILE_MID_MH_IDX 5
  1057. #define PM_PROFILE_HIGH_MH_IDX 6
  1058. #define PM_PROFILE_MAX 7
  1059. struct radeon_pm_profile {
  1060. int dpms_off_ps_idx;
  1061. int dpms_on_ps_idx;
  1062. int dpms_off_cm_idx;
  1063. int dpms_on_cm_idx;
  1064. };
  1065. enum radeon_int_thermal_type {
  1066. THERMAL_TYPE_NONE,
  1067. THERMAL_TYPE_EXTERNAL,
  1068. THERMAL_TYPE_EXTERNAL_GPIO,
  1069. THERMAL_TYPE_RV6XX,
  1070. THERMAL_TYPE_RV770,
  1071. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1072. THERMAL_TYPE_EVERGREEN,
  1073. THERMAL_TYPE_SUMO,
  1074. THERMAL_TYPE_NI,
  1075. THERMAL_TYPE_SI,
  1076. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1077. THERMAL_TYPE_CI,
  1078. THERMAL_TYPE_KV,
  1079. };
  1080. struct radeon_voltage {
  1081. enum radeon_voltage_type type;
  1082. /* gpio voltage */
  1083. struct radeon_gpio_rec gpio;
  1084. u32 delay; /* delay in usec from voltage drop to sclk change */
  1085. bool active_high; /* voltage drop is active when bit is high */
  1086. /* VDDC voltage */
  1087. u8 vddc_id; /* index into vddc voltage table */
  1088. u8 vddci_id; /* index into vddci voltage table */
  1089. bool vddci_enabled;
  1090. /* r6xx+ sw */
  1091. u16 voltage;
  1092. /* evergreen+ vddci */
  1093. u16 vddci;
  1094. };
  1095. /* clock mode flags */
  1096. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1097. struct radeon_pm_clock_info {
  1098. /* memory clock */
  1099. u32 mclk;
  1100. /* engine clock */
  1101. u32 sclk;
  1102. /* voltage info */
  1103. struct radeon_voltage voltage;
  1104. /* standardized clock flags */
  1105. u32 flags;
  1106. };
  1107. /* state flags */
  1108. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1109. struct radeon_power_state {
  1110. enum radeon_pm_state_type type;
  1111. struct radeon_pm_clock_info *clock_info;
  1112. /* number of valid clock modes in this power state */
  1113. int num_clock_modes;
  1114. struct radeon_pm_clock_info *default_clock_mode;
  1115. /* standardized state flags */
  1116. u32 flags;
  1117. u32 misc; /* vbios specific flags */
  1118. u32 misc2; /* vbios specific flags */
  1119. int pcie_lanes; /* pcie lanes */
  1120. };
  1121. /*
  1122. * Some modes are overclocked by very low value, accept them
  1123. */
  1124. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1125. enum radeon_dpm_auto_throttle_src {
  1126. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1127. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1128. };
  1129. enum radeon_dpm_event_src {
  1130. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1131. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1132. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1133. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1134. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1135. };
  1136. #define RADEON_MAX_VCE_LEVELS 6
  1137. enum radeon_vce_level {
  1138. RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1139. RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1140. RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1141. RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1142. RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1143. RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1144. };
  1145. struct radeon_ps {
  1146. u32 caps; /* vbios flags */
  1147. u32 class; /* vbios flags */
  1148. u32 class2; /* vbios flags */
  1149. /* UVD clocks */
  1150. u32 vclk;
  1151. u32 dclk;
  1152. /* VCE clocks */
  1153. u32 evclk;
  1154. u32 ecclk;
  1155. bool vce_active;
  1156. enum radeon_vce_level vce_level;
  1157. /* asic priv */
  1158. void *ps_priv;
  1159. };
  1160. struct radeon_dpm_thermal {
  1161. /* thermal interrupt work */
  1162. struct work_struct work;
  1163. /* low temperature threshold */
  1164. int min_temp;
  1165. /* high temperature threshold */
  1166. int max_temp;
  1167. /* was interrupt low to high or high to low */
  1168. bool high_to_low;
  1169. };
  1170. enum radeon_clk_action
  1171. {
  1172. RADEON_SCLK_UP = 1,
  1173. RADEON_SCLK_DOWN
  1174. };
  1175. struct radeon_blacklist_clocks
  1176. {
  1177. u32 sclk;
  1178. u32 mclk;
  1179. enum radeon_clk_action action;
  1180. };
  1181. struct radeon_clock_and_voltage_limits {
  1182. u32 sclk;
  1183. u32 mclk;
  1184. u16 vddc;
  1185. u16 vddci;
  1186. };
  1187. struct radeon_clock_array {
  1188. u32 count;
  1189. u32 *values;
  1190. };
  1191. struct radeon_clock_voltage_dependency_entry {
  1192. u32 clk;
  1193. u16 v;
  1194. };
  1195. struct radeon_clock_voltage_dependency_table {
  1196. u32 count;
  1197. struct radeon_clock_voltage_dependency_entry *entries;
  1198. };
  1199. union radeon_cac_leakage_entry {
  1200. struct {
  1201. u16 vddc;
  1202. u32 leakage;
  1203. };
  1204. struct {
  1205. u16 vddc1;
  1206. u16 vddc2;
  1207. u16 vddc3;
  1208. };
  1209. };
  1210. struct radeon_cac_leakage_table {
  1211. u32 count;
  1212. union radeon_cac_leakage_entry *entries;
  1213. };
  1214. struct radeon_phase_shedding_limits_entry {
  1215. u16 voltage;
  1216. u32 sclk;
  1217. u32 mclk;
  1218. };
  1219. struct radeon_phase_shedding_limits_table {
  1220. u32 count;
  1221. struct radeon_phase_shedding_limits_entry *entries;
  1222. };
  1223. struct radeon_uvd_clock_voltage_dependency_entry {
  1224. u32 vclk;
  1225. u32 dclk;
  1226. u16 v;
  1227. };
  1228. struct radeon_uvd_clock_voltage_dependency_table {
  1229. u8 count;
  1230. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1231. };
  1232. struct radeon_vce_clock_voltage_dependency_entry {
  1233. u32 ecclk;
  1234. u32 evclk;
  1235. u16 v;
  1236. };
  1237. struct radeon_vce_clock_voltage_dependency_table {
  1238. u8 count;
  1239. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1240. };
  1241. struct radeon_ppm_table {
  1242. u8 ppm_design;
  1243. u16 cpu_core_number;
  1244. u32 platform_tdp;
  1245. u32 small_ac_platform_tdp;
  1246. u32 platform_tdc;
  1247. u32 small_ac_platform_tdc;
  1248. u32 apu_tdp;
  1249. u32 dgpu_tdp;
  1250. u32 dgpu_ulv_power;
  1251. u32 tj_max;
  1252. };
  1253. struct radeon_cac_tdp_table {
  1254. u16 tdp;
  1255. u16 configurable_tdp;
  1256. u16 tdc;
  1257. u16 battery_power_limit;
  1258. u16 small_power_limit;
  1259. u16 low_cac_leakage;
  1260. u16 high_cac_leakage;
  1261. u16 maximum_power_delivery_limit;
  1262. };
  1263. struct radeon_dpm_dynamic_state {
  1264. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1265. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1266. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1267. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1268. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1269. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1270. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1271. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1272. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1273. struct radeon_clock_array valid_sclk_values;
  1274. struct radeon_clock_array valid_mclk_values;
  1275. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1276. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1277. u32 mclk_sclk_ratio;
  1278. u32 sclk_mclk_delta;
  1279. u16 vddc_vddci_delta;
  1280. u16 min_vddc_for_pcie_gen2;
  1281. struct radeon_cac_leakage_table cac_leakage_table;
  1282. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1283. struct radeon_ppm_table *ppm_table;
  1284. struct radeon_cac_tdp_table *cac_tdp_table;
  1285. };
  1286. struct radeon_dpm_fan {
  1287. u16 t_min;
  1288. u16 t_med;
  1289. u16 t_high;
  1290. u16 pwm_min;
  1291. u16 pwm_med;
  1292. u16 pwm_high;
  1293. u8 t_hyst;
  1294. u32 cycle_delay;
  1295. u16 t_max;
  1296. bool ucode_fan_control;
  1297. };
  1298. enum radeon_pcie_gen {
  1299. RADEON_PCIE_GEN1 = 0,
  1300. RADEON_PCIE_GEN2 = 1,
  1301. RADEON_PCIE_GEN3 = 2,
  1302. RADEON_PCIE_GEN_INVALID = 0xffff
  1303. };
  1304. enum radeon_dpm_forced_level {
  1305. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1306. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1307. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1308. };
  1309. struct radeon_vce_state {
  1310. /* vce clocks */
  1311. u32 evclk;
  1312. u32 ecclk;
  1313. /* gpu clocks */
  1314. u32 sclk;
  1315. u32 mclk;
  1316. u8 clk_idx;
  1317. u8 pstate;
  1318. };
  1319. struct radeon_dpm {
  1320. struct radeon_ps *ps;
  1321. /* number of valid power states */
  1322. int num_ps;
  1323. /* current power state that is active */
  1324. struct radeon_ps *current_ps;
  1325. /* requested power state */
  1326. struct radeon_ps *requested_ps;
  1327. /* boot up power state */
  1328. struct radeon_ps *boot_ps;
  1329. /* default uvd power state */
  1330. struct radeon_ps *uvd_ps;
  1331. /* vce requirements */
  1332. struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
  1333. enum radeon_vce_level vce_level;
  1334. enum radeon_pm_state_type state;
  1335. enum radeon_pm_state_type user_state;
  1336. u32 platform_caps;
  1337. u32 voltage_response_time;
  1338. u32 backbias_response_time;
  1339. void *priv;
  1340. u32 new_active_crtcs;
  1341. int new_active_crtc_count;
  1342. u32 current_active_crtcs;
  1343. int current_active_crtc_count;
  1344. struct radeon_dpm_dynamic_state dyn_state;
  1345. struct radeon_dpm_fan fan;
  1346. u32 tdp_limit;
  1347. u32 near_tdp_limit;
  1348. u32 near_tdp_limit_adjusted;
  1349. u32 sq_ramping_threshold;
  1350. u32 cac_leakage;
  1351. u16 tdp_od_limit;
  1352. u32 tdp_adjustment;
  1353. u16 load_line_slope;
  1354. bool power_control;
  1355. bool ac_power;
  1356. /* special states active */
  1357. bool thermal_active;
  1358. bool uvd_active;
  1359. bool vce_active;
  1360. /* thermal handling */
  1361. struct radeon_dpm_thermal thermal;
  1362. /* forced levels */
  1363. enum radeon_dpm_forced_level forced_level;
  1364. /* track UVD streams */
  1365. unsigned sd;
  1366. unsigned hd;
  1367. };
  1368. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1369. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
  1370. struct radeon_pm {
  1371. struct mutex mutex;
  1372. /* write locked while reprogramming mclk */
  1373. struct rw_semaphore mclk_lock;
  1374. u32 active_crtcs;
  1375. int active_crtc_count;
  1376. int req_vblank;
  1377. bool vblank_sync;
  1378. fixed20_12 max_bandwidth;
  1379. fixed20_12 igp_sideport_mclk;
  1380. fixed20_12 igp_system_mclk;
  1381. fixed20_12 igp_ht_link_clk;
  1382. fixed20_12 igp_ht_link_width;
  1383. fixed20_12 k8_bandwidth;
  1384. fixed20_12 sideport_bandwidth;
  1385. fixed20_12 ht_bandwidth;
  1386. fixed20_12 core_bandwidth;
  1387. fixed20_12 sclk;
  1388. fixed20_12 mclk;
  1389. fixed20_12 needed_bandwidth;
  1390. struct radeon_power_state *power_state;
  1391. /* number of valid power states */
  1392. int num_power_states;
  1393. int current_power_state_index;
  1394. int current_clock_mode_index;
  1395. int requested_power_state_index;
  1396. int requested_clock_mode_index;
  1397. int default_power_state_index;
  1398. u32 current_sclk;
  1399. u32 current_mclk;
  1400. u16 current_vddc;
  1401. u16 current_vddci;
  1402. u32 default_sclk;
  1403. u32 default_mclk;
  1404. u16 default_vddc;
  1405. u16 default_vddci;
  1406. struct radeon_i2c_chan *i2c_bus;
  1407. /* selected pm method */
  1408. enum radeon_pm_method pm_method;
  1409. /* dynpm power management */
  1410. struct delayed_work dynpm_idle_work;
  1411. enum radeon_dynpm_state dynpm_state;
  1412. enum radeon_dynpm_action dynpm_planned_action;
  1413. unsigned long dynpm_action_timeout;
  1414. bool dynpm_can_upclock;
  1415. bool dynpm_can_downclock;
  1416. /* profile-based power management */
  1417. enum radeon_pm_profile_type profile;
  1418. int profile_index;
  1419. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1420. /* internal thermal controller on rv6xx+ */
  1421. enum radeon_int_thermal_type int_thermal_type;
  1422. struct device *int_hwmon_dev;
  1423. /* dpm */
  1424. bool dpm_enabled;
  1425. struct radeon_dpm dpm;
  1426. };
  1427. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1428. enum radeon_pm_state_type ps_type,
  1429. int instance);
  1430. /*
  1431. * UVD
  1432. */
  1433. #define RADEON_MAX_UVD_HANDLES 10
  1434. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1435. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1436. struct radeon_uvd {
  1437. struct radeon_bo *vcpu_bo;
  1438. void *cpu_addr;
  1439. uint64_t gpu_addr;
  1440. void *saved_bo;
  1441. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1442. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1443. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1444. struct delayed_work idle_work;
  1445. };
  1446. int radeon_uvd_init(struct radeon_device *rdev);
  1447. void radeon_uvd_fini(struct radeon_device *rdev);
  1448. int radeon_uvd_suspend(struct radeon_device *rdev);
  1449. int radeon_uvd_resume(struct radeon_device *rdev);
  1450. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1451. uint32_t handle, struct radeon_fence **fence);
  1452. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1453. uint32_t handle, struct radeon_fence **fence);
  1454. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1455. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1456. struct drm_file *filp);
  1457. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1458. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1459. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1460. unsigned vclk, unsigned dclk,
  1461. unsigned vco_min, unsigned vco_max,
  1462. unsigned fb_factor, unsigned fb_mask,
  1463. unsigned pd_min, unsigned pd_max,
  1464. unsigned pd_even,
  1465. unsigned *optimal_fb_div,
  1466. unsigned *optimal_vclk_div,
  1467. unsigned *optimal_dclk_div);
  1468. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1469. unsigned cg_upll_func_cntl);
  1470. /*
  1471. * VCE
  1472. */
  1473. #define RADEON_MAX_VCE_HANDLES 16
  1474. #define RADEON_VCE_STACK_SIZE (1024*1024)
  1475. #define RADEON_VCE_HEAP_SIZE (4*1024*1024)
  1476. struct radeon_vce {
  1477. struct radeon_bo *vcpu_bo;
  1478. uint64_t gpu_addr;
  1479. unsigned fw_version;
  1480. unsigned fb_version;
  1481. atomic_t handles[RADEON_MAX_VCE_HANDLES];
  1482. struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
  1483. unsigned img_size[RADEON_MAX_VCE_HANDLES];
  1484. struct delayed_work idle_work;
  1485. };
  1486. int radeon_vce_init(struct radeon_device *rdev);
  1487. void radeon_vce_fini(struct radeon_device *rdev);
  1488. int radeon_vce_suspend(struct radeon_device *rdev);
  1489. int radeon_vce_resume(struct radeon_device *rdev);
  1490. int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
  1491. uint32_t handle, struct radeon_fence **fence);
  1492. int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
  1493. uint32_t handle, struct radeon_fence **fence);
  1494. void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
  1495. void radeon_vce_note_usage(struct radeon_device *rdev);
  1496. int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
  1497. int radeon_vce_cs_parse(struct radeon_cs_parser *p);
  1498. bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
  1499. struct radeon_ring *ring,
  1500. struct radeon_semaphore *semaphore,
  1501. bool emit_wait);
  1502. void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  1503. void radeon_vce_fence_emit(struct radeon_device *rdev,
  1504. struct radeon_fence *fence);
  1505. int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1506. int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1507. struct r600_audio_pin {
  1508. int channels;
  1509. int rate;
  1510. int bits_per_sample;
  1511. u8 status_bits;
  1512. u8 category_code;
  1513. u32 offset;
  1514. bool connected;
  1515. u32 id;
  1516. };
  1517. struct r600_audio {
  1518. bool enabled;
  1519. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1520. int num_pins;
  1521. };
  1522. /*
  1523. * Benchmarking
  1524. */
  1525. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1526. /*
  1527. * Testing
  1528. */
  1529. void radeon_test_moves(struct radeon_device *rdev);
  1530. void radeon_test_ring_sync(struct radeon_device *rdev,
  1531. struct radeon_ring *cpA,
  1532. struct radeon_ring *cpB);
  1533. void radeon_test_syncing(struct radeon_device *rdev);
  1534. /*
  1535. * Debugfs
  1536. */
  1537. struct radeon_debugfs {
  1538. struct drm_info_list *files;
  1539. unsigned num_files;
  1540. };
  1541. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1542. struct drm_info_list *files,
  1543. unsigned nfiles);
  1544. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1545. /*
  1546. * ASIC ring specific functions.
  1547. */
  1548. struct radeon_asic_ring {
  1549. /* ring read/write ptr handling */
  1550. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1551. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1552. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1553. /* validating and patching of IBs */
  1554. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1555. int (*cs_parse)(struct radeon_cs_parser *p);
  1556. /* command emmit functions */
  1557. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1558. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1559. bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1560. struct radeon_semaphore *semaphore, bool emit_wait);
  1561. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1562. /* testing functions */
  1563. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1564. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1565. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1566. /* deprecated */
  1567. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1568. };
  1569. /*
  1570. * ASIC specific functions.
  1571. */
  1572. struct radeon_asic {
  1573. int (*init)(struct radeon_device *rdev);
  1574. void (*fini)(struct radeon_device *rdev);
  1575. int (*resume)(struct radeon_device *rdev);
  1576. int (*suspend)(struct radeon_device *rdev);
  1577. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1578. int (*asic_reset)(struct radeon_device *rdev);
  1579. /* ioctl hw specific callback. Some hw might want to perform special
  1580. * operation on specific ioctl. For instance on wait idle some hw
  1581. * might want to perform and HDP flush through MMIO as it seems that
  1582. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1583. * through ring.
  1584. */
  1585. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1586. /* check if 3D engine is idle */
  1587. bool (*gui_idle)(struct radeon_device *rdev);
  1588. /* wait for mc_idle */
  1589. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1590. /* get the reference clock */
  1591. u32 (*get_xclk)(struct radeon_device *rdev);
  1592. /* get the gpu clock counter */
  1593. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1594. /* gart */
  1595. struct {
  1596. void (*tlb_flush)(struct radeon_device *rdev);
  1597. void (*set_page)(struct radeon_device *rdev, unsigned i,
  1598. uint64_t addr);
  1599. } gart;
  1600. struct {
  1601. int (*init)(struct radeon_device *rdev);
  1602. void (*fini)(struct radeon_device *rdev);
  1603. void (*set_page)(struct radeon_device *rdev,
  1604. struct radeon_ib *ib,
  1605. uint64_t pe,
  1606. uint64_t addr, unsigned count,
  1607. uint32_t incr, uint32_t flags);
  1608. } vm;
  1609. /* ring specific callbacks */
  1610. struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1611. /* irqs */
  1612. struct {
  1613. int (*set)(struct radeon_device *rdev);
  1614. int (*process)(struct radeon_device *rdev);
  1615. } irq;
  1616. /* displays */
  1617. struct {
  1618. /* display watermarks */
  1619. void (*bandwidth_update)(struct radeon_device *rdev);
  1620. /* get frame count */
  1621. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1622. /* wait for vblank */
  1623. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1624. /* set backlight level */
  1625. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1626. /* get backlight level */
  1627. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1628. /* audio callbacks */
  1629. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1630. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1631. } display;
  1632. /* copy functions for bo handling */
  1633. struct {
  1634. int (*blit)(struct radeon_device *rdev,
  1635. uint64_t src_offset,
  1636. uint64_t dst_offset,
  1637. unsigned num_gpu_pages,
  1638. struct radeon_fence **fence);
  1639. u32 blit_ring_index;
  1640. int (*dma)(struct radeon_device *rdev,
  1641. uint64_t src_offset,
  1642. uint64_t dst_offset,
  1643. unsigned num_gpu_pages,
  1644. struct radeon_fence **fence);
  1645. u32 dma_ring_index;
  1646. /* method used for bo copy */
  1647. int (*copy)(struct radeon_device *rdev,
  1648. uint64_t src_offset,
  1649. uint64_t dst_offset,
  1650. unsigned num_gpu_pages,
  1651. struct radeon_fence **fence);
  1652. /* ring used for bo copies */
  1653. u32 copy_ring_index;
  1654. } copy;
  1655. /* surfaces */
  1656. struct {
  1657. int (*set_reg)(struct radeon_device *rdev, int reg,
  1658. uint32_t tiling_flags, uint32_t pitch,
  1659. uint32_t offset, uint32_t obj_size);
  1660. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1661. } surface;
  1662. /* hotplug detect */
  1663. struct {
  1664. void (*init)(struct radeon_device *rdev);
  1665. void (*fini)(struct radeon_device *rdev);
  1666. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1667. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1668. } hpd;
  1669. /* static power management */
  1670. struct {
  1671. void (*misc)(struct radeon_device *rdev);
  1672. void (*prepare)(struct radeon_device *rdev);
  1673. void (*finish)(struct radeon_device *rdev);
  1674. void (*init_profile)(struct radeon_device *rdev);
  1675. void (*get_dynpm_state)(struct radeon_device *rdev);
  1676. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1677. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1678. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1679. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1680. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1681. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1682. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1683. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1684. int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
  1685. int (*get_temperature)(struct radeon_device *rdev);
  1686. } pm;
  1687. /* dynamic power management */
  1688. struct {
  1689. int (*init)(struct radeon_device *rdev);
  1690. void (*setup_asic)(struct radeon_device *rdev);
  1691. int (*enable)(struct radeon_device *rdev);
  1692. int (*late_enable)(struct radeon_device *rdev);
  1693. void (*disable)(struct radeon_device *rdev);
  1694. int (*pre_set_power_state)(struct radeon_device *rdev);
  1695. int (*set_power_state)(struct radeon_device *rdev);
  1696. void (*post_set_power_state)(struct radeon_device *rdev);
  1697. void (*display_configuration_changed)(struct radeon_device *rdev);
  1698. void (*fini)(struct radeon_device *rdev);
  1699. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1700. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1701. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1702. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1703. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1704. bool (*vblank_too_short)(struct radeon_device *rdev);
  1705. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1706. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1707. } dpm;
  1708. /* pageflipping */
  1709. struct {
  1710. void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1711. bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
  1712. } pflip;
  1713. };
  1714. /*
  1715. * Asic structures
  1716. */
  1717. struct r100_asic {
  1718. const unsigned *reg_safe_bm;
  1719. unsigned reg_safe_bm_size;
  1720. u32 hdp_cntl;
  1721. };
  1722. struct r300_asic {
  1723. const unsigned *reg_safe_bm;
  1724. unsigned reg_safe_bm_size;
  1725. u32 resync_scratch;
  1726. u32 hdp_cntl;
  1727. };
  1728. struct r600_asic {
  1729. unsigned max_pipes;
  1730. unsigned max_tile_pipes;
  1731. unsigned max_simds;
  1732. unsigned max_backends;
  1733. unsigned max_gprs;
  1734. unsigned max_threads;
  1735. unsigned max_stack_entries;
  1736. unsigned max_hw_contexts;
  1737. unsigned max_gs_threads;
  1738. unsigned sx_max_export_size;
  1739. unsigned sx_max_export_pos_size;
  1740. unsigned sx_max_export_smx_size;
  1741. unsigned sq_num_cf_insts;
  1742. unsigned tiling_nbanks;
  1743. unsigned tiling_npipes;
  1744. unsigned tiling_group_size;
  1745. unsigned tile_config;
  1746. unsigned backend_map;
  1747. unsigned active_simds;
  1748. };
  1749. struct rv770_asic {
  1750. unsigned max_pipes;
  1751. unsigned max_tile_pipes;
  1752. unsigned max_simds;
  1753. unsigned max_backends;
  1754. unsigned max_gprs;
  1755. unsigned max_threads;
  1756. unsigned max_stack_entries;
  1757. unsigned max_hw_contexts;
  1758. unsigned max_gs_threads;
  1759. unsigned sx_max_export_size;
  1760. unsigned sx_max_export_pos_size;
  1761. unsigned sx_max_export_smx_size;
  1762. unsigned sq_num_cf_insts;
  1763. unsigned sx_num_of_sets;
  1764. unsigned sc_prim_fifo_size;
  1765. unsigned sc_hiz_tile_fifo_size;
  1766. unsigned sc_earlyz_tile_fifo_fize;
  1767. unsigned tiling_nbanks;
  1768. unsigned tiling_npipes;
  1769. unsigned tiling_group_size;
  1770. unsigned tile_config;
  1771. unsigned backend_map;
  1772. unsigned active_simds;
  1773. };
  1774. struct evergreen_asic {
  1775. unsigned num_ses;
  1776. unsigned max_pipes;
  1777. unsigned max_tile_pipes;
  1778. unsigned max_simds;
  1779. unsigned max_backends;
  1780. unsigned max_gprs;
  1781. unsigned max_threads;
  1782. unsigned max_stack_entries;
  1783. unsigned max_hw_contexts;
  1784. unsigned max_gs_threads;
  1785. unsigned sx_max_export_size;
  1786. unsigned sx_max_export_pos_size;
  1787. unsigned sx_max_export_smx_size;
  1788. unsigned sq_num_cf_insts;
  1789. unsigned sx_num_of_sets;
  1790. unsigned sc_prim_fifo_size;
  1791. unsigned sc_hiz_tile_fifo_size;
  1792. unsigned sc_earlyz_tile_fifo_size;
  1793. unsigned tiling_nbanks;
  1794. unsigned tiling_npipes;
  1795. unsigned tiling_group_size;
  1796. unsigned tile_config;
  1797. unsigned backend_map;
  1798. unsigned active_simds;
  1799. };
  1800. struct cayman_asic {
  1801. unsigned max_shader_engines;
  1802. unsigned max_pipes_per_simd;
  1803. unsigned max_tile_pipes;
  1804. unsigned max_simds_per_se;
  1805. unsigned max_backends_per_se;
  1806. unsigned max_texture_channel_caches;
  1807. unsigned max_gprs;
  1808. unsigned max_threads;
  1809. unsigned max_gs_threads;
  1810. unsigned max_stack_entries;
  1811. unsigned sx_num_of_sets;
  1812. unsigned sx_max_export_size;
  1813. unsigned sx_max_export_pos_size;
  1814. unsigned sx_max_export_smx_size;
  1815. unsigned max_hw_contexts;
  1816. unsigned sq_num_cf_insts;
  1817. unsigned sc_prim_fifo_size;
  1818. unsigned sc_hiz_tile_fifo_size;
  1819. unsigned sc_earlyz_tile_fifo_size;
  1820. unsigned num_shader_engines;
  1821. unsigned num_shader_pipes_per_simd;
  1822. unsigned num_tile_pipes;
  1823. unsigned num_simds_per_se;
  1824. unsigned num_backends_per_se;
  1825. unsigned backend_disable_mask_per_asic;
  1826. unsigned backend_map;
  1827. unsigned num_texture_channel_caches;
  1828. unsigned mem_max_burst_length_bytes;
  1829. unsigned mem_row_size_in_kb;
  1830. unsigned shader_engine_tile_size;
  1831. unsigned num_gpus;
  1832. unsigned multi_gpu_tile_size;
  1833. unsigned tile_config;
  1834. unsigned active_simds;
  1835. };
  1836. struct si_asic {
  1837. unsigned max_shader_engines;
  1838. unsigned max_tile_pipes;
  1839. unsigned max_cu_per_sh;
  1840. unsigned max_sh_per_se;
  1841. unsigned max_backends_per_se;
  1842. unsigned max_texture_channel_caches;
  1843. unsigned max_gprs;
  1844. unsigned max_gs_threads;
  1845. unsigned max_hw_contexts;
  1846. unsigned sc_prim_fifo_size_frontend;
  1847. unsigned sc_prim_fifo_size_backend;
  1848. unsigned sc_hiz_tile_fifo_size;
  1849. unsigned sc_earlyz_tile_fifo_size;
  1850. unsigned num_tile_pipes;
  1851. unsigned backend_enable_mask;
  1852. unsigned backend_disable_mask_per_asic;
  1853. unsigned backend_map;
  1854. unsigned num_texture_channel_caches;
  1855. unsigned mem_max_burst_length_bytes;
  1856. unsigned mem_row_size_in_kb;
  1857. unsigned shader_engine_tile_size;
  1858. unsigned num_gpus;
  1859. unsigned multi_gpu_tile_size;
  1860. unsigned tile_config;
  1861. uint32_t tile_mode_array[32];
  1862. uint32_t active_cus;
  1863. };
  1864. struct cik_asic {
  1865. unsigned max_shader_engines;
  1866. unsigned max_tile_pipes;
  1867. unsigned max_cu_per_sh;
  1868. unsigned max_sh_per_se;
  1869. unsigned max_backends_per_se;
  1870. unsigned max_texture_channel_caches;
  1871. unsigned max_gprs;
  1872. unsigned max_gs_threads;
  1873. unsigned max_hw_contexts;
  1874. unsigned sc_prim_fifo_size_frontend;
  1875. unsigned sc_prim_fifo_size_backend;
  1876. unsigned sc_hiz_tile_fifo_size;
  1877. unsigned sc_earlyz_tile_fifo_size;
  1878. unsigned num_tile_pipes;
  1879. unsigned backend_enable_mask;
  1880. unsigned backend_disable_mask_per_asic;
  1881. unsigned backend_map;
  1882. unsigned num_texture_channel_caches;
  1883. unsigned mem_max_burst_length_bytes;
  1884. unsigned mem_row_size_in_kb;
  1885. unsigned shader_engine_tile_size;
  1886. unsigned num_gpus;
  1887. unsigned multi_gpu_tile_size;
  1888. unsigned tile_config;
  1889. uint32_t tile_mode_array[32];
  1890. uint32_t macrotile_mode_array[16];
  1891. uint32_t active_cus;
  1892. };
  1893. union radeon_asic_config {
  1894. struct r300_asic r300;
  1895. struct r100_asic r100;
  1896. struct r600_asic r600;
  1897. struct rv770_asic rv770;
  1898. struct evergreen_asic evergreen;
  1899. struct cayman_asic cayman;
  1900. struct si_asic si;
  1901. struct cik_asic cik;
  1902. };
  1903. /*
  1904. * asic initizalization from radeon_asic.c
  1905. */
  1906. void radeon_agp_disable(struct radeon_device *rdev);
  1907. int radeon_asic_init(struct radeon_device *rdev);
  1908. /*
  1909. * IOCTL.
  1910. */
  1911. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1912. struct drm_file *filp);
  1913. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1914. struct drm_file *filp);
  1915. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1916. struct drm_file *file_priv);
  1917. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1918. struct drm_file *file_priv);
  1919. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1920. struct drm_file *file_priv);
  1921. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1922. struct drm_file *file_priv);
  1923. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1924. struct drm_file *filp);
  1925. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1926. struct drm_file *filp);
  1927. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1928. struct drm_file *filp);
  1929. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1930. struct drm_file *filp);
  1931. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1932. struct drm_file *filp);
  1933. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  1934. struct drm_file *filp);
  1935. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1936. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1937. struct drm_file *filp);
  1938. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1939. struct drm_file *filp);
  1940. /* VRAM scratch page for HDP bug, default vram page */
  1941. struct r600_vram_scratch {
  1942. struct radeon_bo *robj;
  1943. volatile uint32_t *ptr;
  1944. u64 gpu_addr;
  1945. };
  1946. /*
  1947. * ACPI
  1948. */
  1949. struct radeon_atif_notification_cfg {
  1950. bool enabled;
  1951. int command_code;
  1952. };
  1953. struct radeon_atif_notifications {
  1954. bool display_switch;
  1955. bool expansion_mode_change;
  1956. bool thermal_state;
  1957. bool forced_power_state;
  1958. bool system_power_state;
  1959. bool display_conf_change;
  1960. bool px_gfx_switch;
  1961. bool brightness_change;
  1962. bool dgpu_display_event;
  1963. };
  1964. struct radeon_atif_functions {
  1965. bool system_params;
  1966. bool sbios_requests;
  1967. bool select_active_disp;
  1968. bool lid_state;
  1969. bool get_tv_standard;
  1970. bool set_tv_standard;
  1971. bool get_panel_expansion_mode;
  1972. bool set_panel_expansion_mode;
  1973. bool temperature_change;
  1974. bool graphics_device_types;
  1975. };
  1976. struct radeon_atif {
  1977. struct radeon_atif_notifications notifications;
  1978. struct radeon_atif_functions functions;
  1979. struct radeon_atif_notification_cfg notification_cfg;
  1980. struct radeon_encoder *encoder_for_bl;
  1981. };
  1982. struct radeon_atcs_functions {
  1983. bool get_ext_state;
  1984. bool pcie_perf_req;
  1985. bool pcie_dev_rdy;
  1986. bool pcie_bus_width;
  1987. };
  1988. struct radeon_atcs {
  1989. struct radeon_atcs_functions functions;
  1990. };
  1991. /*
  1992. * Core structure, functions and helpers.
  1993. */
  1994. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1995. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1996. struct radeon_device {
  1997. struct device *dev;
  1998. struct drm_device *ddev;
  1999. struct pci_dev *pdev;
  2000. struct rw_semaphore exclusive_lock;
  2001. /* ASIC */
  2002. union radeon_asic_config config;
  2003. enum radeon_family family;
  2004. unsigned long flags;
  2005. int usec_timeout;
  2006. enum radeon_pll_errata pll_errata;
  2007. int num_gb_pipes;
  2008. int num_z_pipes;
  2009. int disp_priority;
  2010. /* BIOS */
  2011. uint8_t *bios;
  2012. bool is_atom_bios;
  2013. uint16_t bios_header_start;
  2014. struct radeon_bo *stollen_vga_memory;
  2015. /* Register mmio */
  2016. resource_size_t rmmio_base;
  2017. resource_size_t rmmio_size;
  2018. /* protects concurrent MM_INDEX/DATA based register access */
  2019. spinlock_t mmio_idx_lock;
  2020. /* protects concurrent SMC based register access */
  2021. spinlock_t smc_idx_lock;
  2022. /* protects concurrent PLL register access */
  2023. spinlock_t pll_idx_lock;
  2024. /* protects concurrent MC register access */
  2025. spinlock_t mc_idx_lock;
  2026. /* protects concurrent PCIE register access */
  2027. spinlock_t pcie_idx_lock;
  2028. /* protects concurrent PCIE_PORT register access */
  2029. spinlock_t pciep_idx_lock;
  2030. /* protects concurrent PIF register access */
  2031. spinlock_t pif_idx_lock;
  2032. /* protects concurrent CG register access */
  2033. spinlock_t cg_idx_lock;
  2034. /* protects concurrent UVD register access */
  2035. spinlock_t uvd_idx_lock;
  2036. /* protects concurrent RCU register access */
  2037. spinlock_t rcu_idx_lock;
  2038. /* protects concurrent DIDT register access */
  2039. spinlock_t didt_idx_lock;
  2040. /* protects concurrent ENDPOINT (audio) register access */
  2041. spinlock_t end_idx_lock;
  2042. void __iomem *rmmio;
  2043. radeon_rreg_t mc_rreg;
  2044. radeon_wreg_t mc_wreg;
  2045. radeon_rreg_t pll_rreg;
  2046. radeon_wreg_t pll_wreg;
  2047. uint32_t pcie_reg_mask;
  2048. radeon_rreg_t pciep_rreg;
  2049. radeon_wreg_t pciep_wreg;
  2050. /* io port */
  2051. void __iomem *rio_mem;
  2052. resource_size_t rio_mem_size;
  2053. struct radeon_clock clock;
  2054. struct radeon_mc mc;
  2055. struct radeon_gart gart;
  2056. struct radeon_mode_info mode_info;
  2057. struct radeon_scratch scratch;
  2058. struct radeon_doorbell doorbell;
  2059. struct radeon_mman mman;
  2060. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  2061. wait_queue_head_t fence_queue;
  2062. struct mutex ring_lock;
  2063. struct radeon_ring ring[RADEON_NUM_RINGS];
  2064. bool ib_pool_ready;
  2065. struct radeon_sa_manager ring_tmp_bo;
  2066. struct radeon_irq irq;
  2067. struct radeon_asic *asic;
  2068. struct radeon_gem gem;
  2069. struct radeon_pm pm;
  2070. struct radeon_uvd uvd;
  2071. struct radeon_vce vce;
  2072. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  2073. struct radeon_wb wb;
  2074. struct radeon_dummy_page dummy_page;
  2075. bool shutdown;
  2076. bool suspend;
  2077. bool need_dma32;
  2078. bool accel_working;
  2079. bool fastfb_working; /* IGP feature*/
  2080. bool needs_reset;
  2081. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  2082. const struct firmware *me_fw; /* all family ME firmware */
  2083. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  2084. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  2085. const struct firmware *mc_fw; /* NI MC firmware */
  2086. const struct firmware *ce_fw; /* SI CE firmware */
  2087. const struct firmware *mec_fw; /* CIK MEC firmware */
  2088. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  2089. const struct firmware *smc_fw; /* SMC firmware */
  2090. const struct firmware *uvd_fw; /* UVD firmware */
  2091. const struct firmware *vce_fw; /* VCE firmware */
  2092. struct r600_vram_scratch vram_scratch;
  2093. int msi_enabled; /* msi enabled */
  2094. struct r600_ih ih; /* r6/700 interrupt ring */
  2095. struct radeon_rlc rlc;
  2096. struct radeon_mec mec;
  2097. struct work_struct hotplug_work;
  2098. struct work_struct audio_work;
  2099. struct work_struct reset_work;
  2100. int num_crtc; /* number of crtcs */
  2101. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  2102. bool has_uvd;
  2103. struct r600_audio audio; /* audio stuff */
  2104. struct notifier_block acpi_nb;
  2105. /* only one userspace can use Hyperz features or CMASK at a time */
  2106. struct drm_file *hyperz_filp;
  2107. struct drm_file *cmask_filp;
  2108. /* i2c buses */
  2109. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2110. /* debugfs */
  2111. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  2112. unsigned debugfs_count;
  2113. /* virtual memory */
  2114. struct radeon_vm_manager vm_manager;
  2115. struct mutex gpu_clock_mutex;
  2116. /* memory stats */
  2117. atomic64_t vram_usage;
  2118. atomic64_t gtt_usage;
  2119. atomic64_t num_bytes_moved;
  2120. /* ACPI interface */
  2121. struct radeon_atif atif;
  2122. struct radeon_atcs atcs;
  2123. /* srbm instance registers */
  2124. struct mutex srbm_mutex;
  2125. /* clock, powergating flags */
  2126. u32 cg_flags;
  2127. u32 pg_flags;
  2128. struct dev_pm_domain vga_pm_domain;
  2129. bool have_disp_power_ref;
  2130. };
  2131. bool radeon_is_px(struct drm_device *dev);
  2132. int radeon_device_init(struct radeon_device *rdev,
  2133. struct drm_device *ddev,
  2134. struct pci_dev *pdev,
  2135. uint32_t flags);
  2136. void radeon_device_fini(struct radeon_device *rdev);
  2137. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2138. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2139. bool always_indirect);
  2140. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2141. bool always_indirect);
  2142. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2143. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2144. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
  2145. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
  2146. /*
  2147. * Cast helper
  2148. */
  2149. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  2150. /*
  2151. * Registers read & write functions.
  2152. */
  2153. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2154. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2155. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2156. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2157. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2158. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2159. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  2160. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2161. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2162. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2163. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2164. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2165. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2166. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2167. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2168. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2169. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2170. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2171. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2172. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2173. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2174. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2175. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2176. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2177. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2178. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2179. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2180. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2181. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2182. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2183. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2184. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2185. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2186. #define WREG32_P(reg, val, mask) \
  2187. do { \
  2188. uint32_t tmp_ = RREG32(reg); \
  2189. tmp_ &= (mask); \
  2190. tmp_ |= ((val) & ~(mask)); \
  2191. WREG32(reg, tmp_); \
  2192. } while (0)
  2193. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2194. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2195. #define WREG32_PLL_P(reg, val, mask) \
  2196. do { \
  2197. uint32_t tmp_ = RREG32_PLL(reg); \
  2198. tmp_ &= (mask); \
  2199. tmp_ |= ((val) & ~(mask)); \
  2200. WREG32_PLL(reg, tmp_); \
  2201. } while (0)
  2202. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2203. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2204. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2205. #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
  2206. #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
  2207. /*
  2208. * Indirect registers accessor
  2209. */
  2210. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  2211. {
  2212. unsigned long flags;
  2213. uint32_t r;
  2214. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2215. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2216. r = RREG32(RADEON_PCIE_DATA);
  2217. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2218. return r;
  2219. }
  2220. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2221. {
  2222. unsigned long flags;
  2223. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2224. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2225. WREG32(RADEON_PCIE_DATA, (v));
  2226. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2227. }
  2228. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2229. {
  2230. unsigned long flags;
  2231. u32 r;
  2232. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2233. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2234. r = RREG32(TN_SMC_IND_DATA_0);
  2235. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2236. return r;
  2237. }
  2238. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2239. {
  2240. unsigned long flags;
  2241. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2242. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2243. WREG32(TN_SMC_IND_DATA_0, (v));
  2244. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2245. }
  2246. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2247. {
  2248. unsigned long flags;
  2249. u32 r;
  2250. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2251. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2252. r = RREG32(R600_RCU_DATA);
  2253. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2254. return r;
  2255. }
  2256. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2257. {
  2258. unsigned long flags;
  2259. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2260. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2261. WREG32(R600_RCU_DATA, (v));
  2262. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2263. }
  2264. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2265. {
  2266. unsigned long flags;
  2267. u32 r;
  2268. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2269. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2270. r = RREG32(EVERGREEN_CG_IND_DATA);
  2271. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2272. return r;
  2273. }
  2274. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2275. {
  2276. unsigned long flags;
  2277. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2278. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2279. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2280. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2281. }
  2282. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2283. {
  2284. unsigned long flags;
  2285. u32 r;
  2286. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2287. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2288. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2289. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2290. return r;
  2291. }
  2292. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2293. {
  2294. unsigned long flags;
  2295. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2296. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2297. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2298. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2299. }
  2300. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2301. {
  2302. unsigned long flags;
  2303. u32 r;
  2304. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2305. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2306. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2307. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2308. return r;
  2309. }
  2310. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2311. {
  2312. unsigned long flags;
  2313. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2314. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2315. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2316. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2317. }
  2318. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2319. {
  2320. unsigned long flags;
  2321. u32 r;
  2322. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2323. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2324. r = RREG32(R600_UVD_CTX_DATA);
  2325. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2326. return r;
  2327. }
  2328. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2329. {
  2330. unsigned long flags;
  2331. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2332. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2333. WREG32(R600_UVD_CTX_DATA, (v));
  2334. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2335. }
  2336. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2337. {
  2338. unsigned long flags;
  2339. u32 r;
  2340. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2341. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2342. r = RREG32(CIK_DIDT_IND_DATA);
  2343. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2344. return r;
  2345. }
  2346. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2347. {
  2348. unsigned long flags;
  2349. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2350. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2351. WREG32(CIK_DIDT_IND_DATA, (v));
  2352. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2353. }
  2354. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2355. /*
  2356. * ASICs helpers.
  2357. */
  2358. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2359. (rdev->pdev->device == 0x5969))
  2360. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2361. (rdev->family == CHIP_RV200) || \
  2362. (rdev->family == CHIP_RS100) || \
  2363. (rdev->family == CHIP_RS200) || \
  2364. (rdev->family == CHIP_RV250) || \
  2365. (rdev->family == CHIP_RV280) || \
  2366. (rdev->family == CHIP_RS300))
  2367. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2368. (rdev->family == CHIP_RV350) || \
  2369. (rdev->family == CHIP_R350) || \
  2370. (rdev->family == CHIP_RV380) || \
  2371. (rdev->family == CHIP_R420) || \
  2372. (rdev->family == CHIP_R423) || \
  2373. (rdev->family == CHIP_RV410) || \
  2374. (rdev->family == CHIP_RS400) || \
  2375. (rdev->family == CHIP_RS480))
  2376. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2377. (rdev->ddev->pdev->device == 0x9443) || \
  2378. (rdev->ddev->pdev->device == 0x944B) || \
  2379. (rdev->ddev->pdev->device == 0x9506) || \
  2380. (rdev->ddev->pdev->device == 0x9509) || \
  2381. (rdev->ddev->pdev->device == 0x950F) || \
  2382. (rdev->ddev->pdev->device == 0x689C) || \
  2383. (rdev->ddev->pdev->device == 0x689D))
  2384. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2385. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2386. (rdev->family == CHIP_RS690) || \
  2387. (rdev->family == CHIP_RS740) || \
  2388. (rdev->family >= CHIP_R600))
  2389. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2390. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2391. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2392. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2393. (rdev->flags & RADEON_IS_IGP))
  2394. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2395. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2396. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2397. (rdev->flags & RADEON_IS_IGP))
  2398. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2399. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2400. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2401. #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
  2402. #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
  2403. #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
  2404. (rdev->family == CHIP_MULLINS))
  2405. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2406. (rdev->ddev->pdev->device == 0x6850) || \
  2407. (rdev->ddev->pdev->device == 0x6858) || \
  2408. (rdev->ddev->pdev->device == 0x6859) || \
  2409. (rdev->ddev->pdev->device == 0x6840) || \
  2410. (rdev->ddev->pdev->device == 0x6841) || \
  2411. (rdev->ddev->pdev->device == 0x6842) || \
  2412. (rdev->ddev->pdev->device == 0x6843))
  2413. /*
  2414. * BIOS helpers.
  2415. */
  2416. #define RBIOS8(i) (rdev->bios[i])
  2417. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2418. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2419. int radeon_combios_init(struct radeon_device *rdev);
  2420. void radeon_combios_fini(struct radeon_device *rdev);
  2421. int radeon_atombios_init(struct radeon_device *rdev);
  2422. void radeon_atombios_fini(struct radeon_device *rdev);
  2423. /*
  2424. * RING helpers.
  2425. */
  2426. #if DRM_DEBUG_CODE == 0
  2427. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2428. {
  2429. ring->ring[ring->wptr++] = v;
  2430. ring->wptr &= ring->ptr_mask;
  2431. ring->count_dw--;
  2432. ring->ring_free_dw--;
  2433. }
  2434. #else
  2435. /* With debugging this is just too big to inline */
  2436. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  2437. #endif
  2438. /*
  2439. * ASICs macro.
  2440. */
  2441. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2442. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2443. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2444. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2445. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2446. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2447. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2448. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2449. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  2450. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2451. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2452. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2453. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2454. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2455. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2456. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2457. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2458. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2459. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
  2460. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2461. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2462. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2463. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2464. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2465. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2466. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2467. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2468. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2469. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2470. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2471. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2472. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  2473. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  2474. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  2475. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2476. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2477. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2478. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2479. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2480. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2481. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2482. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2483. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2484. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2485. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2486. #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
  2487. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2488. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2489. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2490. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2491. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2492. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2493. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2494. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2495. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2496. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2497. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2498. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2499. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2500. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2501. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2502. #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
  2503. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2504. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2505. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2506. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2507. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2508. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2509. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2510. #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
  2511. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2512. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2513. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2514. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2515. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2516. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2517. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2518. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2519. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2520. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2521. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2522. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2523. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2524. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2525. /* Common functions */
  2526. /* AGP */
  2527. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2528. extern void radeon_pci_config_reset(struct radeon_device *rdev);
  2529. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2530. extern void radeon_agp_disable(struct radeon_device *rdev);
  2531. extern int radeon_modeset_init(struct radeon_device *rdev);
  2532. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2533. extern bool radeon_card_posted(struct radeon_device *rdev);
  2534. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2535. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2536. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2537. extern void radeon_scratch_init(struct radeon_device *rdev);
  2538. extern void radeon_wb_fini(struct radeon_device *rdev);
  2539. extern int radeon_wb_init(struct radeon_device *rdev);
  2540. extern void radeon_wb_disable(struct radeon_device *rdev);
  2541. extern void radeon_surface_init(struct radeon_device *rdev);
  2542. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2543. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2544. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2545. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2546. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2547. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2548. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2549. extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2550. extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2551. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2552. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2553. const u32 *registers,
  2554. const u32 array_size);
  2555. /*
  2556. * vm
  2557. */
  2558. int radeon_vm_manager_init(struct radeon_device *rdev);
  2559. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2560. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2561. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2562. struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
  2563. struct radeon_vm *vm,
  2564. struct list_head *head);
  2565. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2566. struct radeon_vm *vm, int ring);
  2567. void radeon_vm_flush(struct radeon_device *rdev,
  2568. struct radeon_vm *vm,
  2569. int ring);
  2570. void radeon_vm_fence(struct radeon_device *rdev,
  2571. struct radeon_vm *vm,
  2572. struct radeon_fence *fence);
  2573. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2574. int radeon_vm_update_page_directory(struct radeon_device *rdev,
  2575. struct radeon_vm *vm);
  2576. int radeon_vm_clear_freed(struct radeon_device *rdev,
  2577. struct radeon_vm *vm);
  2578. int radeon_vm_bo_update(struct radeon_device *rdev,
  2579. struct radeon_bo_va *bo_va,
  2580. struct ttm_mem_reg *mem);
  2581. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2582. struct radeon_bo *bo);
  2583. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2584. struct radeon_bo *bo);
  2585. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2586. struct radeon_vm *vm,
  2587. struct radeon_bo *bo);
  2588. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2589. struct radeon_bo_va *bo_va,
  2590. uint64_t offset,
  2591. uint32_t flags);
  2592. void radeon_vm_bo_rmv(struct radeon_device *rdev,
  2593. struct radeon_bo_va *bo_va);
  2594. /* audio */
  2595. void r600_audio_update_hdmi(struct work_struct *work);
  2596. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2597. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2598. void r600_audio_enable(struct radeon_device *rdev,
  2599. struct r600_audio_pin *pin,
  2600. bool enable);
  2601. void dce6_audio_enable(struct radeon_device *rdev,
  2602. struct r600_audio_pin *pin,
  2603. bool enable);
  2604. /*
  2605. * R600 vram scratch functions
  2606. */
  2607. int r600_vram_scratch_init(struct radeon_device *rdev);
  2608. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2609. /*
  2610. * r600 cs checking helper
  2611. */
  2612. unsigned r600_mip_minify(unsigned size, unsigned level);
  2613. bool r600_fmt_is_valid_color(u32 format);
  2614. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2615. int r600_fmt_get_blocksize(u32 format);
  2616. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2617. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2618. /*
  2619. * r600 functions used by radeon_encoder.c
  2620. */
  2621. struct radeon_hdmi_acr {
  2622. u32 clock;
  2623. int n_32khz;
  2624. int cts_32khz;
  2625. int n_44_1khz;
  2626. int cts_44_1khz;
  2627. int n_48khz;
  2628. int cts_48khz;
  2629. };
  2630. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2631. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2632. u32 tiling_pipe_num,
  2633. u32 max_rb_num,
  2634. u32 total_max_rb_num,
  2635. u32 enabled_rb_mask);
  2636. /*
  2637. * evergreen functions used by radeon_encoder.c
  2638. */
  2639. extern int ni_init_microcode(struct radeon_device *rdev);
  2640. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2641. /* radeon_acpi.c */
  2642. #if defined(CONFIG_ACPI)
  2643. extern int radeon_acpi_init(struct radeon_device *rdev);
  2644. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2645. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2646. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2647. u8 perf_req, bool advertise);
  2648. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2649. #else
  2650. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2651. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2652. #endif
  2653. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2654. struct radeon_cs_packet *pkt,
  2655. unsigned idx);
  2656. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2657. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2658. struct radeon_cs_packet *pkt);
  2659. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2660. struct radeon_cs_reloc **cs_reloc,
  2661. int nomm);
  2662. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2663. uint32_t *vline_start_end,
  2664. uint32_t *vline_status);
  2665. #include "radeon_object.h"
  2666. #endif