r600_dpm.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "r600d.h"
  27. #include "r600_dpm.h"
  28. #include "atom.h"
  29. const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  30. {
  31. R600_UTC_DFLT_00,
  32. R600_UTC_DFLT_01,
  33. R600_UTC_DFLT_02,
  34. R600_UTC_DFLT_03,
  35. R600_UTC_DFLT_04,
  36. R600_UTC_DFLT_05,
  37. R600_UTC_DFLT_06,
  38. R600_UTC_DFLT_07,
  39. R600_UTC_DFLT_08,
  40. R600_UTC_DFLT_09,
  41. R600_UTC_DFLT_10,
  42. R600_UTC_DFLT_11,
  43. R600_UTC_DFLT_12,
  44. R600_UTC_DFLT_13,
  45. R600_UTC_DFLT_14,
  46. };
  47. const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  48. {
  49. R600_DTC_DFLT_00,
  50. R600_DTC_DFLT_01,
  51. R600_DTC_DFLT_02,
  52. R600_DTC_DFLT_03,
  53. R600_DTC_DFLT_04,
  54. R600_DTC_DFLT_05,
  55. R600_DTC_DFLT_06,
  56. R600_DTC_DFLT_07,
  57. R600_DTC_DFLT_08,
  58. R600_DTC_DFLT_09,
  59. R600_DTC_DFLT_10,
  60. R600_DTC_DFLT_11,
  61. R600_DTC_DFLT_12,
  62. R600_DTC_DFLT_13,
  63. R600_DTC_DFLT_14,
  64. };
  65. void r600_dpm_print_class_info(u32 class, u32 class2)
  66. {
  67. printk("\tui class: ");
  68. switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  69. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  70. default:
  71. printk("none\n");
  72. break;
  73. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  74. printk("battery\n");
  75. break;
  76. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  77. printk("balanced\n");
  78. break;
  79. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  80. printk("performance\n");
  81. break;
  82. }
  83. printk("\tinternal class: ");
  84. if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
  85. (class2 == 0))
  86. printk("none");
  87. else {
  88. if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  89. printk("boot ");
  90. if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  91. printk("thermal ");
  92. if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
  93. printk("limited_pwr ");
  94. if (class & ATOM_PPLIB_CLASSIFICATION_REST)
  95. printk("rest ");
  96. if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
  97. printk("forced ");
  98. if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  99. printk("3d_perf ");
  100. if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
  101. printk("ovrdrv ");
  102. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  103. printk("uvd ");
  104. if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
  105. printk("3d_low ");
  106. if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  107. printk("acpi ");
  108. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  109. printk("uvd_hd2 ");
  110. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  111. printk("uvd_hd ");
  112. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  113. printk("uvd_sd ");
  114. if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
  115. printk("limited_pwr2 ");
  116. if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  117. printk("ulv ");
  118. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  119. printk("uvd_mvc ");
  120. }
  121. printk("\n");
  122. }
  123. void r600_dpm_print_cap_info(u32 caps)
  124. {
  125. printk("\tcaps: ");
  126. if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  127. printk("single_disp ");
  128. if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
  129. printk("video ");
  130. if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
  131. printk("no_dc ");
  132. printk("\n");
  133. }
  134. void r600_dpm_print_ps_status(struct radeon_device *rdev,
  135. struct radeon_ps *rps)
  136. {
  137. printk("\tstatus: ");
  138. if (rps == rdev->pm.dpm.current_ps)
  139. printk("c ");
  140. if (rps == rdev->pm.dpm.requested_ps)
  141. printk("r ");
  142. if (rps == rdev->pm.dpm.boot_ps)
  143. printk("b ");
  144. printk("\n");
  145. }
  146. u32 r600_dpm_get_vblank_time(struct radeon_device *rdev)
  147. {
  148. struct drm_device *dev = rdev->ddev;
  149. struct drm_crtc *crtc;
  150. struct radeon_crtc *radeon_crtc;
  151. u32 line_time_us, vblank_lines;
  152. u32 vblank_time_us = 0xffffffff; /* if the displays are off, vblank time is max */
  153. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  154. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  155. radeon_crtc = to_radeon_crtc(crtc);
  156. if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
  157. line_time_us = (radeon_crtc->hw_mode.crtc_htotal * 1000) /
  158. radeon_crtc->hw_mode.clock;
  159. vblank_lines = radeon_crtc->hw_mode.crtc_vblank_end -
  160. radeon_crtc->hw_mode.crtc_vdisplay +
  161. (radeon_crtc->v_border * 2);
  162. vblank_time_us = vblank_lines * line_time_us;
  163. break;
  164. }
  165. }
  166. }
  167. return vblank_time_us;
  168. }
  169. u32 r600_dpm_get_vrefresh(struct radeon_device *rdev)
  170. {
  171. struct drm_device *dev = rdev->ddev;
  172. struct drm_crtc *crtc;
  173. struct radeon_crtc *radeon_crtc;
  174. u32 vrefresh = 0;
  175. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  176. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  177. radeon_crtc = to_radeon_crtc(crtc);
  178. if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
  179. vrefresh = radeon_crtc->hw_mode.vrefresh;
  180. break;
  181. }
  182. }
  183. }
  184. return vrefresh;
  185. }
  186. void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  187. u32 *p, u32 *u)
  188. {
  189. u32 b_c = 0;
  190. u32 i_c;
  191. u32 tmp;
  192. i_c = (i * r_c) / 100;
  193. tmp = i_c >> p_b;
  194. while (tmp) {
  195. b_c++;
  196. tmp >>= 1;
  197. }
  198. *u = (b_c + 1) / 2;
  199. *p = i_c / (1 << (2 * (*u)));
  200. }
  201. int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  202. {
  203. u32 k, a, ah, al;
  204. u32 t1;
  205. if ((fl == 0) || (fh == 0) || (fl > fh))
  206. return -EINVAL;
  207. k = (100 * fh) / fl;
  208. t1 = (t * (k - 100));
  209. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  210. a = (a + 5) / 10;
  211. ah = ((a * t) + 5000) / 10000;
  212. al = a - ah;
  213. *th = t - ah;
  214. *tl = t + al;
  215. return 0;
  216. }
  217. void r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
  218. {
  219. int i;
  220. if (enable) {
  221. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  222. } else {
  223. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  224. WREG32(CG_RLC_REQ_AND_RSP, 0x2);
  225. for (i = 0; i < rdev->usec_timeout; i++) {
  226. if (((RREG32(CG_RLC_REQ_AND_RSP) & CG_RLC_RSP_TYPE_MASK) >> CG_RLC_RSP_TYPE_SHIFT) == 1)
  227. break;
  228. udelay(1);
  229. }
  230. WREG32(CG_RLC_REQ_AND_RSP, 0x0);
  231. WREG32(GRBM_PWR_CNTL, 0x1);
  232. RREG32(GRBM_PWR_CNTL);
  233. }
  234. }
  235. void r600_dynamicpm_enable(struct radeon_device *rdev, bool enable)
  236. {
  237. if (enable)
  238. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  239. else
  240. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  241. }
  242. void r600_enable_thermal_protection(struct radeon_device *rdev, bool enable)
  243. {
  244. if (enable)
  245. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  246. else
  247. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  248. }
  249. void r600_enable_acpi_pm(struct radeon_device *rdev)
  250. {
  251. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  252. }
  253. void r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable)
  254. {
  255. if (enable)
  256. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  257. else
  258. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  259. }
  260. bool r600_dynamicpm_enabled(struct radeon_device *rdev)
  261. {
  262. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  263. return true;
  264. else
  265. return false;
  266. }
  267. void r600_enable_sclk_control(struct radeon_device *rdev, bool enable)
  268. {
  269. if (enable)
  270. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  271. else
  272. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  273. }
  274. void r600_enable_mclk_control(struct radeon_device *rdev, bool enable)
  275. {
  276. if (enable)
  277. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  278. else
  279. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  280. }
  281. void r600_enable_spll_bypass(struct radeon_device *rdev, bool enable)
  282. {
  283. if (enable)
  284. WREG32_P(CG_SPLL_FUNC_CNTL, SPLL_BYPASS_EN, ~SPLL_BYPASS_EN);
  285. else
  286. WREG32_P(CG_SPLL_FUNC_CNTL, 0, ~SPLL_BYPASS_EN);
  287. }
  288. void r600_wait_for_spll_change(struct radeon_device *rdev)
  289. {
  290. int i;
  291. for (i = 0; i < rdev->usec_timeout; i++) {
  292. if (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_CHG_STATUS)
  293. break;
  294. udelay(1);
  295. }
  296. }
  297. void r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p)
  298. {
  299. WREG32(CG_BSP, BSP(p) | BSU(u));
  300. }
  301. void r600_set_at(struct radeon_device *rdev,
  302. u32 l_to_m, u32 m_to_h,
  303. u32 h_to_m, u32 m_to_l)
  304. {
  305. WREG32(CG_RT, FLS(l_to_m) | FMS(m_to_h));
  306. WREG32(CG_LT, FHS(h_to_m) | FMS(m_to_l));
  307. }
  308. void r600_set_tc(struct radeon_device *rdev,
  309. u32 index, u32 u_t, u32 d_t)
  310. {
  311. WREG32(CG_FFCT_0 + (index * 4), UTC_0(u_t) | DTC_0(d_t));
  312. }
  313. void r600_select_td(struct radeon_device *rdev,
  314. enum r600_td td)
  315. {
  316. if (td == R600_TD_AUTO)
  317. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  318. else
  319. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  320. if (td == R600_TD_UP)
  321. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  322. if (td == R600_TD_DOWN)
  323. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  324. }
  325. void r600_set_vrc(struct radeon_device *rdev, u32 vrv)
  326. {
  327. WREG32(CG_FTV, vrv);
  328. }
  329. void r600_set_tpu(struct radeon_device *rdev, u32 u)
  330. {
  331. WREG32_P(CG_TPC, TPU(u), ~TPU_MASK);
  332. }
  333. void r600_set_tpc(struct radeon_device *rdev, u32 c)
  334. {
  335. WREG32_P(CG_TPC, TPCC(c), ~TPCC_MASK);
  336. }
  337. void r600_set_sstu(struct radeon_device *rdev, u32 u)
  338. {
  339. WREG32_P(CG_SSP, CG_SSTU(u), ~CG_SSTU_MASK);
  340. }
  341. void r600_set_sst(struct radeon_device *rdev, u32 t)
  342. {
  343. WREG32_P(CG_SSP, CG_SST(t), ~CG_SST_MASK);
  344. }
  345. void r600_set_git(struct radeon_device *rdev, u32 t)
  346. {
  347. WREG32_P(CG_GIT, CG_GICST(t), ~CG_GICST_MASK);
  348. }
  349. void r600_set_fctu(struct radeon_device *rdev, u32 u)
  350. {
  351. WREG32_P(CG_FC_T, FC_TU(u), ~FC_TU_MASK);
  352. }
  353. void r600_set_fct(struct radeon_device *rdev, u32 t)
  354. {
  355. WREG32_P(CG_FC_T, FC_T(t), ~FC_T_MASK);
  356. }
  357. void r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p)
  358. {
  359. WREG32_P(CG_CTX_CGTT3D_R, PHC(p), ~PHC_MASK);
  360. }
  361. void r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s)
  362. {
  363. WREG32_P(CG_CTX_CGTT3D_R, SDC(s), ~SDC_MASK);
  364. }
  365. void r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u)
  366. {
  367. WREG32_P(CG_VDDC3D_OOR, SU(u), ~SU_MASK);
  368. }
  369. void r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p)
  370. {
  371. WREG32_P(CG_VDDC3D_OOR, PHC(p), ~PHC_MASK);
  372. }
  373. void r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s)
  374. {
  375. WREG32_P(CG_VDDC3D_OOR, SDC(s), ~SDC_MASK);
  376. }
  377. void r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time)
  378. {
  379. WREG32_P(MPLL_TIME, MPLL_LOCK_TIME(lock_time), ~MPLL_LOCK_TIME_MASK);
  380. }
  381. void r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time)
  382. {
  383. WREG32_P(MPLL_TIME, MPLL_RESET_TIME(reset_time), ~MPLL_RESET_TIME_MASK);
  384. }
  385. void r600_engine_clock_entry_enable(struct radeon_device *rdev,
  386. u32 index, bool enable)
  387. {
  388. if (enable)
  389. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  390. STEP_0_SPLL_ENTRY_VALID, ~STEP_0_SPLL_ENTRY_VALID);
  391. else
  392. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  393. 0, ~STEP_0_SPLL_ENTRY_VALID);
  394. }
  395. void r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
  396. u32 index, bool enable)
  397. {
  398. if (enable)
  399. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  400. STEP_0_SPLL_STEP_ENABLE, ~STEP_0_SPLL_STEP_ENABLE);
  401. else
  402. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  403. 0, ~STEP_0_SPLL_STEP_ENABLE);
  404. }
  405. void r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
  406. u32 index, bool enable)
  407. {
  408. if (enable)
  409. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  410. STEP_0_POST_DIV_EN, ~STEP_0_POST_DIV_EN);
  411. else
  412. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  413. 0, ~STEP_0_POST_DIV_EN);
  414. }
  415. void r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
  416. u32 index, u32 divider)
  417. {
  418. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  419. STEP_0_SPLL_POST_DIV(divider), ~STEP_0_SPLL_POST_DIV_MASK);
  420. }
  421. void r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
  422. u32 index, u32 divider)
  423. {
  424. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  425. STEP_0_SPLL_REF_DIV(divider), ~STEP_0_SPLL_REF_DIV_MASK);
  426. }
  427. void r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
  428. u32 index, u32 divider)
  429. {
  430. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  431. STEP_0_SPLL_FB_DIV(divider), ~STEP_0_SPLL_FB_DIV_MASK);
  432. }
  433. void r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
  434. u32 index, u32 step_time)
  435. {
  436. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  437. STEP_0_SPLL_STEP_TIME(step_time), ~STEP_0_SPLL_STEP_TIME_MASK);
  438. }
  439. void r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u)
  440. {
  441. WREG32_P(VID_RT, SSTU(u), ~SSTU_MASK);
  442. }
  443. void r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u)
  444. {
  445. WREG32_P(VID_RT, VID_CRTU(u), ~VID_CRTU_MASK);
  446. }
  447. void r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt)
  448. {
  449. WREG32_P(VID_RT, VID_CRT(rt), ~VID_CRT_MASK);
  450. }
  451. void r600_voltage_control_enable_pins(struct radeon_device *rdev,
  452. u64 mask)
  453. {
  454. WREG32(LOWER_GPIO_ENABLE, mask & 0xffffffff);
  455. WREG32(UPPER_GPIO_ENABLE, upper_32_bits(mask));
  456. }
  457. void r600_voltage_control_program_voltages(struct radeon_device *rdev,
  458. enum r600_power_level index, u64 pins)
  459. {
  460. u32 tmp, mask;
  461. u32 ix = 3 - (3 & index);
  462. WREG32(CTXSW_VID_LOWER_GPIO_CNTL + (ix * 4), pins & 0xffffffff);
  463. mask = 7 << (3 * ix);
  464. tmp = RREG32(VID_UPPER_GPIO_CNTL);
  465. tmp = (tmp & ~mask) | ((pins >> (32 - (3 * ix))) & mask);
  466. WREG32(VID_UPPER_GPIO_CNTL, tmp);
  467. }
  468. void r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
  469. u64 mask)
  470. {
  471. u32 gpio;
  472. gpio = RREG32(GPIOPAD_MASK);
  473. gpio &= ~mask;
  474. WREG32(GPIOPAD_MASK, gpio);
  475. gpio = RREG32(GPIOPAD_EN);
  476. gpio &= ~mask;
  477. WREG32(GPIOPAD_EN, gpio);
  478. gpio = RREG32(GPIOPAD_A);
  479. gpio &= ~mask;
  480. WREG32(GPIOPAD_A, gpio);
  481. }
  482. void r600_power_level_enable(struct radeon_device *rdev,
  483. enum r600_power_level index, bool enable)
  484. {
  485. u32 ix = 3 - (3 & index);
  486. if (enable)
  487. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), CTXSW_FREQ_STATE_ENABLE,
  488. ~CTXSW_FREQ_STATE_ENABLE);
  489. else
  490. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), 0,
  491. ~CTXSW_FREQ_STATE_ENABLE);
  492. }
  493. void r600_power_level_set_voltage_index(struct radeon_device *rdev,
  494. enum r600_power_level index, u32 voltage_index)
  495. {
  496. u32 ix = 3 - (3 & index);
  497. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  498. CTXSW_FREQ_VIDS_CFG_INDEX(voltage_index), ~CTXSW_FREQ_VIDS_CFG_INDEX_MASK);
  499. }
  500. void r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
  501. enum r600_power_level index, u32 mem_clock_index)
  502. {
  503. u32 ix = 3 - (3 & index);
  504. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  505. CTXSW_FREQ_MCLK_CFG_INDEX(mem_clock_index), ~CTXSW_FREQ_MCLK_CFG_INDEX_MASK);
  506. }
  507. void r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
  508. enum r600_power_level index, u32 eng_clock_index)
  509. {
  510. u32 ix = 3 - (3 & index);
  511. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  512. CTXSW_FREQ_SCLK_CFG_INDEX(eng_clock_index), ~CTXSW_FREQ_SCLK_CFG_INDEX_MASK);
  513. }
  514. void r600_power_level_set_watermark_id(struct radeon_device *rdev,
  515. enum r600_power_level index,
  516. enum r600_display_watermark watermark_id)
  517. {
  518. u32 ix = 3 - (3 & index);
  519. u32 tmp = 0;
  520. if (watermark_id == R600_DISPLAY_WATERMARK_HIGH)
  521. tmp = CTXSW_FREQ_DISPLAY_WATERMARK;
  522. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_DISPLAY_WATERMARK);
  523. }
  524. void r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
  525. enum r600_power_level index, bool compatible)
  526. {
  527. u32 ix = 3 - (3 & index);
  528. u32 tmp = 0;
  529. if (compatible)
  530. tmp = CTXSW_FREQ_GEN2PCIE_VOLT;
  531. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_GEN2PCIE_VOLT);
  532. }
  533. enum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev)
  534. {
  535. u32 tmp;
  536. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK;
  537. tmp >>= CURRENT_PROFILE_INDEX_SHIFT;
  538. return tmp;
  539. }
  540. enum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev)
  541. {
  542. u32 tmp;
  543. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_PROFILE_INDEX_MASK;
  544. tmp >>= TARGET_PROFILE_INDEX_SHIFT;
  545. return tmp;
  546. }
  547. void r600_power_level_set_enter_index(struct radeon_device *rdev,
  548. enum r600_power_level index)
  549. {
  550. WREG32_P(TARGET_AND_CURRENT_PROFILE_INDEX, DYN_PWR_ENTER_INDEX(index),
  551. ~DYN_PWR_ENTER_INDEX_MASK);
  552. }
  553. void r600_wait_for_power_level_unequal(struct radeon_device *rdev,
  554. enum r600_power_level index)
  555. {
  556. int i;
  557. for (i = 0; i < rdev->usec_timeout; i++) {
  558. if (r600_power_level_get_target_index(rdev) != index)
  559. break;
  560. udelay(1);
  561. }
  562. for (i = 0; i < rdev->usec_timeout; i++) {
  563. if (r600_power_level_get_current_index(rdev) != index)
  564. break;
  565. udelay(1);
  566. }
  567. }
  568. void r600_wait_for_power_level(struct radeon_device *rdev,
  569. enum r600_power_level index)
  570. {
  571. int i;
  572. for (i = 0; i < rdev->usec_timeout; i++) {
  573. if (r600_power_level_get_target_index(rdev) == index)
  574. break;
  575. udelay(1);
  576. }
  577. for (i = 0; i < rdev->usec_timeout; i++) {
  578. if (r600_power_level_get_current_index(rdev) == index)
  579. break;
  580. udelay(1);
  581. }
  582. }
  583. void r600_start_dpm(struct radeon_device *rdev)
  584. {
  585. r600_enable_sclk_control(rdev, false);
  586. r600_enable_mclk_control(rdev, false);
  587. r600_dynamicpm_enable(rdev, true);
  588. radeon_wait_for_vblank(rdev, 0);
  589. radeon_wait_for_vblank(rdev, 1);
  590. r600_enable_spll_bypass(rdev, true);
  591. r600_wait_for_spll_change(rdev);
  592. r600_enable_spll_bypass(rdev, false);
  593. r600_wait_for_spll_change(rdev);
  594. r600_enable_spll_bypass(rdev, true);
  595. r600_wait_for_spll_change(rdev);
  596. r600_enable_spll_bypass(rdev, false);
  597. r600_wait_for_spll_change(rdev);
  598. r600_enable_sclk_control(rdev, true);
  599. r600_enable_mclk_control(rdev, true);
  600. }
  601. void r600_stop_dpm(struct radeon_device *rdev)
  602. {
  603. r600_dynamicpm_enable(rdev, false);
  604. }
  605. int r600_dpm_pre_set_power_state(struct radeon_device *rdev)
  606. {
  607. return 0;
  608. }
  609. void r600_dpm_post_set_power_state(struct radeon_device *rdev)
  610. {
  611. }
  612. bool r600_is_uvd_state(u32 class, u32 class2)
  613. {
  614. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  615. return true;
  616. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  617. return true;
  618. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  619. return true;
  620. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  621. return true;
  622. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  623. return true;
  624. return false;
  625. }
  626. static int r600_set_thermal_temperature_range(struct radeon_device *rdev,
  627. int min_temp, int max_temp)
  628. {
  629. int low_temp = 0 * 1000;
  630. int high_temp = 255 * 1000;
  631. if (low_temp < min_temp)
  632. low_temp = min_temp;
  633. if (high_temp > max_temp)
  634. high_temp = max_temp;
  635. if (high_temp < low_temp) {
  636. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  637. return -EINVAL;
  638. }
  639. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  640. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  641. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  642. rdev->pm.dpm.thermal.min_temp = low_temp;
  643. rdev->pm.dpm.thermal.max_temp = high_temp;
  644. return 0;
  645. }
  646. bool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)
  647. {
  648. switch (sensor) {
  649. case THERMAL_TYPE_RV6XX:
  650. case THERMAL_TYPE_RV770:
  651. case THERMAL_TYPE_EVERGREEN:
  652. case THERMAL_TYPE_SUMO:
  653. case THERMAL_TYPE_NI:
  654. case THERMAL_TYPE_SI:
  655. case THERMAL_TYPE_CI:
  656. case THERMAL_TYPE_KV:
  657. return true;
  658. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  659. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  660. return false; /* need special handling */
  661. case THERMAL_TYPE_NONE:
  662. case THERMAL_TYPE_EXTERNAL:
  663. case THERMAL_TYPE_EXTERNAL_GPIO:
  664. default:
  665. return false;
  666. }
  667. }
  668. int r600_dpm_late_enable(struct radeon_device *rdev)
  669. {
  670. int ret;
  671. if (rdev->irq.installed &&
  672. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  673. ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  674. if (ret)
  675. return ret;
  676. rdev->irq.dpm_thermal = true;
  677. radeon_irq_set(rdev);
  678. }
  679. return 0;
  680. }
  681. union power_info {
  682. struct _ATOM_POWERPLAY_INFO info;
  683. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  684. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  685. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  686. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  687. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  688. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  689. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  690. };
  691. union fan_info {
  692. struct _ATOM_PPLIB_FANTABLE fan;
  693. struct _ATOM_PPLIB_FANTABLE2 fan2;
  694. };
  695. static int r600_parse_clk_voltage_dep_table(struct radeon_clock_voltage_dependency_table *radeon_table,
  696. ATOM_PPLIB_Clock_Voltage_Dependency_Table *atom_table)
  697. {
  698. u32 size = atom_table->ucNumEntries *
  699. sizeof(struct radeon_clock_voltage_dependency_entry);
  700. int i;
  701. ATOM_PPLIB_Clock_Voltage_Dependency_Record *entry;
  702. radeon_table->entries = kzalloc(size, GFP_KERNEL);
  703. if (!radeon_table->entries)
  704. return -ENOMEM;
  705. entry = &atom_table->entries[0];
  706. for (i = 0; i < atom_table->ucNumEntries; i++) {
  707. radeon_table->entries[i].clk = le16_to_cpu(entry->usClockLow) |
  708. (entry->ucClockHigh << 16);
  709. radeon_table->entries[i].v = le16_to_cpu(entry->usVoltage);
  710. entry = (ATOM_PPLIB_Clock_Voltage_Dependency_Record *)
  711. ((u8 *)entry + sizeof(ATOM_PPLIB_Clock_Voltage_Dependency_Record));
  712. }
  713. radeon_table->count = atom_table->ucNumEntries;
  714. return 0;
  715. }
  716. int r600_get_platform_caps(struct radeon_device *rdev)
  717. {
  718. struct radeon_mode_info *mode_info = &rdev->mode_info;
  719. union power_info *power_info;
  720. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  721. u16 data_offset;
  722. u8 frev, crev;
  723. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  724. &frev, &crev, &data_offset))
  725. return -EINVAL;
  726. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  727. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  728. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  729. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  730. return 0;
  731. }
  732. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  733. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  734. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  735. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  736. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  737. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  738. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  739. int r600_parse_extended_power_table(struct radeon_device *rdev)
  740. {
  741. struct radeon_mode_info *mode_info = &rdev->mode_info;
  742. union power_info *power_info;
  743. union fan_info *fan_info;
  744. ATOM_PPLIB_Clock_Voltage_Dependency_Table *dep_table;
  745. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  746. u16 data_offset;
  747. u8 frev, crev;
  748. int ret, i;
  749. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  750. &frev, &crev, &data_offset))
  751. return -EINVAL;
  752. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  753. /* fan table */
  754. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  755. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  756. if (power_info->pplib3.usFanTableOffset) {
  757. fan_info = (union fan_info *)(mode_info->atom_context->bios + data_offset +
  758. le16_to_cpu(power_info->pplib3.usFanTableOffset));
  759. rdev->pm.dpm.fan.t_hyst = fan_info->fan.ucTHyst;
  760. rdev->pm.dpm.fan.t_min = le16_to_cpu(fan_info->fan.usTMin);
  761. rdev->pm.dpm.fan.t_med = le16_to_cpu(fan_info->fan.usTMed);
  762. rdev->pm.dpm.fan.t_high = le16_to_cpu(fan_info->fan.usTHigh);
  763. rdev->pm.dpm.fan.pwm_min = le16_to_cpu(fan_info->fan.usPWMMin);
  764. rdev->pm.dpm.fan.pwm_med = le16_to_cpu(fan_info->fan.usPWMMed);
  765. rdev->pm.dpm.fan.pwm_high = le16_to_cpu(fan_info->fan.usPWMHigh);
  766. if (fan_info->fan.ucFanTableFormat >= 2)
  767. rdev->pm.dpm.fan.t_max = le16_to_cpu(fan_info->fan2.usTMax);
  768. else
  769. rdev->pm.dpm.fan.t_max = 10900;
  770. rdev->pm.dpm.fan.cycle_delay = 100000;
  771. rdev->pm.dpm.fan.ucode_fan_control = true;
  772. }
  773. }
  774. /* clock dependancy tables, shedding tables */
  775. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  776. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE4)) {
  777. if (power_info->pplib4.usVddcDependencyOnSCLKOffset) {
  778. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  779. (mode_info->atom_context->bios + data_offset +
  780. le16_to_cpu(power_info->pplib4.usVddcDependencyOnSCLKOffset));
  781. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  782. dep_table);
  783. if (ret)
  784. return ret;
  785. }
  786. if (power_info->pplib4.usVddciDependencyOnMCLKOffset) {
  787. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  788. (mode_info->atom_context->bios + data_offset +
  789. le16_to_cpu(power_info->pplib4.usVddciDependencyOnMCLKOffset));
  790. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  791. dep_table);
  792. if (ret) {
  793. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  794. return ret;
  795. }
  796. }
  797. if (power_info->pplib4.usVddcDependencyOnMCLKOffset) {
  798. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  799. (mode_info->atom_context->bios + data_offset +
  800. le16_to_cpu(power_info->pplib4.usVddcDependencyOnMCLKOffset));
  801. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  802. dep_table);
  803. if (ret) {
  804. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  805. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  806. return ret;
  807. }
  808. }
  809. if (power_info->pplib4.usMvddDependencyOnMCLKOffset) {
  810. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  811. (mode_info->atom_context->bios + data_offset +
  812. le16_to_cpu(power_info->pplib4.usMvddDependencyOnMCLKOffset));
  813. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  814. dep_table);
  815. if (ret) {
  816. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  817. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  818. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
  819. return ret;
  820. }
  821. }
  822. if (power_info->pplib4.usMaxClockVoltageOnDCOffset) {
  823. ATOM_PPLIB_Clock_Voltage_Limit_Table *clk_v =
  824. (ATOM_PPLIB_Clock_Voltage_Limit_Table *)
  825. (mode_info->atom_context->bios + data_offset +
  826. le16_to_cpu(power_info->pplib4.usMaxClockVoltageOnDCOffset));
  827. if (clk_v->ucNumEntries) {
  828. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk =
  829. le16_to_cpu(clk_v->entries[0].usSclkLow) |
  830. (clk_v->entries[0].ucSclkHigh << 16);
  831. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk =
  832. le16_to_cpu(clk_v->entries[0].usMclkLow) |
  833. (clk_v->entries[0].ucMclkHigh << 16);
  834. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc =
  835. le16_to_cpu(clk_v->entries[0].usVddc);
  836. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddci =
  837. le16_to_cpu(clk_v->entries[0].usVddci);
  838. }
  839. }
  840. if (power_info->pplib4.usVddcPhaseShedLimitsTableOffset) {
  841. ATOM_PPLIB_PhaseSheddingLimits_Table *psl =
  842. (ATOM_PPLIB_PhaseSheddingLimits_Table *)
  843. (mode_info->atom_context->bios + data_offset +
  844. le16_to_cpu(power_info->pplib4.usVddcPhaseShedLimitsTableOffset));
  845. ATOM_PPLIB_PhaseSheddingLimits_Record *entry;
  846. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries =
  847. kzalloc(psl->ucNumEntries *
  848. sizeof(struct radeon_phase_shedding_limits_entry),
  849. GFP_KERNEL);
  850. if (!rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries) {
  851. r600_free_extended_power_table(rdev);
  852. return -ENOMEM;
  853. }
  854. entry = &psl->entries[0];
  855. for (i = 0; i < psl->ucNumEntries; i++) {
  856. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].sclk =
  857. le16_to_cpu(entry->usSclkLow) | (entry->ucSclkHigh << 16);
  858. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].mclk =
  859. le16_to_cpu(entry->usMclkLow) | (entry->ucMclkHigh << 16);
  860. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].voltage =
  861. le16_to_cpu(entry->usVoltage);
  862. entry = (ATOM_PPLIB_PhaseSheddingLimits_Record *)
  863. ((u8 *)entry + sizeof(ATOM_PPLIB_PhaseSheddingLimits_Record));
  864. }
  865. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.count =
  866. psl->ucNumEntries;
  867. }
  868. }
  869. /* cac data */
  870. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  871. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE5)) {
  872. rdev->pm.dpm.tdp_limit = le32_to_cpu(power_info->pplib5.ulTDPLimit);
  873. rdev->pm.dpm.near_tdp_limit = le32_to_cpu(power_info->pplib5.ulNearTDPLimit);
  874. rdev->pm.dpm.near_tdp_limit_adjusted = rdev->pm.dpm.near_tdp_limit;
  875. rdev->pm.dpm.tdp_od_limit = le16_to_cpu(power_info->pplib5.usTDPODLimit);
  876. if (rdev->pm.dpm.tdp_od_limit)
  877. rdev->pm.dpm.power_control = true;
  878. else
  879. rdev->pm.dpm.power_control = false;
  880. rdev->pm.dpm.tdp_adjustment = 0;
  881. rdev->pm.dpm.sq_ramping_threshold = le32_to_cpu(power_info->pplib5.ulSQRampingThreshold);
  882. rdev->pm.dpm.cac_leakage = le32_to_cpu(power_info->pplib5.ulCACLeakage);
  883. rdev->pm.dpm.load_line_slope = le16_to_cpu(power_info->pplib5.usLoadLineSlope);
  884. if (power_info->pplib5.usCACLeakageTableOffset) {
  885. ATOM_PPLIB_CAC_Leakage_Table *cac_table =
  886. (ATOM_PPLIB_CAC_Leakage_Table *)
  887. (mode_info->atom_context->bios + data_offset +
  888. le16_to_cpu(power_info->pplib5.usCACLeakageTableOffset));
  889. ATOM_PPLIB_CAC_Leakage_Record *entry;
  890. u32 size = cac_table->ucNumEntries * sizeof(struct radeon_cac_leakage_table);
  891. rdev->pm.dpm.dyn_state.cac_leakage_table.entries = kzalloc(size, GFP_KERNEL);
  892. if (!rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  893. r600_free_extended_power_table(rdev);
  894. return -ENOMEM;
  895. }
  896. entry = &cac_table->entries[0];
  897. for (i = 0; i < cac_table->ucNumEntries; i++) {
  898. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  899. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1 =
  900. le16_to_cpu(entry->usVddc1);
  901. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2 =
  902. le16_to_cpu(entry->usVddc2);
  903. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3 =
  904. le16_to_cpu(entry->usVddc3);
  905. } else {
  906. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc =
  907. le16_to_cpu(entry->usVddc);
  908. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage =
  909. le32_to_cpu(entry->ulLeakageValue);
  910. }
  911. entry = (ATOM_PPLIB_CAC_Leakage_Record *)
  912. ((u8 *)entry + sizeof(ATOM_PPLIB_CAC_Leakage_Record));
  913. }
  914. rdev->pm.dpm.dyn_state.cac_leakage_table.count = cac_table->ucNumEntries;
  915. }
  916. }
  917. /* ext tables */
  918. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  919. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  920. ATOM_PPLIB_EXTENDEDHEADER *ext_hdr = (ATOM_PPLIB_EXTENDEDHEADER *)
  921. (mode_info->atom_context->bios + data_offset +
  922. le16_to_cpu(power_info->pplib3.usExtendendedHeaderOffset));
  923. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2) &&
  924. ext_hdr->usVCETableOffset) {
  925. VCEClockInfoArray *array = (VCEClockInfoArray *)
  926. (mode_info->atom_context->bios + data_offset +
  927. le16_to_cpu(ext_hdr->usVCETableOffset) + 1);
  928. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *limits =
  929. (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *)
  930. (mode_info->atom_context->bios + data_offset +
  931. le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
  932. 1 + array->ucNumEntries * sizeof(VCEClockInfo));
  933. ATOM_PPLIB_VCE_State_Table *states =
  934. (ATOM_PPLIB_VCE_State_Table *)
  935. (mode_info->atom_context->bios + data_offset +
  936. le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
  937. 1 + (array->ucNumEntries * sizeof (VCEClockInfo)) +
  938. 1 + (limits->numEntries * sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record)));
  939. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *entry;
  940. ATOM_PPLIB_VCE_State_Record *state_entry;
  941. VCEClockInfo *vce_clk;
  942. u32 size = limits->numEntries *
  943. sizeof(struct radeon_vce_clock_voltage_dependency_entry);
  944. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries =
  945. kzalloc(size, GFP_KERNEL);
  946. if (!rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries) {
  947. r600_free_extended_power_table(rdev);
  948. return -ENOMEM;
  949. }
  950. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count =
  951. limits->numEntries;
  952. entry = &limits->entries[0];
  953. state_entry = &states->entries[0];
  954. for (i = 0; i < limits->numEntries; i++) {
  955. vce_clk = (VCEClockInfo *)
  956. ((u8 *)&array->entries[0] +
  957. (entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
  958. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk =
  959. le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
  960. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].ecclk =
  961. le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
  962. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v =
  963. le16_to_cpu(entry->usVoltage);
  964. entry = (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *)
  965. ((u8 *)entry + sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record));
  966. }
  967. for (i = 0; i < states->numEntries; i++) {
  968. if (i >= RADEON_MAX_VCE_LEVELS)
  969. break;
  970. vce_clk = (VCEClockInfo *)
  971. ((u8 *)&array->entries[0] +
  972. (state_entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
  973. rdev->pm.dpm.vce_states[i].evclk =
  974. le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
  975. rdev->pm.dpm.vce_states[i].ecclk =
  976. le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
  977. rdev->pm.dpm.vce_states[i].clk_idx =
  978. state_entry->ucClockInfoIndex & 0x3f;
  979. rdev->pm.dpm.vce_states[i].pstate =
  980. (state_entry->ucClockInfoIndex & 0xc0) >> 6;
  981. state_entry = (ATOM_PPLIB_VCE_State_Record *)
  982. ((u8 *)state_entry + sizeof(ATOM_PPLIB_VCE_State_Record));
  983. }
  984. }
  985. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3) &&
  986. ext_hdr->usUVDTableOffset) {
  987. UVDClockInfoArray *array = (UVDClockInfoArray *)
  988. (mode_info->atom_context->bios + data_offset +
  989. le16_to_cpu(ext_hdr->usUVDTableOffset) + 1);
  990. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *limits =
  991. (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *)
  992. (mode_info->atom_context->bios + data_offset +
  993. le16_to_cpu(ext_hdr->usUVDTableOffset) + 1 +
  994. 1 + (array->ucNumEntries * sizeof (UVDClockInfo)));
  995. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *entry;
  996. u32 size = limits->numEntries *
  997. sizeof(struct radeon_uvd_clock_voltage_dependency_entry);
  998. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries =
  999. kzalloc(size, GFP_KERNEL);
  1000. if (!rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries) {
  1001. r600_free_extended_power_table(rdev);
  1002. return -ENOMEM;
  1003. }
  1004. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count =
  1005. limits->numEntries;
  1006. entry = &limits->entries[0];
  1007. for (i = 0; i < limits->numEntries; i++) {
  1008. UVDClockInfo *uvd_clk = (UVDClockInfo *)
  1009. ((u8 *)&array->entries[0] +
  1010. (entry->ucUVDClockInfoIndex * sizeof(UVDClockInfo)));
  1011. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].vclk =
  1012. le16_to_cpu(uvd_clk->usVClkLow) | (uvd_clk->ucVClkHigh << 16);
  1013. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].dclk =
  1014. le16_to_cpu(uvd_clk->usDClkLow) | (uvd_clk->ucDClkHigh << 16);
  1015. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v =
  1016. le16_to_cpu(entry->usVoltage);
  1017. entry = (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *)
  1018. ((u8 *)entry + sizeof(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record));
  1019. }
  1020. }
  1021. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4) &&
  1022. ext_hdr->usSAMUTableOffset) {
  1023. ATOM_PPLIB_SAMClk_Voltage_Limit_Table *limits =
  1024. (ATOM_PPLIB_SAMClk_Voltage_Limit_Table *)
  1025. (mode_info->atom_context->bios + data_offset +
  1026. le16_to_cpu(ext_hdr->usSAMUTableOffset) + 1);
  1027. ATOM_PPLIB_SAMClk_Voltage_Limit_Record *entry;
  1028. u32 size = limits->numEntries *
  1029. sizeof(struct radeon_clock_voltage_dependency_entry);
  1030. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries =
  1031. kzalloc(size, GFP_KERNEL);
  1032. if (!rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries) {
  1033. r600_free_extended_power_table(rdev);
  1034. return -ENOMEM;
  1035. }
  1036. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count =
  1037. limits->numEntries;
  1038. entry = &limits->entries[0];
  1039. for (i = 0; i < limits->numEntries; i++) {
  1040. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].clk =
  1041. le16_to_cpu(entry->usSAMClockLow) | (entry->ucSAMClockHigh << 16);
  1042. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v =
  1043. le16_to_cpu(entry->usVoltage);
  1044. entry = (ATOM_PPLIB_SAMClk_Voltage_Limit_Record *)
  1045. ((u8 *)entry + sizeof(ATOM_PPLIB_SAMClk_Voltage_Limit_Record));
  1046. }
  1047. }
  1048. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5) &&
  1049. ext_hdr->usPPMTableOffset) {
  1050. ATOM_PPLIB_PPM_Table *ppm = (ATOM_PPLIB_PPM_Table *)
  1051. (mode_info->atom_context->bios + data_offset +
  1052. le16_to_cpu(ext_hdr->usPPMTableOffset));
  1053. rdev->pm.dpm.dyn_state.ppm_table =
  1054. kzalloc(sizeof(struct radeon_ppm_table), GFP_KERNEL);
  1055. if (!rdev->pm.dpm.dyn_state.ppm_table) {
  1056. r600_free_extended_power_table(rdev);
  1057. return -ENOMEM;
  1058. }
  1059. rdev->pm.dpm.dyn_state.ppm_table->ppm_design = ppm->ucPpmDesign;
  1060. rdev->pm.dpm.dyn_state.ppm_table->cpu_core_number =
  1061. le16_to_cpu(ppm->usCpuCoreNumber);
  1062. rdev->pm.dpm.dyn_state.ppm_table->platform_tdp =
  1063. le32_to_cpu(ppm->ulPlatformTDP);
  1064. rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdp =
  1065. le32_to_cpu(ppm->ulSmallACPlatformTDP);
  1066. rdev->pm.dpm.dyn_state.ppm_table->platform_tdc =
  1067. le32_to_cpu(ppm->ulPlatformTDC);
  1068. rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdc =
  1069. le32_to_cpu(ppm->ulSmallACPlatformTDC);
  1070. rdev->pm.dpm.dyn_state.ppm_table->apu_tdp =
  1071. le32_to_cpu(ppm->ulApuTDP);
  1072. rdev->pm.dpm.dyn_state.ppm_table->dgpu_tdp =
  1073. le32_to_cpu(ppm->ulDGpuTDP);
  1074. rdev->pm.dpm.dyn_state.ppm_table->dgpu_ulv_power =
  1075. le32_to_cpu(ppm->ulDGpuUlvPower);
  1076. rdev->pm.dpm.dyn_state.ppm_table->tj_max =
  1077. le32_to_cpu(ppm->ulTjmax);
  1078. }
  1079. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6) &&
  1080. ext_hdr->usACPTableOffset) {
  1081. ATOM_PPLIB_ACPClk_Voltage_Limit_Table *limits =
  1082. (ATOM_PPLIB_ACPClk_Voltage_Limit_Table *)
  1083. (mode_info->atom_context->bios + data_offset +
  1084. le16_to_cpu(ext_hdr->usACPTableOffset) + 1);
  1085. ATOM_PPLIB_ACPClk_Voltage_Limit_Record *entry;
  1086. u32 size = limits->numEntries *
  1087. sizeof(struct radeon_clock_voltage_dependency_entry);
  1088. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries =
  1089. kzalloc(size, GFP_KERNEL);
  1090. if (!rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries) {
  1091. r600_free_extended_power_table(rdev);
  1092. return -ENOMEM;
  1093. }
  1094. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count =
  1095. limits->numEntries;
  1096. entry = &limits->entries[0];
  1097. for (i = 0; i < limits->numEntries; i++) {
  1098. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].clk =
  1099. le16_to_cpu(entry->usACPClockLow) | (entry->ucACPClockHigh << 16);
  1100. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v =
  1101. le16_to_cpu(entry->usVoltage);
  1102. entry = (ATOM_PPLIB_ACPClk_Voltage_Limit_Record *)
  1103. ((u8 *)entry + sizeof(ATOM_PPLIB_ACPClk_Voltage_Limit_Record));
  1104. }
  1105. }
  1106. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7) &&
  1107. ext_hdr->usPowerTuneTableOffset) {
  1108. u8 rev = *(u8 *)(mode_info->atom_context->bios + data_offset +
  1109. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  1110. ATOM_PowerTune_Table *pt;
  1111. rdev->pm.dpm.dyn_state.cac_tdp_table =
  1112. kzalloc(sizeof(struct radeon_cac_tdp_table), GFP_KERNEL);
  1113. if (!rdev->pm.dpm.dyn_state.cac_tdp_table) {
  1114. r600_free_extended_power_table(rdev);
  1115. return -ENOMEM;
  1116. }
  1117. if (rev > 0) {
  1118. ATOM_PPLIB_POWERTUNE_Table_V1 *ppt = (ATOM_PPLIB_POWERTUNE_Table_V1 *)
  1119. (mode_info->atom_context->bios + data_offset +
  1120. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  1121. rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit =
  1122. ppt->usMaximumPowerDeliveryLimit;
  1123. pt = &ppt->power_tune_table;
  1124. } else {
  1125. ATOM_PPLIB_POWERTUNE_Table *ppt = (ATOM_PPLIB_POWERTUNE_Table *)
  1126. (mode_info->atom_context->bios + data_offset +
  1127. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  1128. rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit = 255;
  1129. pt = &ppt->power_tune_table;
  1130. }
  1131. rdev->pm.dpm.dyn_state.cac_tdp_table->tdp = le16_to_cpu(pt->usTDP);
  1132. rdev->pm.dpm.dyn_state.cac_tdp_table->configurable_tdp =
  1133. le16_to_cpu(pt->usConfigurableTDP);
  1134. rdev->pm.dpm.dyn_state.cac_tdp_table->tdc = le16_to_cpu(pt->usTDC);
  1135. rdev->pm.dpm.dyn_state.cac_tdp_table->battery_power_limit =
  1136. le16_to_cpu(pt->usBatteryPowerLimit);
  1137. rdev->pm.dpm.dyn_state.cac_tdp_table->small_power_limit =
  1138. le16_to_cpu(pt->usSmallPowerLimit);
  1139. rdev->pm.dpm.dyn_state.cac_tdp_table->low_cac_leakage =
  1140. le16_to_cpu(pt->usLowCACLeakage);
  1141. rdev->pm.dpm.dyn_state.cac_tdp_table->high_cac_leakage =
  1142. le16_to_cpu(pt->usHighCACLeakage);
  1143. }
  1144. }
  1145. return 0;
  1146. }
  1147. void r600_free_extended_power_table(struct radeon_device *rdev)
  1148. {
  1149. struct radeon_dpm_dynamic_state *dyn_state = &rdev->pm.dpm.dyn_state;
  1150. kfree(dyn_state->vddc_dependency_on_sclk.entries);
  1151. kfree(dyn_state->vddci_dependency_on_mclk.entries);
  1152. kfree(dyn_state->vddc_dependency_on_mclk.entries);
  1153. kfree(dyn_state->mvdd_dependency_on_mclk.entries);
  1154. kfree(dyn_state->cac_leakage_table.entries);
  1155. kfree(dyn_state->phase_shedding_limits_table.entries);
  1156. kfree(dyn_state->ppm_table);
  1157. kfree(dyn_state->cac_tdp_table);
  1158. kfree(dyn_state->vce_clock_voltage_dependency_table.entries);
  1159. kfree(dyn_state->uvd_clock_voltage_dependency_table.entries);
  1160. kfree(dyn_state->samu_clock_voltage_dependency_table.entries);
  1161. kfree(dyn_state->acp_clock_voltage_dependency_table.entries);
  1162. }
  1163. enum radeon_pcie_gen r600_get_pcie_gen_support(struct radeon_device *rdev,
  1164. u32 sys_mask,
  1165. enum radeon_pcie_gen asic_gen,
  1166. enum radeon_pcie_gen default_gen)
  1167. {
  1168. switch (asic_gen) {
  1169. case RADEON_PCIE_GEN1:
  1170. return RADEON_PCIE_GEN1;
  1171. case RADEON_PCIE_GEN2:
  1172. return RADEON_PCIE_GEN2;
  1173. case RADEON_PCIE_GEN3:
  1174. return RADEON_PCIE_GEN3;
  1175. default:
  1176. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == RADEON_PCIE_GEN3))
  1177. return RADEON_PCIE_GEN3;
  1178. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == RADEON_PCIE_GEN2))
  1179. return RADEON_PCIE_GEN2;
  1180. else
  1181. return RADEON_PCIE_GEN1;
  1182. }
  1183. return RADEON_PCIE_GEN1;
  1184. }
  1185. u16 r600_get_pcie_lane_support(struct radeon_device *rdev,
  1186. u16 asic_lanes,
  1187. u16 default_lanes)
  1188. {
  1189. switch (asic_lanes) {
  1190. case 0:
  1191. default:
  1192. return default_lanes;
  1193. case 1:
  1194. return 1;
  1195. case 2:
  1196. return 2;
  1197. case 4:
  1198. return 4;
  1199. case 8:
  1200. return 8;
  1201. case 12:
  1202. return 12;
  1203. case 16:
  1204. return 16;
  1205. }
  1206. }
  1207. u8 r600_encode_pci_lane_width(u32 lanes)
  1208. {
  1209. u8 encoded_lanes[] = { 0, 1, 2, 0, 3, 0, 0, 0, 4, 0, 0, 0, 5, 0, 0, 0, 6 };
  1210. if (lanes > 16)
  1211. return 0;
  1212. return encoded_lanes[lanes];
  1213. }