r300.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include <drm/radeon_drm.h>
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
  70. uint64_t addr)
  71. {
  72. void __iomem *ptr = rdev->gart.ptr;
  73. addr = (lower_32_bits(addr) >> 8) |
  74. ((upper_32_bits(addr) & 0xff) << 24) |
  75. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  76. /* on x86 we want this to be CPU endian, on powerpc
  77. * on powerpc without HW swappers, it'll get swapped on way
  78. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  79. writel(addr, ((void __iomem *)ptr) + (i * 4));
  80. }
  81. int rv370_pcie_gart_init(struct radeon_device *rdev)
  82. {
  83. int r;
  84. if (rdev->gart.robj) {
  85. WARN(1, "RV370 PCIE GART already initialized\n");
  86. return 0;
  87. }
  88. /* Initialize common gart structure */
  89. r = radeon_gart_init(rdev);
  90. if (r)
  91. return r;
  92. r = rv370_debugfs_pcie_gart_info_init(rdev);
  93. if (r)
  94. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  95. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  96. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  97. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  98. return radeon_gart_table_vram_alloc(rdev);
  99. }
  100. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  101. {
  102. uint32_t table_addr;
  103. uint32_t tmp;
  104. int r;
  105. if (rdev->gart.robj == NULL) {
  106. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  107. return -EINVAL;
  108. }
  109. r = radeon_gart_table_vram_pin(rdev);
  110. if (r)
  111. return r;
  112. radeon_gart_restore(rdev);
  113. /* discard memory request outside of configured range */
  114. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  117. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  121. table_addr = rdev->gart.table_addr;
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  123. /* FIXME: setup default page */
  124. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  126. /* Clear error */
  127. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  128. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  129. tmp |= RADEON_PCIE_TX_GART_EN;
  130. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  131. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  132. rv370_pcie_gart_tlb_flush(rdev);
  133. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  134. (unsigned)(rdev->mc.gtt_size >> 20),
  135. (unsigned long long)table_addr);
  136. rdev->gart.ready = true;
  137. return 0;
  138. }
  139. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  140. {
  141. u32 tmp;
  142. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  146. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  147. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  149. radeon_gart_table_vram_unpin(rdev);
  150. }
  151. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  152. {
  153. radeon_gart_fini(rdev);
  154. rv370_pcie_gart_disable(rdev);
  155. radeon_gart_table_vram_free(rdev);
  156. }
  157. void r300_fence_ring_emit(struct radeon_device *rdev,
  158. struct radeon_fence *fence)
  159. {
  160. struct radeon_ring *ring = &rdev->ring[fence->ring];
  161. /* Who ever call radeon_fence_emit should call ring_lock and ask
  162. * for enough space (today caller are ib schedule and buffer move) */
  163. /* Write SC register so SC & US assert idle */
  164. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
  165. radeon_ring_write(ring, 0);
  166. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
  167. radeon_ring_write(ring, 0);
  168. /* Flush 3D cache */
  169. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  170. radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
  171. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  172. radeon_ring_write(ring, R300_ZC_FLUSH);
  173. /* Wait until IDLE & CLEAN */
  174. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  175. radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
  176. RADEON_WAIT_2D_IDLECLEAN |
  177. RADEON_WAIT_DMA_GUI_IDLE));
  178. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  179. radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
  180. RADEON_HDP_READ_BUFFER_INVALIDATE);
  181. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  182. radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
  183. /* Emit fence sequence & fire IRQ */
  184. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  185. radeon_ring_write(ring, fence->seq);
  186. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  187. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  188. }
  189. void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  190. {
  191. unsigned gb_tile_config;
  192. int r;
  193. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  194. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  195. switch(rdev->num_gb_pipes) {
  196. case 2:
  197. gb_tile_config |= R300_PIPE_COUNT_R300;
  198. break;
  199. case 3:
  200. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  201. break;
  202. case 4:
  203. gb_tile_config |= R300_PIPE_COUNT_R420;
  204. break;
  205. case 1:
  206. default:
  207. gb_tile_config |= R300_PIPE_COUNT_RV350;
  208. break;
  209. }
  210. r = radeon_ring_lock(rdev, ring, 64);
  211. if (r) {
  212. return;
  213. }
  214. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  215. radeon_ring_write(ring,
  216. RADEON_ISYNC_ANY2D_IDLE3D |
  217. RADEON_ISYNC_ANY3D_IDLE2D |
  218. RADEON_ISYNC_WAIT_IDLEGUI |
  219. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  220. radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
  221. radeon_ring_write(ring, gb_tile_config);
  222. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  223. radeon_ring_write(ring,
  224. RADEON_WAIT_2D_IDLECLEAN |
  225. RADEON_WAIT_3D_IDLECLEAN);
  226. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  227. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  228. radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
  229. radeon_ring_write(ring, 0);
  230. radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
  231. radeon_ring_write(ring, 0);
  232. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  233. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  234. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  235. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  236. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  237. radeon_ring_write(ring,
  238. RADEON_WAIT_2D_IDLECLEAN |
  239. RADEON_WAIT_3D_IDLECLEAN);
  240. radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
  241. radeon_ring_write(ring, 0);
  242. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  243. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  244. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  245. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  246. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
  247. radeon_ring_write(ring,
  248. ((6 << R300_MS_X0_SHIFT) |
  249. (6 << R300_MS_Y0_SHIFT) |
  250. (6 << R300_MS_X1_SHIFT) |
  251. (6 << R300_MS_Y1_SHIFT) |
  252. (6 << R300_MS_X2_SHIFT) |
  253. (6 << R300_MS_Y2_SHIFT) |
  254. (6 << R300_MSBD0_Y_SHIFT) |
  255. (6 << R300_MSBD0_X_SHIFT)));
  256. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
  257. radeon_ring_write(ring,
  258. ((6 << R300_MS_X3_SHIFT) |
  259. (6 << R300_MS_Y3_SHIFT) |
  260. (6 << R300_MS_X4_SHIFT) |
  261. (6 << R300_MS_Y4_SHIFT) |
  262. (6 << R300_MS_X5_SHIFT) |
  263. (6 << R300_MS_Y5_SHIFT) |
  264. (6 << R300_MSBD1_SHIFT)));
  265. radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
  266. radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  267. radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
  268. radeon_ring_write(ring,
  269. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  270. radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
  271. radeon_ring_write(ring,
  272. R300_GEOMETRY_ROUND_NEAREST |
  273. R300_COLOR_ROUND_NEAREST);
  274. radeon_ring_unlock_commit(rdev, ring);
  275. }
  276. static void r300_errata(struct radeon_device *rdev)
  277. {
  278. rdev->pll_errata = 0;
  279. if (rdev->family == CHIP_R300 &&
  280. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  281. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  282. }
  283. }
  284. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  285. {
  286. unsigned i;
  287. uint32_t tmp;
  288. for (i = 0; i < rdev->usec_timeout; i++) {
  289. /* read MC_STATUS */
  290. tmp = RREG32(RADEON_MC_STATUS);
  291. if (tmp & R300_MC_IDLE) {
  292. return 0;
  293. }
  294. DRM_UDELAY(1);
  295. }
  296. return -1;
  297. }
  298. static void r300_gpu_init(struct radeon_device *rdev)
  299. {
  300. uint32_t gb_tile_config, tmp;
  301. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  302. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  303. /* r300,r350 */
  304. rdev->num_gb_pipes = 2;
  305. } else {
  306. /* rv350,rv370,rv380,r300 AD, r350 AH */
  307. rdev->num_gb_pipes = 1;
  308. }
  309. rdev->num_z_pipes = 1;
  310. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  311. switch (rdev->num_gb_pipes) {
  312. case 2:
  313. gb_tile_config |= R300_PIPE_COUNT_R300;
  314. break;
  315. case 3:
  316. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  317. break;
  318. case 4:
  319. gb_tile_config |= R300_PIPE_COUNT_R420;
  320. break;
  321. default:
  322. case 1:
  323. gb_tile_config |= R300_PIPE_COUNT_RV350;
  324. break;
  325. }
  326. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  327. if (r100_gui_wait_for_idle(rdev)) {
  328. printk(KERN_WARNING "Failed to wait GUI idle while "
  329. "programming pipes. Bad things might happen.\n");
  330. }
  331. tmp = RREG32(R300_DST_PIPE_CONFIG);
  332. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  333. WREG32(R300_RB2D_DSTCACHE_MODE,
  334. R300_DC_AUTOFLUSH_ENABLE |
  335. R300_DC_DC_DISABLE_IGNORE_PE);
  336. if (r100_gui_wait_for_idle(rdev)) {
  337. printk(KERN_WARNING "Failed to wait GUI idle while "
  338. "programming pipes. Bad things might happen.\n");
  339. }
  340. if (r300_mc_wait_for_idle(rdev)) {
  341. printk(KERN_WARNING "Failed to wait MC idle while "
  342. "programming pipes. Bad things might happen.\n");
  343. }
  344. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  345. rdev->num_gb_pipes, rdev->num_z_pipes);
  346. }
  347. int r300_asic_reset(struct radeon_device *rdev)
  348. {
  349. struct r100_mc_save save;
  350. u32 status, tmp;
  351. int ret = 0;
  352. status = RREG32(R_000E40_RBBM_STATUS);
  353. if (!G_000E40_GUI_ACTIVE(status)) {
  354. return 0;
  355. }
  356. r100_mc_stop(rdev, &save);
  357. status = RREG32(R_000E40_RBBM_STATUS);
  358. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  359. /* stop CP */
  360. WREG32(RADEON_CP_CSQ_CNTL, 0);
  361. tmp = RREG32(RADEON_CP_RB_CNTL);
  362. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  363. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  364. WREG32(RADEON_CP_RB_WPTR, 0);
  365. WREG32(RADEON_CP_RB_CNTL, tmp);
  366. /* save PCI state */
  367. pci_save_state(rdev->pdev);
  368. /* disable bus mastering */
  369. r100_bm_disable(rdev);
  370. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  371. S_0000F0_SOFT_RESET_GA(1));
  372. RREG32(R_0000F0_RBBM_SOFT_RESET);
  373. mdelay(500);
  374. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  375. mdelay(1);
  376. status = RREG32(R_000E40_RBBM_STATUS);
  377. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  378. /* resetting the CP seems to be problematic sometimes it end up
  379. * hard locking the computer, but it's necessary for successful
  380. * reset more test & playing is needed on R3XX/R4XX to find a
  381. * reliable (if any solution)
  382. */
  383. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  384. RREG32(R_0000F0_RBBM_SOFT_RESET);
  385. mdelay(500);
  386. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  387. mdelay(1);
  388. status = RREG32(R_000E40_RBBM_STATUS);
  389. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  390. /* restore PCI & busmastering */
  391. pci_restore_state(rdev->pdev);
  392. r100_enable_bm(rdev);
  393. /* Check if GPU is idle */
  394. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  395. dev_err(rdev->dev, "failed to reset GPU\n");
  396. ret = -1;
  397. } else
  398. dev_info(rdev->dev, "GPU reset succeed\n");
  399. r100_mc_resume(rdev, &save);
  400. return ret;
  401. }
  402. /*
  403. * r300,r350,rv350,rv380 VRAM info
  404. */
  405. void r300_mc_init(struct radeon_device *rdev)
  406. {
  407. u64 base;
  408. u32 tmp;
  409. /* DDR for all card after R300 & IGP */
  410. rdev->mc.vram_is_ddr = true;
  411. tmp = RREG32(RADEON_MEM_CNTL);
  412. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  413. switch (tmp) {
  414. case 0: rdev->mc.vram_width = 64; break;
  415. case 1: rdev->mc.vram_width = 128; break;
  416. case 2: rdev->mc.vram_width = 256; break;
  417. default: rdev->mc.vram_width = 128; break;
  418. }
  419. r100_vram_init_sizes(rdev);
  420. base = rdev->mc.aper_base;
  421. if (rdev->flags & RADEON_IS_IGP)
  422. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  423. radeon_vram_location(rdev, &rdev->mc, base);
  424. rdev->mc.gtt_base_align = 0;
  425. if (!(rdev->flags & RADEON_IS_AGP))
  426. radeon_gtt_location(rdev, &rdev->mc);
  427. radeon_update_bandwidth_info(rdev);
  428. }
  429. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  430. {
  431. uint32_t link_width_cntl, mask;
  432. if (rdev->flags & RADEON_IS_IGP)
  433. return;
  434. if (!(rdev->flags & RADEON_IS_PCIE))
  435. return;
  436. /* FIXME wait for idle */
  437. switch (lanes) {
  438. case 0:
  439. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  440. break;
  441. case 1:
  442. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  443. break;
  444. case 2:
  445. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  446. break;
  447. case 4:
  448. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  449. break;
  450. case 8:
  451. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  452. break;
  453. case 12:
  454. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  455. break;
  456. case 16:
  457. default:
  458. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  459. break;
  460. }
  461. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  462. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  463. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  464. return;
  465. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  466. RADEON_PCIE_LC_RECONFIG_NOW |
  467. RADEON_PCIE_LC_RECONFIG_LATER |
  468. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  469. link_width_cntl |= mask;
  470. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  471. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  472. RADEON_PCIE_LC_RECONFIG_NOW));
  473. /* wait for lane set to complete */
  474. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  475. while (link_width_cntl == 0xffffffff)
  476. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  477. }
  478. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  479. {
  480. u32 link_width_cntl;
  481. if (rdev->flags & RADEON_IS_IGP)
  482. return 0;
  483. if (!(rdev->flags & RADEON_IS_PCIE))
  484. return 0;
  485. /* FIXME wait for idle */
  486. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  487. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  488. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  489. return 0;
  490. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  491. return 1;
  492. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  493. return 2;
  494. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  495. return 4;
  496. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  497. return 8;
  498. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  499. default:
  500. return 16;
  501. }
  502. }
  503. #if defined(CONFIG_DEBUG_FS)
  504. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  505. {
  506. struct drm_info_node *node = (struct drm_info_node *) m->private;
  507. struct drm_device *dev = node->minor->dev;
  508. struct radeon_device *rdev = dev->dev_private;
  509. uint32_t tmp;
  510. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  511. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  512. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  513. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  514. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  515. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  516. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  517. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  518. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  519. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  520. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  521. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  522. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  523. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  524. return 0;
  525. }
  526. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  527. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  528. };
  529. #endif
  530. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  531. {
  532. #if defined(CONFIG_DEBUG_FS)
  533. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  534. #else
  535. return 0;
  536. #endif
  537. }
  538. static int r300_packet0_check(struct radeon_cs_parser *p,
  539. struct radeon_cs_packet *pkt,
  540. unsigned idx, unsigned reg)
  541. {
  542. struct radeon_cs_reloc *reloc;
  543. struct r100_cs_track *track;
  544. volatile uint32_t *ib;
  545. uint32_t tmp, tile_flags = 0;
  546. unsigned i;
  547. int r;
  548. u32 idx_value;
  549. ib = p->ib.ptr;
  550. track = (struct r100_cs_track *)p->track;
  551. idx_value = radeon_get_ib_value(p, idx);
  552. switch(reg) {
  553. case AVIVO_D1MODE_VLINE_START_END:
  554. case RADEON_CRTC_GUI_TRIG_VLINE:
  555. r = r100_cs_packet_parse_vline(p);
  556. if (r) {
  557. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  558. idx, reg);
  559. radeon_cs_dump_packet(p, pkt);
  560. return r;
  561. }
  562. break;
  563. case RADEON_DST_PITCH_OFFSET:
  564. case RADEON_SRC_PITCH_OFFSET:
  565. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  566. if (r)
  567. return r;
  568. break;
  569. case R300_RB3D_COLOROFFSET0:
  570. case R300_RB3D_COLOROFFSET1:
  571. case R300_RB3D_COLOROFFSET2:
  572. case R300_RB3D_COLOROFFSET3:
  573. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  574. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  575. if (r) {
  576. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  577. idx, reg);
  578. radeon_cs_dump_packet(p, pkt);
  579. return r;
  580. }
  581. track->cb[i].robj = reloc->robj;
  582. track->cb[i].offset = idx_value;
  583. track->cb_dirty = true;
  584. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  585. break;
  586. case R300_ZB_DEPTHOFFSET:
  587. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  588. if (r) {
  589. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  590. idx, reg);
  591. radeon_cs_dump_packet(p, pkt);
  592. return r;
  593. }
  594. track->zb.robj = reloc->robj;
  595. track->zb.offset = idx_value;
  596. track->zb_dirty = true;
  597. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  598. break;
  599. case R300_TX_OFFSET_0:
  600. case R300_TX_OFFSET_0+4:
  601. case R300_TX_OFFSET_0+8:
  602. case R300_TX_OFFSET_0+12:
  603. case R300_TX_OFFSET_0+16:
  604. case R300_TX_OFFSET_0+20:
  605. case R300_TX_OFFSET_0+24:
  606. case R300_TX_OFFSET_0+28:
  607. case R300_TX_OFFSET_0+32:
  608. case R300_TX_OFFSET_0+36:
  609. case R300_TX_OFFSET_0+40:
  610. case R300_TX_OFFSET_0+44:
  611. case R300_TX_OFFSET_0+48:
  612. case R300_TX_OFFSET_0+52:
  613. case R300_TX_OFFSET_0+56:
  614. case R300_TX_OFFSET_0+60:
  615. i = (reg - R300_TX_OFFSET_0) >> 2;
  616. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  617. if (r) {
  618. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  619. idx, reg);
  620. radeon_cs_dump_packet(p, pkt);
  621. return r;
  622. }
  623. if (p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) {
  624. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  625. ((idx_value & ~31) + (u32)reloc->gpu_offset);
  626. } else {
  627. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  628. tile_flags |= R300_TXO_MACRO_TILE;
  629. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  630. tile_flags |= R300_TXO_MICRO_TILE;
  631. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  632. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  633. tmp = idx_value + ((u32)reloc->gpu_offset);
  634. tmp |= tile_flags;
  635. ib[idx] = tmp;
  636. }
  637. track->textures[i].robj = reloc->robj;
  638. track->tex_dirty = true;
  639. break;
  640. /* Tracked registers */
  641. case 0x2084:
  642. /* VAP_VF_CNTL */
  643. track->vap_vf_cntl = idx_value;
  644. break;
  645. case 0x20B4:
  646. /* VAP_VTX_SIZE */
  647. track->vtx_size = idx_value & 0x7F;
  648. break;
  649. case 0x2134:
  650. /* VAP_VF_MAX_VTX_INDX */
  651. track->max_indx = idx_value & 0x00FFFFFFUL;
  652. break;
  653. case 0x2088:
  654. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  655. if (p->rdev->family < CHIP_RV515)
  656. goto fail;
  657. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  658. break;
  659. case 0x43E4:
  660. /* SC_SCISSOR1 */
  661. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  662. if (p->rdev->family < CHIP_RV515) {
  663. track->maxy -= 1440;
  664. }
  665. track->cb_dirty = true;
  666. track->zb_dirty = true;
  667. break;
  668. case 0x4E00:
  669. /* RB3D_CCTL */
  670. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  671. p->rdev->cmask_filp != p->filp) {
  672. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  673. return -EINVAL;
  674. }
  675. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  676. track->cb_dirty = true;
  677. break;
  678. case 0x4E38:
  679. case 0x4E3C:
  680. case 0x4E40:
  681. case 0x4E44:
  682. /* RB3D_COLORPITCH0 */
  683. /* RB3D_COLORPITCH1 */
  684. /* RB3D_COLORPITCH2 */
  685. /* RB3D_COLORPITCH3 */
  686. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  687. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  688. if (r) {
  689. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  690. idx, reg);
  691. radeon_cs_dump_packet(p, pkt);
  692. return r;
  693. }
  694. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  695. tile_flags |= R300_COLOR_TILE_ENABLE;
  696. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  697. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  698. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  699. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  700. tmp = idx_value & ~(0x7 << 16);
  701. tmp |= tile_flags;
  702. ib[idx] = tmp;
  703. }
  704. i = (reg - 0x4E38) >> 2;
  705. track->cb[i].pitch = idx_value & 0x3FFE;
  706. switch (((idx_value >> 21) & 0xF)) {
  707. case 9:
  708. case 11:
  709. case 12:
  710. track->cb[i].cpp = 1;
  711. break;
  712. case 3:
  713. case 4:
  714. case 13:
  715. case 15:
  716. track->cb[i].cpp = 2;
  717. break;
  718. case 5:
  719. if (p->rdev->family < CHIP_RV515) {
  720. DRM_ERROR("Invalid color buffer format (%d)!\n",
  721. ((idx_value >> 21) & 0xF));
  722. return -EINVAL;
  723. }
  724. /* Pass through. */
  725. case 6:
  726. track->cb[i].cpp = 4;
  727. break;
  728. case 10:
  729. track->cb[i].cpp = 8;
  730. break;
  731. case 7:
  732. track->cb[i].cpp = 16;
  733. break;
  734. default:
  735. DRM_ERROR("Invalid color buffer format (%d) !\n",
  736. ((idx_value >> 21) & 0xF));
  737. return -EINVAL;
  738. }
  739. track->cb_dirty = true;
  740. break;
  741. case 0x4F00:
  742. /* ZB_CNTL */
  743. if (idx_value & 2) {
  744. track->z_enabled = true;
  745. } else {
  746. track->z_enabled = false;
  747. }
  748. track->zb_dirty = true;
  749. break;
  750. case 0x4F10:
  751. /* ZB_FORMAT */
  752. switch ((idx_value & 0xF)) {
  753. case 0:
  754. case 1:
  755. track->zb.cpp = 2;
  756. break;
  757. case 2:
  758. track->zb.cpp = 4;
  759. break;
  760. default:
  761. DRM_ERROR("Invalid z buffer format (%d) !\n",
  762. (idx_value & 0xF));
  763. return -EINVAL;
  764. }
  765. track->zb_dirty = true;
  766. break;
  767. case 0x4F24:
  768. /* ZB_DEPTHPITCH */
  769. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  770. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  771. if (r) {
  772. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  773. idx, reg);
  774. radeon_cs_dump_packet(p, pkt);
  775. return r;
  776. }
  777. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  778. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  779. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  780. tile_flags |= R300_DEPTHMICROTILE_TILED;
  781. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  782. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  783. tmp = idx_value & ~(0x7 << 16);
  784. tmp |= tile_flags;
  785. ib[idx] = tmp;
  786. }
  787. track->zb.pitch = idx_value & 0x3FFC;
  788. track->zb_dirty = true;
  789. break;
  790. case 0x4104:
  791. /* TX_ENABLE */
  792. for (i = 0; i < 16; i++) {
  793. bool enabled;
  794. enabled = !!(idx_value & (1 << i));
  795. track->textures[i].enabled = enabled;
  796. }
  797. track->tex_dirty = true;
  798. break;
  799. case 0x44C0:
  800. case 0x44C4:
  801. case 0x44C8:
  802. case 0x44CC:
  803. case 0x44D0:
  804. case 0x44D4:
  805. case 0x44D8:
  806. case 0x44DC:
  807. case 0x44E0:
  808. case 0x44E4:
  809. case 0x44E8:
  810. case 0x44EC:
  811. case 0x44F0:
  812. case 0x44F4:
  813. case 0x44F8:
  814. case 0x44FC:
  815. /* TX_FORMAT1_[0-15] */
  816. i = (reg - 0x44C0) >> 2;
  817. tmp = (idx_value >> 25) & 0x3;
  818. track->textures[i].tex_coord_type = tmp;
  819. switch ((idx_value & 0x1F)) {
  820. case R300_TX_FORMAT_X8:
  821. case R300_TX_FORMAT_Y4X4:
  822. case R300_TX_FORMAT_Z3Y3X2:
  823. track->textures[i].cpp = 1;
  824. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  825. break;
  826. case R300_TX_FORMAT_X16:
  827. case R300_TX_FORMAT_FL_I16:
  828. case R300_TX_FORMAT_Y8X8:
  829. case R300_TX_FORMAT_Z5Y6X5:
  830. case R300_TX_FORMAT_Z6Y5X5:
  831. case R300_TX_FORMAT_W4Z4Y4X4:
  832. case R300_TX_FORMAT_W1Z5Y5X5:
  833. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  834. case R300_TX_FORMAT_B8G8_B8G8:
  835. case R300_TX_FORMAT_G8R8_G8B8:
  836. track->textures[i].cpp = 2;
  837. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  838. break;
  839. case R300_TX_FORMAT_Y16X16:
  840. case R300_TX_FORMAT_FL_I16A16:
  841. case R300_TX_FORMAT_Z11Y11X10:
  842. case R300_TX_FORMAT_Z10Y11X11:
  843. case R300_TX_FORMAT_W8Z8Y8X8:
  844. case R300_TX_FORMAT_W2Z10Y10X10:
  845. case 0x17:
  846. case R300_TX_FORMAT_FL_I32:
  847. case 0x1e:
  848. track->textures[i].cpp = 4;
  849. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  850. break;
  851. case R300_TX_FORMAT_W16Z16Y16X16:
  852. case R300_TX_FORMAT_FL_R16G16B16A16:
  853. case R300_TX_FORMAT_FL_I32A32:
  854. track->textures[i].cpp = 8;
  855. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  856. break;
  857. case R300_TX_FORMAT_FL_R32G32B32A32:
  858. track->textures[i].cpp = 16;
  859. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  860. break;
  861. case R300_TX_FORMAT_DXT1:
  862. track->textures[i].cpp = 1;
  863. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  864. break;
  865. case R300_TX_FORMAT_ATI2N:
  866. if (p->rdev->family < CHIP_R420) {
  867. DRM_ERROR("Invalid texture format %u\n",
  868. (idx_value & 0x1F));
  869. return -EINVAL;
  870. }
  871. /* The same rules apply as for DXT3/5. */
  872. /* Pass through. */
  873. case R300_TX_FORMAT_DXT3:
  874. case R300_TX_FORMAT_DXT5:
  875. track->textures[i].cpp = 1;
  876. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  877. break;
  878. default:
  879. DRM_ERROR("Invalid texture format %u\n",
  880. (idx_value & 0x1F));
  881. return -EINVAL;
  882. }
  883. track->tex_dirty = true;
  884. break;
  885. case 0x4400:
  886. case 0x4404:
  887. case 0x4408:
  888. case 0x440C:
  889. case 0x4410:
  890. case 0x4414:
  891. case 0x4418:
  892. case 0x441C:
  893. case 0x4420:
  894. case 0x4424:
  895. case 0x4428:
  896. case 0x442C:
  897. case 0x4430:
  898. case 0x4434:
  899. case 0x4438:
  900. case 0x443C:
  901. /* TX_FILTER0_[0-15] */
  902. i = (reg - 0x4400) >> 2;
  903. tmp = idx_value & 0x7;
  904. if (tmp == 2 || tmp == 4 || tmp == 6) {
  905. track->textures[i].roundup_w = false;
  906. }
  907. tmp = (idx_value >> 3) & 0x7;
  908. if (tmp == 2 || tmp == 4 || tmp == 6) {
  909. track->textures[i].roundup_h = false;
  910. }
  911. track->tex_dirty = true;
  912. break;
  913. case 0x4500:
  914. case 0x4504:
  915. case 0x4508:
  916. case 0x450C:
  917. case 0x4510:
  918. case 0x4514:
  919. case 0x4518:
  920. case 0x451C:
  921. case 0x4520:
  922. case 0x4524:
  923. case 0x4528:
  924. case 0x452C:
  925. case 0x4530:
  926. case 0x4534:
  927. case 0x4538:
  928. case 0x453C:
  929. /* TX_FORMAT2_[0-15] */
  930. i = (reg - 0x4500) >> 2;
  931. tmp = idx_value & 0x3FFF;
  932. track->textures[i].pitch = tmp + 1;
  933. if (p->rdev->family >= CHIP_RV515) {
  934. tmp = ((idx_value >> 15) & 1) << 11;
  935. track->textures[i].width_11 = tmp;
  936. tmp = ((idx_value >> 16) & 1) << 11;
  937. track->textures[i].height_11 = tmp;
  938. /* ATI1N */
  939. if (idx_value & (1 << 14)) {
  940. /* The same rules apply as for DXT1. */
  941. track->textures[i].compress_format =
  942. R100_TRACK_COMP_DXT1;
  943. }
  944. } else if (idx_value & (1 << 14)) {
  945. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  946. return -EINVAL;
  947. }
  948. track->tex_dirty = true;
  949. break;
  950. case 0x4480:
  951. case 0x4484:
  952. case 0x4488:
  953. case 0x448C:
  954. case 0x4490:
  955. case 0x4494:
  956. case 0x4498:
  957. case 0x449C:
  958. case 0x44A0:
  959. case 0x44A4:
  960. case 0x44A8:
  961. case 0x44AC:
  962. case 0x44B0:
  963. case 0x44B4:
  964. case 0x44B8:
  965. case 0x44BC:
  966. /* TX_FORMAT0_[0-15] */
  967. i = (reg - 0x4480) >> 2;
  968. tmp = idx_value & 0x7FF;
  969. track->textures[i].width = tmp + 1;
  970. tmp = (idx_value >> 11) & 0x7FF;
  971. track->textures[i].height = tmp + 1;
  972. tmp = (idx_value >> 26) & 0xF;
  973. track->textures[i].num_levels = tmp;
  974. tmp = idx_value & (1 << 31);
  975. track->textures[i].use_pitch = !!tmp;
  976. tmp = (idx_value >> 22) & 0xF;
  977. track->textures[i].txdepth = tmp;
  978. track->tex_dirty = true;
  979. break;
  980. case R300_ZB_ZPASS_ADDR:
  981. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  982. if (r) {
  983. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  984. idx, reg);
  985. radeon_cs_dump_packet(p, pkt);
  986. return r;
  987. }
  988. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  989. break;
  990. case 0x4e0c:
  991. /* RB3D_COLOR_CHANNEL_MASK */
  992. track->color_channel_mask = idx_value;
  993. track->cb_dirty = true;
  994. break;
  995. case 0x43a4:
  996. /* SC_HYPERZ_EN */
  997. /* r300c emits this register - we need to disable hyperz for it
  998. * without complaining */
  999. if (p->rdev->hyperz_filp != p->filp) {
  1000. if (idx_value & 0x1)
  1001. ib[idx] = idx_value & ~1;
  1002. }
  1003. break;
  1004. case 0x4f1c:
  1005. /* ZB_BW_CNTL */
  1006. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1007. track->cb_dirty = true;
  1008. track->zb_dirty = true;
  1009. if (p->rdev->hyperz_filp != p->filp) {
  1010. if (idx_value & (R300_HIZ_ENABLE |
  1011. R300_RD_COMP_ENABLE |
  1012. R300_WR_COMP_ENABLE |
  1013. R300_FAST_FILL_ENABLE))
  1014. goto fail;
  1015. }
  1016. break;
  1017. case 0x4e04:
  1018. /* RB3D_BLENDCNTL */
  1019. track->blend_read_enable = !!(idx_value & (1 << 2));
  1020. track->cb_dirty = true;
  1021. break;
  1022. case R300_RB3D_AARESOLVE_OFFSET:
  1023. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1024. if (r) {
  1025. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1026. idx, reg);
  1027. radeon_cs_dump_packet(p, pkt);
  1028. return r;
  1029. }
  1030. track->aa.robj = reloc->robj;
  1031. track->aa.offset = idx_value;
  1032. track->aa_dirty = true;
  1033. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1034. break;
  1035. case R300_RB3D_AARESOLVE_PITCH:
  1036. track->aa.pitch = idx_value & 0x3FFE;
  1037. track->aa_dirty = true;
  1038. break;
  1039. case R300_RB3D_AARESOLVE_CTL:
  1040. track->aaresolve = idx_value & 0x1;
  1041. track->aa_dirty = true;
  1042. break;
  1043. case 0x4f30: /* ZB_MASK_OFFSET */
  1044. case 0x4f34: /* ZB_ZMASK_PITCH */
  1045. case 0x4f44: /* ZB_HIZ_OFFSET */
  1046. case 0x4f54: /* ZB_HIZ_PITCH */
  1047. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1048. goto fail;
  1049. break;
  1050. case 0x4028:
  1051. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1052. goto fail;
  1053. /* GB_Z_PEQ_CONFIG */
  1054. if (p->rdev->family >= CHIP_RV350)
  1055. break;
  1056. goto fail;
  1057. break;
  1058. case 0x4be8:
  1059. /* valid register only on RV530 */
  1060. if (p->rdev->family == CHIP_RV530)
  1061. break;
  1062. /* fallthrough do not move */
  1063. default:
  1064. goto fail;
  1065. }
  1066. return 0;
  1067. fail:
  1068. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1069. reg, idx, idx_value);
  1070. return -EINVAL;
  1071. }
  1072. static int r300_packet3_check(struct radeon_cs_parser *p,
  1073. struct radeon_cs_packet *pkt)
  1074. {
  1075. struct radeon_cs_reloc *reloc;
  1076. struct r100_cs_track *track;
  1077. volatile uint32_t *ib;
  1078. unsigned idx;
  1079. int r;
  1080. ib = p->ib.ptr;
  1081. idx = pkt->idx + 1;
  1082. track = (struct r100_cs_track *)p->track;
  1083. switch(pkt->opcode) {
  1084. case PACKET3_3D_LOAD_VBPNTR:
  1085. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1086. if (r)
  1087. return r;
  1088. break;
  1089. case PACKET3_INDX_BUFFER:
  1090. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1091. if (r) {
  1092. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1093. radeon_cs_dump_packet(p, pkt);
  1094. return r;
  1095. }
  1096. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1097. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1098. if (r) {
  1099. return r;
  1100. }
  1101. break;
  1102. /* Draw packet */
  1103. case PACKET3_3D_DRAW_IMMD:
  1104. /* Number of dwords is vtx_size * (num_vertices - 1)
  1105. * PRIM_WALK must be equal to 3 vertex data in embedded
  1106. * in cmd stream */
  1107. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1108. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1109. return -EINVAL;
  1110. }
  1111. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1112. track->immd_dwords = pkt->count - 1;
  1113. r = r100_cs_track_check(p->rdev, track);
  1114. if (r) {
  1115. return r;
  1116. }
  1117. break;
  1118. case PACKET3_3D_DRAW_IMMD_2:
  1119. /* Number of dwords is vtx_size * (num_vertices - 1)
  1120. * PRIM_WALK must be equal to 3 vertex data in embedded
  1121. * in cmd stream */
  1122. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1123. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1124. return -EINVAL;
  1125. }
  1126. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1127. track->immd_dwords = pkt->count;
  1128. r = r100_cs_track_check(p->rdev, track);
  1129. if (r) {
  1130. return r;
  1131. }
  1132. break;
  1133. case PACKET3_3D_DRAW_VBUF:
  1134. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1135. r = r100_cs_track_check(p->rdev, track);
  1136. if (r) {
  1137. return r;
  1138. }
  1139. break;
  1140. case PACKET3_3D_DRAW_VBUF_2:
  1141. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1142. r = r100_cs_track_check(p->rdev, track);
  1143. if (r) {
  1144. return r;
  1145. }
  1146. break;
  1147. case PACKET3_3D_DRAW_INDX:
  1148. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1149. r = r100_cs_track_check(p->rdev, track);
  1150. if (r) {
  1151. return r;
  1152. }
  1153. break;
  1154. case PACKET3_3D_DRAW_INDX_2:
  1155. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1156. r = r100_cs_track_check(p->rdev, track);
  1157. if (r) {
  1158. return r;
  1159. }
  1160. break;
  1161. case PACKET3_3D_CLEAR_HIZ:
  1162. case PACKET3_3D_CLEAR_ZMASK:
  1163. if (p->rdev->hyperz_filp != p->filp)
  1164. return -EINVAL;
  1165. break;
  1166. case PACKET3_3D_CLEAR_CMASK:
  1167. if (p->rdev->cmask_filp != p->filp)
  1168. return -EINVAL;
  1169. break;
  1170. case PACKET3_NOP:
  1171. break;
  1172. default:
  1173. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1174. return -EINVAL;
  1175. }
  1176. return 0;
  1177. }
  1178. int r300_cs_parse(struct radeon_cs_parser *p)
  1179. {
  1180. struct radeon_cs_packet pkt;
  1181. struct r100_cs_track *track;
  1182. int r;
  1183. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1184. if (track == NULL)
  1185. return -ENOMEM;
  1186. r100_cs_track_clear(p->rdev, track);
  1187. p->track = track;
  1188. do {
  1189. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1190. if (r) {
  1191. return r;
  1192. }
  1193. p->idx += pkt.count + 2;
  1194. switch (pkt.type) {
  1195. case RADEON_PACKET_TYPE0:
  1196. r = r100_cs_parse_packet0(p, &pkt,
  1197. p->rdev->config.r300.reg_safe_bm,
  1198. p->rdev->config.r300.reg_safe_bm_size,
  1199. &r300_packet0_check);
  1200. break;
  1201. case RADEON_PACKET_TYPE2:
  1202. break;
  1203. case RADEON_PACKET_TYPE3:
  1204. r = r300_packet3_check(p, &pkt);
  1205. break;
  1206. default:
  1207. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1208. return -EINVAL;
  1209. }
  1210. if (r) {
  1211. return r;
  1212. }
  1213. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1214. return 0;
  1215. }
  1216. void r300_set_reg_safe(struct radeon_device *rdev)
  1217. {
  1218. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1219. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1220. }
  1221. void r300_mc_program(struct radeon_device *rdev)
  1222. {
  1223. struct r100_mc_save save;
  1224. int r;
  1225. r = r100_debugfs_mc_info_init(rdev);
  1226. if (r) {
  1227. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1228. }
  1229. /* Stops all mc clients */
  1230. r100_mc_stop(rdev, &save);
  1231. if (rdev->flags & RADEON_IS_AGP) {
  1232. WREG32(R_00014C_MC_AGP_LOCATION,
  1233. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1234. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1235. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1236. WREG32(R_00015C_AGP_BASE_2,
  1237. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1238. } else {
  1239. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1240. WREG32(R_000170_AGP_BASE, 0);
  1241. WREG32(R_00015C_AGP_BASE_2, 0);
  1242. }
  1243. /* Wait for mc idle */
  1244. if (r300_mc_wait_for_idle(rdev))
  1245. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1246. /* Program MC, should be a 32bits limited address space */
  1247. WREG32(R_000148_MC_FB_LOCATION,
  1248. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1249. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1250. r100_mc_resume(rdev, &save);
  1251. }
  1252. void r300_clock_startup(struct radeon_device *rdev)
  1253. {
  1254. u32 tmp;
  1255. if (radeon_dynclks != -1 && radeon_dynclks)
  1256. radeon_legacy_set_clock_gating(rdev, 1);
  1257. /* We need to force on some of the block */
  1258. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1259. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1260. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1261. tmp |= S_00000D_FORCE_VAP(1);
  1262. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1263. }
  1264. static int r300_startup(struct radeon_device *rdev)
  1265. {
  1266. int r;
  1267. /* set common regs */
  1268. r100_set_common_regs(rdev);
  1269. /* program mc */
  1270. r300_mc_program(rdev);
  1271. /* Resume clock */
  1272. r300_clock_startup(rdev);
  1273. /* Initialize GPU configuration (# pipes, ...) */
  1274. r300_gpu_init(rdev);
  1275. /* Initialize GART (initialize after TTM so we can allocate
  1276. * memory through TTM but finalize after TTM) */
  1277. if (rdev->flags & RADEON_IS_PCIE) {
  1278. r = rv370_pcie_gart_enable(rdev);
  1279. if (r)
  1280. return r;
  1281. }
  1282. if (rdev->family == CHIP_R300 ||
  1283. rdev->family == CHIP_R350 ||
  1284. rdev->family == CHIP_RV350)
  1285. r100_enable_bm(rdev);
  1286. if (rdev->flags & RADEON_IS_PCI) {
  1287. r = r100_pci_gart_enable(rdev);
  1288. if (r)
  1289. return r;
  1290. }
  1291. /* allocate wb buffer */
  1292. r = radeon_wb_init(rdev);
  1293. if (r)
  1294. return r;
  1295. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1296. if (r) {
  1297. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1298. return r;
  1299. }
  1300. /* Enable IRQ */
  1301. if (!rdev->irq.installed) {
  1302. r = radeon_irq_kms_init(rdev);
  1303. if (r)
  1304. return r;
  1305. }
  1306. r100_irq_set(rdev);
  1307. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1308. /* 1M ring buffer */
  1309. r = r100_cp_init(rdev, 1024 * 1024);
  1310. if (r) {
  1311. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1312. return r;
  1313. }
  1314. r = radeon_ib_pool_init(rdev);
  1315. if (r) {
  1316. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1317. return r;
  1318. }
  1319. return 0;
  1320. }
  1321. int r300_resume(struct radeon_device *rdev)
  1322. {
  1323. int r;
  1324. /* Make sur GART are not working */
  1325. if (rdev->flags & RADEON_IS_PCIE)
  1326. rv370_pcie_gart_disable(rdev);
  1327. if (rdev->flags & RADEON_IS_PCI)
  1328. r100_pci_gart_disable(rdev);
  1329. /* Resume clock before doing reset */
  1330. r300_clock_startup(rdev);
  1331. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1332. if (radeon_asic_reset(rdev)) {
  1333. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1334. RREG32(R_000E40_RBBM_STATUS),
  1335. RREG32(R_0007C0_CP_STAT));
  1336. }
  1337. /* post */
  1338. radeon_combios_asic_init(rdev->ddev);
  1339. /* Resume clock after posting */
  1340. r300_clock_startup(rdev);
  1341. /* Initialize surface registers */
  1342. radeon_surface_init(rdev);
  1343. rdev->accel_working = true;
  1344. r = r300_startup(rdev);
  1345. if (r) {
  1346. rdev->accel_working = false;
  1347. }
  1348. return r;
  1349. }
  1350. int r300_suspend(struct radeon_device *rdev)
  1351. {
  1352. radeon_pm_suspend(rdev);
  1353. r100_cp_disable(rdev);
  1354. radeon_wb_disable(rdev);
  1355. r100_irq_disable(rdev);
  1356. if (rdev->flags & RADEON_IS_PCIE)
  1357. rv370_pcie_gart_disable(rdev);
  1358. if (rdev->flags & RADEON_IS_PCI)
  1359. r100_pci_gart_disable(rdev);
  1360. return 0;
  1361. }
  1362. void r300_fini(struct radeon_device *rdev)
  1363. {
  1364. radeon_pm_fini(rdev);
  1365. r100_cp_fini(rdev);
  1366. radeon_wb_fini(rdev);
  1367. radeon_ib_pool_fini(rdev);
  1368. radeon_gem_fini(rdev);
  1369. if (rdev->flags & RADEON_IS_PCIE)
  1370. rv370_pcie_gart_fini(rdev);
  1371. if (rdev->flags & RADEON_IS_PCI)
  1372. r100_pci_gart_fini(rdev);
  1373. radeon_agp_fini(rdev);
  1374. radeon_irq_kms_fini(rdev);
  1375. radeon_fence_driver_fini(rdev);
  1376. radeon_bo_fini(rdev);
  1377. radeon_atombios_fini(rdev);
  1378. kfree(rdev->bios);
  1379. rdev->bios = NULL;
  1380. }
  1381. int r300_init(struct radeon_device *rdev)
  1382. {
  1383. int r;
  1384. /* Disable VGA */
  1385. r100_vga_render_disable(rdev);
  1386. /* Initialize scratch registers */
  1387. radeon_scratch_init(rdev);
  1388. /* Initialize surface registers */
  1389. radeon_surface_init(rdev);
  1390. /* TODO: disable VGA need to use VGA request */
  1391. /* restore some register to sane defaults */
  1392. r100_restore_sanity(rdev);
  1393. /* BIOS*/
  1394. if (!radeon_get_bios(rdev)) {
  1395. if (ASIC_IS_AVIVO(rdev))
  1396. return -EINVAL;
  1397. }
  1398. if (rdev->is_atom_bios) {
  1399. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1400. return -EINVAL;
  1401. } else {
  1402. r = radeon_combios_init(rdev);
  1403. if (r)
  1404. return r;
  1405. }
  1406. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1407. if (radeon_asic_reset(rdev)) {
  1408. dev_warn(rdev->dev,
  1409. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1410. RREG32(R_000E40_RBBM_STATUS),
  1411. RREG32(R_0007C0_CP_STAT));
  1412. }
  1413. /* check if cards are posted or not */
  1414. if (radeon_boot_test_post_card(rdev) == false)
  1415. return -EINVAL;
  1416. /* Set asic errata */
  1417. r300_errata(rdev);
  1418. /* Initialize clocks */
  1419. radeon_get_clock_info(rdev->ddev);
  1420. /* initialize AGP */
  1421. if (rdev->flags & RADEON_IS_AGP) {
  1422. r = radeon_agp_init(rdev);
  1423. if (r) {
  1424. radeon_agp_disable(rdev);
  1425. }
  1426. }
  1427. /* initialize memory controller */
  1428. r300_mc_init(rdev);
  1429. /* Fence driver */
  1430. r = radeon_fence_driver_init(rdev);
  1431. if (r)
  1432. return r;
  1433. /* Memory manager */
  1434. r = radeon_bo_init(rdev);
  1435. if (r)
  1436. return r;
  1437. if (rdev->flags & RADEON_IS_PCIE) {
  1438. r = rv370_pcie_gart_init(rdev);
  1439. if (r)
  1440. return r;
  1441. }
  1442. if (rdev->flags & RADEON_IS_PCI) {
  1443. r = r100_pci_gart_init(rdev);
  1444. if (r)
  1445. return r;
  1446. }
  1447. r300_set_reg_safe(rdev);
  1448. /* Initialize power management */
  1449. radeon_pm_init(rdev);
  1450. rdev->accel_working = true;
  1451. r = r300_startup(rdev);
  1452. if (r) {
  1453. /* Something went wrong with the accel init, so stop accel */
  1454. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1455. r100_cp_fini(rdev);
  1456. radeon_wb_fini(rdev);
  1457. radeon_ib_pool_fini(rdev);
  1458. radeon_irq_kms_fini(rdev);
  1459. if (rdev->flags & RADEON_IS_PCIE)
  1460. rv370_pcie_gart_fini(rdev);
  1461. if (rdev->flags & RADEON_IS_PCI)
  1462. r100_pci_gart_fini(rdev);
  1463. radeon_agp_fini(rdev);
  1464. rdev->accel_working = false;
  1465. }
  1466. return 0;
  1467. }