ni_dpm.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "nid.h"
  26. #include "r600_dpm.h"
  27. #include "ni_dpm.h"
  28. #include "atom.h"
  29. #include <linux/math64.h>
  30. #include <linux/seq_file.h>
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define SMC_RAM_END 0xC000
  36. static const struct ni_cac_weights cac_weights_cayman_xt =
  37. {
  38. 0x15,
  39. 0x2,
  40. 0x19,
  41. 0x2,
  42. 0x8,
  43. 0x14,
  44. 0x2,
  45. 0x16,
  46. 0xE,
  47. 0x17,
  48. 0x13,
  49. 0x2B,
  50. 0x10,
  51. 0x7,
  52. 0x5,
  53. 0x5,
  54. 0x5,
  55. 0x2,
  56. 0x3,
  57. 0x9,
  58. 0x10,
  59. 0x10,
  60. 0x2B,
  61. 0xA,
  62. 0x9,
  63. 0x4,
  64. 0xD,
  65. 0xD,
  66. 0x3E,
  67. 0x18,
  68. 0x14,
  69. 0,
  70. 0x3,
  71. 0x3,
  72. 0x5,
  73. 0,
  74. 0x2,
  75. 0,
  76. 0,
  77. 0,
  78. 0,
  79. 0,
  80. 0,
  81. 0,
  82. 0,
  83. 0,
  84. 0x1CC,
  85. 0,
  86. 0x164,
  87. 1,
  88. 1,
  89. 1,
  90. 1,
  91. 12,
  92. 12,
  93. 12,
  94. 0x12,
  95. 0x1F,
  96. 132,
  97. 5,
  98. 7,
  99. 0,
  100. { 0, 0, 0, 0, 0, 0, 0, 0 },
  101. { 0, 0, 0, 0 },
  102. true
  103. };
  104. static const struct ni_cac_weights cac_weights_cayman_pro =
  105. {
  106. 0x16,
  107. 0x4,
  108. 0x10,
  109. 0x2,
  110. 0xA,
  111. 0x16,
  112. 0x2,
  113. 0x18,
  114. 0x10,
  115. 0x1A,
  116. 0x16,
  117. 0x2D,
  118. 0x12,
  119. 0xA,
  120. 0x6,
  121. 0x6,
  122. 0x6,
  123. 0x2,
  124. 0x4,
  125. 0xB,
  126. 0x11,
  127. 0x11,
  128. 0x2D,
  129. 0xC,
  130. 0xC,
  131. 0x7,
  132. 0x10,
  133. 0x10,
  134. 0x3F,
  135. 0x1A,
  136. 0x16,
  137. 0,
  138. 0x7,
  139. 0x4,
  140. 0x6,
  141. 1,
  142. 0x2,
  143. 0x1,
  144. 0,
  145. 0,
  146. 0,
  147. 0,
  148. 0,
  149. 0,
  150. 0x30,
  151. 0,
  152. 0x1CF,
  153. 0,
  154. 0x166,
  155. 1,
  156. 1,
  157. 1,
  158. 1,
  159. 12,
  160. 12,
  161. 12,
  162. 0x15,
  163. 0x1F,
  164. 132,
  165. 6,
  166. 6,
  167. 0,
  168. { 0, 0, 0, 0, 0, 0, 0, 0 },
  169. { 0, 0, 0, 0 },
  170. true
  171. };
  172. static const struct ni_cac_weights cac_weights_cayman_le =
  173. {
  174. 0x7,
  175. 0xE,
  176. 0x1,
  177. 0xA,
  178. 0x1,
  179. 0x3F,
  180. 0x2,
  181. 0x18,
  182. 0x10,
  183. 0x1A,
  184. 0x1,
  185. 0x3F,
  186. 0x1,
  187. 0xE,
  188. 0x6,
  189. 0x6,
  190. 0x6,
  191. 0x2,
  192. 0x4,
  193. 0x9,
  194. 0x1A,
  195. 0x1A,
  196. 0x2C,
  197. 0xA,
  198. 0x11,
  199. 0x8,
  200. 0x19,
  201. 0x19,
  202. 0x1,
  203. 0x1,
  204. 0x1A,
  205. 0,
  206. 0x8,
  207. 0x5,
  208. 0x8,
  209. 0x1,
  210. 0x3,
  211. 0x1,
  212. 0,
  213. 0,
  214. 0,
  215. 0,
  216. 0,
  217. 0,
  218. 0x38,
  219. 0x38,
  220. 0x239,
  221. 0x3,
  222. 0x18A,
  223. 1,
  224. 1,
  225. 1,
  226. 1,
  227. 12,
  228. 12,
  229. 12,
  230. 0x15,
  231. 0x22,
  232. 132,
  233. 6,
  234. 6,
  235. 0,
  236. { 0, 0, 0, 0, 0, 0, 0, 0 },
  237. { 0, 0, 0, 0 },
  238. true
  239. };
  240. #define NISLANDS_MGCG_SEQUENCE 300
  241. static const u32 cayman_cgcg_cgls_default[] =
  242. {
  243. 0x000008f8, 0x00000010, 0xffffffff,
  244. 0x000008fc, 0x00000000, 0xffffffff,
  245. 0x000008f8, 0x00000011, 0xffffffff,
  246. 0x000008fc, 0x00000000, 0xffffffff,
  247. 0x000008f8, 0x00000012, 0xffffffff,
  248. 0x000008fc, 0x00000000, 0xffffffff,
  249. 0x000008f8, 0x00000013, 0xffffffff,
  250. 0x000008fc, 0x00000000, 0xffffffff,
  251. 0x000008f8, 0x00000014, 0xffffffff,
  252. 0x000008fc, 0x00000000, 0xffffffff,
  253. 0x000008f8, 0x00000015, 0xffffffff,
  254. 0x000008fc, 0x00000000, 0xffffffff,
  255. 0x000008f8, 0x00000016, 0xffffffff,
  256. 0x000008fc, 0x00000000, 0xffffffff,
  257. 0x000008f8, 0x00000017, 0xffffffff,
  258. 0x000008fc, 0x00000000, 0xffffffff,
  259. 0x000008f8, 0x00000018, 0xffffffff,
  260. 0x000008fc, 0x00000000, 0xffffffff,
  261. 0x000008f8, 0x00000019, 0xffffffff,
  262. 0x000008fc, 0x00000000, 0xffffffff,
  263. 0x000008f8, 0x0000001a, 0xffffffff,
  264. 0x000008fc, 0x00000000, 0xffffffff,
  265. 0x000008f8, 0x0000001b, 0xffffffff,
  266. 0x000008fc, 0x00000000, 0xffffffff,
  267. 0x000008f8, 0x00000020, 0xffffffff,
  268. 0x000008fc, 0x00000000, 0xffffffff,
  269. 0x000008f8, 0x00000021, 0xffffffff,
  270. 0x000008fc, 0x00000000, 0xffffffff,
  271. 0x000008f8, 0x00000022, 0xffffffff,
  272. 0x000008fc, 0x00000000, 0xffffffff,
  273. 0x000008f8, 0x00000023, 0xffffffff,
  274. 0x000008fc, 0x00000000, 0xffffffff,
  275. 0x000008f8, 0x00000024, 0xffffffff,
  276. 0x000008fc, 0x00000000, 0xffffffff,
  277. 0x000008f8, 0x00000025, 0xffffffff,
  278. 0x000008fc, 0x00000000, 0xffffffff,
  279. 0x000008f8, 0x00000026, 0xffffffff,
  280. 0x000008fc, 0x00000000, 0xffffffff,
  281. 0x000008f8, 0x00000027, 0xffffffff,
  282. 0x000008fc, 0x00000000, 0xffffffff,
  283. 0x000008f8, 0x00000028, 0xffffffff,
  284. 0x000008fc, 0x00000000, 0xffffffff,
  285. 0x000008f8, 0x00000029, 0xffffffff,
  286. 0x000008fc, 0x00000000, 0xffffffff,
  287. 0x000008f8, 0x0000002a, 0xffffffff,
  288. 0x000008fc, 0x00000000, 0xffffffff,
  289. 0x000008f8, 0x0000002b, 0xffffffff,
  290. 0x000008fc, 0x00000000, 0xffffffff
  291. };
  292. #define CAYMAN_CGCG_CGLS_DEFAULT_LENGTH sizeof(cayman_cgcg_cgls_default) / (3 * sizeof(u32))
  293. static const u32 cayman_cgcg_cgls_disable[] =
  294. {
  295. 0x000008f8, 0x00000010, 0xffffffff,
  296. 0x000008fc, 0xffffffff, 0xffffffff,
  297. 0x000008f8, 0x00000011, 0xffffffff,
  298. 0x000008fc, 0xffffffff, 0xffffffff,
  299. 0x000008f8, 0x00000012, 0xffffffff,
  300. 0x000008fc, 0xffffffff, 0xffffffff,
  301. 0x000008f8, 0x00000013, 0xffffffff,
  302. 0x000008fc, 0xffffffff, 0xffffffff,
  303. 0x000008f8, 0x00000014, 0xffffffff,
  304. 0x000008fc, 0xffffffff, 0xffffffff,
  305. 0x000008f8, 0x00000015, 0xffffffff,
  306. 0x000008fc, 0xffffffff, 0xffffffff,
  307. 0x000008f8, 0x00000016, 0xffffffff,
  308. 0x000008fc, 0xffffffff, 0xffffffff,
  309. 0x000008f8, 0x00000017, 0xffffffff,
  310. 0x000008fc, 0xffffffff, 0xffffffff,
  311. 0x000008f8, 0x00000018, 0xffffffff,
  312. 0x000008fc, 0xffffffff, 0xffffffff,
  313. 0x000008f8, 0x00000019, 0xffffffff,
  314. 0x000008fc, 0xffffffff, 0xffffffff,
  315. 0x000008f8, 0x0000001a, 0xffffffff,
  316. 0x000008fc, 0xffffffff, 0xffffffff,
  317. 0x000008f8, 0x0000001b, 0xffffffff,
  318. 0x000008fc, 0xffffffff, 0xffffffff,
  319. 0x000008f8, 0x00000020, 0xffffffff,
  320. 0x000008fc, 0x00000000, 0xffffffff,
  321. 0x000008f8, 0x00000021, 0xffffffff,
  322. 0x000008fc, 0x00000000, 0xffffffff,
  323. 0x000008f8, 0x00000022, 0xffffffff,
  324. 0x000008fc, 0x00000000, 0xffffffff,
  325. 0x000008f8, 0x00000023, 0xffffffff,
  326. 0x000008fc, 0x00000000, 0xffffffff,
  327. 0x000008f8, 0x00000024, 0xffffffff,
  328. 0x000008fc, 0x00000000, 0xffffffff,
  329. 0x000008f8, 0x00000025, 0xffffffff,
  330. 0x000008fc, 0x00000000, 0xffffffff,
  331. 0x000008f8, 0x00000026, 0xffffffff,
  332. 0x000008fc, 0x00000000, 0xffffffff,
  333. 0x000008f8, 0x00000027, 0xffffffff,
  334. 0x000008fc, 0x00000000, 0xffffffff,
  335. 0x000008f8, 0x00000028, 0xffffffff,
  336. 0x000008fc, 0x00000000, 0xffffffff,
  337. 0x000008f8, 0x00000029, 0xffffffff,
  338. 0x000008fc, 0x00000000, 0xffffffff,
  339. 0x000008f8, 0x0000002a, 0xffffffff,
  340. 0x000008fc, 0x00000000, 0xffffffff,
  341. 0x000008f8, 0x0000002b, 0xffffffff,
  342. 0x000008fc, 0x00000000, 0xffffffff,
  343. 0x00000644, 0x000f7902, 0x001f4180,
  344. 0x00000644, 0x000f3802, 0x001f4180
  345. };
  346. #define CAYMAN_CGCG_CGLS_DISABLE_LENGTH sizeof(cayman_cgcg_cgls_disable) / (3 * sizeof(u32))
  347. static const u32 cayman_cgcg_cgls_enable[] =
  348. {
  349. 0x00000644, 0x000f7882, 0x001f4080,
  350. 0x000008f8, 0x00000010, 0xffffffff,
  351. 0x000008fc, 0x00000000, 0xffffffff,
  352. 0x000008f8, 0x00000011, 0xffffffff,
  353. 0x000008fc, 0x00000000, 0xffffffff,
  354. 0x000008f8, 0x00000012, 0xffffffff,
  355. 0x000008fc, 0x00000000, 0xffffffff,
  356. 0x000008f8, 0x00000013, 0xffffffff,
  357. 0x000008fc, 0x00000000, 0xffffffff,
  358. 0x000008f8, 0x00000014, 0xffffffff,
  359. 0x000008fc, 0x00000000, 0xffffffff,
  360. 0x000008f8, 0x00000015, 0xffffffff,
  361. 0x000008fc, 0x00000000, 0xffffffff,
  362. 0x000008f8, 0x00000016, 0xffffffff,
  363. 0x000008fc, 0x00000000, 0xffffffff,
  364. 0x000008f8, 0x00000017, 0xffffffff,
  365. 0x000008fc, 0x00000000, 0xffffffff,
  366. 0x000008f8, 0x00000018, 0xffffffff,
  367. 0x000008fc, 0x00000000, 0xffffffff,
  368. 0x000008f8, 0x00000019, 0xffffffff,
  369. 0x000008fc, 0x00000000, 0xffffffff,
  370. 0x000008f8, 0x0000001a, 0xffffffff,
  371. 0x000008fc, 0x00000000, 0xffffffff,
  372. 0x000008f8, 0x0000001b, 0xffffffff,
  373. 0x000008fc, 0x00000000, 0xffffffff,
  374. 0x000008f8, 0x00000020, 0xffffffff,
  375. 0x000008fc, 0xffffffff, 0xffffffff,
  376. 0x000008f8, 0x00000021, 0xffffffff,
  377. 0x000008fc, 0xffffffff, 0xffffffff,
  378. 0x000008f8, 0x00000022, 0xffffffff,
  379. 0x000008fc, 0xffffffff, 0xffffffff,
  380. 0x000008f8, 0x00000023, 0xffffffff,
  381. 0x000008fc, 0xffffffff, 0xffffffff,
  382. 0x000008f8, 0x00000024, 0xffffffff,
  383. 0x000008fc, 0xffffffff, 0xffffffff,
  384. 0x000008f8, 0x00000025, 0xffffffff,
  385. 0x000008fc, 0xffffffff, 0xffffffff,
  386. 0x000008f8, 0x00000026, 0xffffffff,
  387. 0x000008fc, 0xffffffff, 0xffffffff,
  388. 0x000008f8, 0x00000027, 0xffffffff,
  389. 0x000008fc, 0xffffffff, 0xffffffff,
  390. 0x000008f8, 0x00000028, 0xffffffff,
  391. 0x000008fc, 0xffffffff, 0xffffffff,
  392. 0x000008f8, 0x00000029, 0xffffffff,
  393. 0x000008fc, 0xffffffff, 0xffffffff,
  394. 0x000008f8, 0x0000002a, 0xffffffff,
  395. 0x000008fc, 0xffffffff, 0xffffffff,
  396. 0x000008f8, 0x0000002b, 0xffffffff,
  397. 0x000008fc, 0xffffffff, 0xffffffff
  398. };
  399. #define CAYMAN_CGCG_CGLS_ENABLE_LENGTH sizeof(cayman_cgcg_cgls_enable) / (3 * sizeof(u32))
  400. static const u32 cayman_mgcg_default[] =
  401. {
  402. 0x0000802c, 0xc0000000, 0xffffffff,
  403. 0x00003fc4, 0xc0000000, 0xffffffff,
  404. 0x00005448, 0x00000100, 0xffffffff,
  405. 0x000055e4, 0x00000100, 0xffffffff,
  406. 0x0000160c, 0x00000100, 0xffffffff,
  407. 0x00008984, 0x06000100, 0xffffffff,
  408. 0x0000c164, 0x00000100, 0xffffffff,
  409. 0x00008a18, 0x00000100, 0xffffffff,
  410. 0x0000897c, 0x06000100, 0xffffffff,
  411. 0x00008b28, 0x00000100, 0xffffffff,
  412. 0x00009144, 0x00800200, 0xffffffff,
  413. 0x00009a60, 0x00000100, 0xffffffff,
  414. 0x00009868, 0x00000100, 0xffffffff,
  415. 0x00008d58, 0x00000100, 0xffffffff,
  416. 0x00009510, 0x00000100, 0xffffffff,
  417. 0x0000949c, 0x00000100, 0xffffffff,
  418. 0x00009654, 0x00000100, 0xffffffff,
  419. 0x00009030, 0x00000100, 0xffffffff,
  420. 0x00009034, 0x00000100, 0xffffffff,
  421. 0x00009038, 0x00000100, 0xffffffff,
  422. 0x0000903c, 0x00000100, 0xffffffff,
  423. 0x00009040, 0x00000100, 0xffffffff,
  424. 0x0000a200, 0x00000100, 0xffffffff,
  425. 0x0000a204, 0x00000100, 0xffffffff,
  426. 0x0000a208, 0x00000100, 0xffffffff,
  427. 0x0000a20c, 0x00000100, 0xffffffff,
  428. 0x00009744, 0x00000100, 0xffffffff,
  429. 0x00003f80, 0x00000100, 0xffffffff,
  430. 0x0000a210, 0x00000100, 0xffffffff,
  431. 0x0000a214, 0x00000100, 0xffffffff,
  432. 0x000004d8, 0x00000100, 0xffffffff,
  433. 0x00009664, 0x00000100, 0xffffffff,
  434. 0x00009698, 0x00000100, 0xffffffff,
  435. 0x000004d4, 0x00000200, 0xffffffff,
  436. 0x000004d0, 0x00000000, 0xffffffff,
  437. 0x000030cc, 0x00000104, 0xffffffff,
  438. 0x0000d0c0, 0x00000100, 0xffffffff,
  439. 0x0000d8c0, 0x00000100, 0xffffffff,
  440. 0x0000802c, 0x40000000, 0xffffffff,
  441. 0x00003fc4, 0x40000000, 0xffffffff,
  442. 0x0000915c, 0x00010000, 0xffffffff,
  443. 0x00009160, 0x00030002, 0xffffffff,
  444. 0x00009164, 0x00050004, 0xffffffff,
  445. 0x00009168, 0x00070006, 0xffffffff,
  446. 0x00009178, 0x00070000, 0xffffffff,
  447. 0x0000917c, 0x00030002, 0xffffffff,
  448. 0x00009180, 0x00050004, 0xffffffff,
  449. 0x0000918c, 0x00010006, 0xffffffff,
  450. 0x00009190, 0x00090008, 0xffffffff,
  451. 0x00009194, 0x00070000, 0xffffffff,
  452. 0x00009198, 0x00030002, 0xffffffff,
  453. 0x0000919c, 0x00050004, 0xffffffff,
  454. 0x000091a8, 0x00010006, 0xffffffff,
  455. 0x000091ac, 0x00090008, 0xffffffff,
  456. 0x000091b0, 0x00070000, 0xffffffff,
  457. 0x000091b4, 0x00030002, 0xffffffff,
  458. 0x000091b8, 0x00050004, 0xffffffff,
  459. 0x000091c4, 0x00010006, 0xffffffff,
  460. 0x000091c8, 0x00090008, 0xffffffff,
  461. 0x000091cc, 0x00070000, 0xffffffff,
  462. 0x000091d0, 0x00030002, 0xffffffff,
  463. 0x000091d4, 0x00050004, 0xffffffff,
  464. 0x000091e0, 0x00010006, 0xffffffff,
  465. 0x000091e4, 0x00090008, 0xffffffff,
  466. 0x000091e8, 0x00000000, 0xffffffff,
  467. 0x000091ec, 0x00070000, 0xffffffff,
  468. 0x000091f0, 0x00030002, 0xffffffff,
  469. 0x000091f4, 0x00050004, 0xffffffff,
  470. 0x00009200, 0x00010006, 0xffffffff,
  471. 0x00009204, 0x00090008, 0xffffffff,
  472. 0x00009208, 0x00070000, 0xffffffff,
  473. 0x0000920c, 0x00030002, 0xffffffff,
  474. 0x00009210, 0x00050004, 0xffffffff,
  475. 0x0000921c, 0x00010006, 0xffffffff,
  476. 0x00009220, 0x00090008, 0xffffffff,
  477. 0x00009224, 0x00070000, 0xffffffff,
  478. 0x00009228, 0x00030002, 0xffffffff,
  479. 0x0000922c, 0x00050004, 0xffffffff,
  480. 0x00009238, 0x00010006, 0xffffffff,
  481. 0x0000923c, 0x00090008, 0xffffffff,
  482. 0x00009240, 0x00070000, 0xffffffff,
  483. 0x00009244, 0x00030002, 0xffffffff,
  484. 0x00009248, 0x00050004, 0xffffffff,
  485. 0x00009254, 0x00010006, 0xffffffff,
  486. 0x00009258, 0x00090008, 0xffffffff,
  487. 0x0000925c, 0x00070000, 0xffffffff,
  488. 0x00009260, 0x00030002, 0xffffffff,
  489. 0x00009264, 0x00050004, 0xffffffff,
  490. 0x00009270, 0x00010006, 0xffffffff,
  491. 0x00009274, 0x00090008, 0xffffffff,
  492. 0x00009278, 0x00070000, 0xffffffff,
  493. 0x0000927c, 0x00030002, 0xffffffff,
  494. 0x00009280, 0x00050004, 0xffffffff,
  495. 0x0000928c, 0x00010006, 0xffffffff,
  496. 0x00009290, 0x00090008, 0xffffffff,
  497. 0x000092a8, 0x00070000, 0xffffffff,
  498. 0x000092ac, 0x00030002, 0xffffffff,
  499. 0x000092b0, 0x00050004, 0xffffffff,
  500. 0x000092bc, 0x00010006, 0xffffffff,
  501. 0x000092c0, 0x00090008, 0xffffffff,
  502. 0x000092c4, 0x00070000, 0xffffffff,
  503. 0x000092c8, 0x00030002, 0xffffffff,
  504. 0x000092cc, 0x00050004, 0xffffffff,
  505. 0x000092d8, 0x00010006, 0xffffffff,
  506. 0x000092dc, 0x00090008, 0xffffffff,
  507. 0x00009294, 0x00000000, 0xffffffff,
  508. 0x0000802c, 0x40010000, 0xffffffff,
  509. 0x00003fc4, 0x40010000, 0xffffffff,
  510. 0x0000915c, 0x00010000, 0xffffffff,
  511. 0x00009160, 0x00030002, 0xffffffff,
  512. 0x00009164, 0x00050004, 0xffffffff,
  513. 0x00009168, 0x00070006, 0xffffffff,
  514. 0x00009178, 0x00070000, 0xffffffff,
  515. 0x0000917c, 0x00030002, 0xffffffff,
  516. 0x00009180, 0x00050004, 0xffffffff,
  517. 0x0000918c, 0x00010006, 0xffffffff,
  518. 0x00009190, 0x00090008, 0xffffffff,
  519. 0x00009194, 0x00070000, 0xffffffff,
  520. 0x00009198, 0x00030002, 0xffffffff,
  521. 0x0000919c, 0x00050004, 0xffffffff,
  522. 0x000091a8, 0x00010006, 0xffffffff,
  523. 0x000091ac, 0x00090008, 0xffffffff,
  524. 0x000091b0, 0x00070000, 0xffffffff,
  525. 0x000091b4, 0x00030002, 0xffffffff,
  526. 0x000091b8, 0x00050004, 0xffffffff,
  527. 0x000091c4, 0x00010006, 0xffffffff,
  528. 0x000091c8, 0x00090008, 0xffffffff,
  529. 0x000091cc, 0x00070000, 0xffffffff,
  530. 0x000091d0, 0x00030002, 0xffffffff,
  531. 0x000091d4, 0x00050004, 0xffffffff,
  532. 0x000091e0, 0x00010006, 0xffffffff,
  533. 0x000091e4, 0x00090008, 0xffffffff,
  534. 0x000091e8, 0x00000000, 0xffffffff,
  535. 0x000091ec, 0x00070000, 0xffffffff,
  536. 0x000091f0, 0x00030002, 0xffffffff,
  537. 0x000091f4, 0x00050004, 0xffffffff,
  538. 0x00009200, 0x00010006, 0xffffffff,
  539. 0x00009204, 0x00090008, 0xffffffff,
  540. 0x00009208, 0x00070000, 0xffffffff,
  541. 0x0000920c, 0x00030002, 0xffffffff,
  542. 0x00009210, 0x00050004, 0xffffffff,
  543. 0x0000921c, 0x00010006, 0xffffffff,
  544. 0x00009220, 0x00090008, 0xffffffff,
  545. 0x00009224, 0x00070000, 0xffffffff,
  546. 0x00009228, 0x00030002, 0xffffffff,
  547. 0x0000922c, 0x00050004, 0xffffffff,
  548. 0x00009238, 0x00010006, 0xffffffff,
  549. 0x0000923c, 0x00090008, 0xffffffff,
  550. 0x00009240, 0x00070000, 0xffffffff,
  551. 0x00009244, 0x00030002, 0xffffffff,
  552. 0x00009248, 0x00050004, 0xffffffff,
  553. 0x00009254, 0x00010006, 0xffffffff,
  554. 0x00009258, 0x00090008, 0xffffffff,
  555. 0x0000925c, 0x00070000, 0xffffffff,
  556. 0x00009260, 0x00030002, 0xffffffff,
  557. 0x00009264, 0x00050004, 0xffffffff,
  558. 0x00009270, 0x00010006, 0xffffffff,
  559. 0x00009274, 0x00090008, 0xffffffff,
  560. 0x00009278, 0x00070000, 0xffffffff,
  561. 0x0000927c, 0x00030002, 0xffffffff,
  562. 0x00009280, 0x00050004, 0xffffffff,
  563. 0x0000928c, 0x00010006, 0xffffffff,
  564. 0x00009290, 0x00090008, 0xffffffff,
  565. 0x000092a8, 0x00070000, 0xffffffff,
  566. 0x000092ac, 0x00030002, 0xffffffff,
  567. 0x000092b0, 0x00050004, 0xffffffff,
  568. 0x000092bc, 0x00010006, 0xffffffff,
  569. 0x000092c0, 0x00090008, 0xffffffff,
  570. 0x000092c4, 0x00070000, 0xffffffff,
  571. 0x000092c8, 0x00030002, 0xffffffff,
  572. 0x000092cc, 0x00050004, 0xffffffff,
  573. 0x000092d8, 0x00010006, 0xffffffff,
  574. 0x000092dc, 0x00090008, 0xffffffff,
  575. 0x00009294, 0x00000000, 0xffffffff,
  576. 0x0000802c, 0xc0000000, 0xffffffff,
  577. 0x00003fc4, 0xc0000000, 0xffffffff,
  578. 0x000008f8, 0x00000010, 0xffffffff,
  579. 0x000008fc, 0x00000000, 0xffffffff,
  580. 0x000008f8, 0x00000011, 0xffffffff,
  581. 0x000008fc, 0x00000000, 0xffffffff,
  582. 0x000008f8, 0x00000012, 0xffffffff,
  583. 0x000008fc, 0x00000000, 0xffffffff,
  584. 0x000008f8, 0x00000013, 0xffffffff,
  585. 0x000008fc, 0x00000000, 0xffffffff,
  586. 0x000008f8, 0x00000014, 0xffffffff,
  587. 0x000008fc, 0x00000000, 0xffffffff,
  588. 0x000008f8, 0x00000015, 0xffffffff,
  589. 0x000008fc, 0x00000000, 0xffffffff,
  590. 0x000008f8, 0x00000016, 0xffffffff,
  591. 0x000008fc, 0x00000000, 0xffffffff,
  592. 0x000008f8, 0x00000017, 0xffffffff,
  593. 0x000008fc, 0x00000000, 0xffffffff,
  594. 0x000008f8, 0x00000018, 0xffffffff,
  595. 0x000008fc, 0x00000000, 0xffffffff,
  596. 0x000008f8, 0x00000019, 0xffffffff,
  597. 0x000008fc, 0x00000000, 0xffffffff,
  598. 0x000008f8, 0x0000001a, 0xffffffff,
  599. 0x000008fc, 0x00000000, 0xffffffff,
  600. 0x000008f8, 0x0000001b, 0xffffffff,
  601. 0x000008fc, 0x00000000, 0xffffffff
  602. };
  603. #define CAYMAN_MGCG_DEFAULT_LENGTH sizeof(cayman_mgcg_default) / (3 * sizeof(u32))
  604. static const u32 cayman_mgcg_disable[] =
  605. {
  606. 0x0000802c, 0xc0000000, 0xffffffff,
  607. 0x000008f8, 0x00000000, 0xffffffff,
  608. 0x000008fc, 0xffffffff, 0xffffffff,
  609. 0x000008f8, 0x00000001, 0xffffffff,
  610. 0x000008fc, 0xffffffff, 0xffffffff,
  611. 0x000008f8, 0x00000002, 0xffffffff,
  612. 0x000008fc, 0xffffffff, 0xffffffff,
  613. 0x000008f8, 0x00000003, 0xffffffff,
  614. 0x000008fc, 0xffffffff, 0xffffffff,
  615. 0x00009150, 0x00600000, 0xffffffff
  616. };
  617. #define CAYMAN_MGCG_DISABLE_LENGTH sizeof(cayman_mgcg_disable) / (3 * sizeof(u32))
  618. static const u32 cayman_mgcg_enable[] =
  619. {
  620. 0x0000802c, 0xc0000000, 0xffffffff,
  621. 0x000008f8, 0x00000000, 0xffffffff,
  622. 0x000008fc, 0x00000000, 0xffffffff,
  623. 0x000008f8, 0x00000001, 0xffffffff,
  624. 0x000008fc, 0x00000000, 0xffffffff,
  625. 0x000008f8, 0x00000002, 0xffffffff,
  626. 0x000008fc, 0x00600000, 0xffffffff,
  627. 0x000008f8, 0x00000003, 0xffffffff,
  628. 0x000008fc, 0x00000000, 0xffffffff,
  629. 0x00009150, 0x96944200, 0xffffffff
  630. };
  631. #define CAYMAN_MGCG_ENABLE_LENGTH sizeof(cayman_mgcg_enable) / (3 * sizeof(u32))
  632. #define NISLANDS_SYSLS_SEQUENCE 100
  633. static const u32 cayman_sysls_default[] =
  634. {
  635. /* Register, Value, Mask bits */
  636. 0x000055e8, 0x00000000, 0xffffffff,
  637. 0x0000d0bc, 0x00000000, 0xffffffff,
  638. 0x0000d8bc, 0x00000000, 0xffffffff,
  639. 0x000015c0, 0x000c1401, 0xffffffff,
  640. 0x0000264c, 0x000c0400, 0xffffffff,
  641. 0x00002648, 0x000c0400, 0xffffffff,
  642. 0x00002650, 0x000c0400, 0xffffffff,
  643. 0x000020b8, 0x000c0400, 0xffffffff,
  644. 0x000020bc, 0x000c0400, 0xffffffff,
  645. 0x000020c0, 0x000c0c80, 0xffffffff,
  646. 0x0000f4a0, 0x000000c0, 0xffffffff,
  647. 0x0000f4a4, 0x00680fff, 0xffffffff,
  648. 0x00002f50, 0x00000404, 0xffffffff,
  649. 0x000004c8, 0x00000001, 0xffffffff,
  650. 0x000064ec, 0x00000000, 0xffffffff,
  651. 0x00000c7c, 0x00000000, 0xffffffff,
  652. 0x00008dfc, 0x00000000, 0xffffffff
  653. };
  654. #define CAYMAN_SYSLS_DEFAULT_LENGTH sizeof(cayman_sysls_default) / (3 * sizeof(u32))
  655. static const u32 cayman_sysls_disable[] =
  656. {
  657. /* Register, Value, Mask bits */
  658. 0x0000d0c0, 0x00000000, 0xffffffff,
  659. 0x0000d8c0, 0x00000000, 0xffffffff,
  660. 0x000055e8, 0x00000000, 0xffffffff,
  661. 0x0000d0bc, 0x00000000, 0xffffffff,
  662. 0x0000d8bc, 0x00000000, 0xffffffff,
  663. 0x000015c0, 0x00041401, 0xffffffff,
  664. 0x0000264c, 0x00040400, 0xffffffff,
  665. 0x00002648, 0x00040400, 0xffffffff,
  666. 0x00002650, 0x00040400, 0xffffffff,
  667. 0x000020b8, 0x00040400, 0xffffffff,
  668. 0x000020bc, 0x00040400, 0xffffffff,
  669. 0x000020c0, 0x00040c80, 0xffffffff,
  670. 0x0000f4a0, 0x000000c0, 0xffffffff,
  671. 0x0000f4a4, 0x00680000, 0xffffffff,
  672. 0x00002f50, 0x00000404, 0xffffffff,
  673. 0x000004c8, 0x00000001, 0xffffffff,
  674. 0x000064ec, 0x00007ffd, 0xffffffff,
  675. 0x00000c7c, 0x0000ff00, 0xffffffff,
  676. 0x00008dfc, 0x0000007f, 0xffffffff
  677. };
  678. #define CAYMAN_SYSLS_DISABLE_LENGTH sizeof(cayman_sysls_disable) / (3 * sizeof(u32))
  679. static const u32 cayman_sysls_enable[] =
  680. {
  681. /* Register, Value, Mask bits */
  682. 0x000055e8, 0x00000001, 0xffffffff,
  683. 0x0000d0bc, 0x00000100, 0xffffffff,
  684. 0x0000d8bc, 0x00000100, 0xffffffff,
  685. 0x000015c0, 0x000c1401, 0xffffffff,
  686. 0x0000264c, 0x000c0400, 0xffffffff,
  687. 0x00002648, 0x000c0400, 0xffffffff,
  688. 0x00002650, 0x000c0400, 0xffffffff,
  689. 0x000020b8, 0x000c0400, 0xffffffff,
  690. 0x000020bc, 0x000c0400, 0xffffffff,
  691. 0x000020c0, 0x000c0c80, 0xffffffff,
  692. 0x0000f4a0, 0x000000c0, 0xffffffff,
  693. 0x0000f4a4, 0x00680fff, 0xffffffff,
  694. 0x00002f50, 0x00000903, 0xffffffff,
  695. 0x000004c8, 0x00000000, 0xffffffff,
  696. 0x000064ec, 0x00000000, 0xffffffff,
  697. 0x00000c7c, 0x00000000, 0xffffffff,
  698. 0x00008dfc, 0x00000000, 0xffffffff
  699. };
  700. #define CAYMAN_SYSLS_ENABLE_LENGTH sizeof(cayman_sysls_enable) / (3 * sizeof(u32))
  701. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  702. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  703. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  704. struct ni_power_info *ni_get_pi(struct radeon_device *rdev)
  705. {
  706. struct ni_power_info *pi = rdev->pm.dpm.priv;
  707. return pi;
  708. }
  709. struct ni_ps *ni_get_ps(struct radeon_ps *rps)
  710. {
  711. struct ni_ps *ps = rps->ps_priv;
  712. return ps;
  713. }
  714. static void ni_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  715. u16 v, s32 t,
  716. u32 ileakage,
  717. u32 *leakage)
  718. {
  719. s64 kt, kv, leakage_w, i_leakage, vddc, temperature;
  720. i_leakage = div64_s64(drm_int2fixp(ileakage), 1000);
  721. vddc = div64_s64(drm_int2fixp(v), 1000);
  722. temperature = div64_s64(drm_int2fixp(t), 1000);
  723. kt = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->at), 1000),
  724. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bt), 1000), temperature)));
  725. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 1000),
  726. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 1000), vddc)));
  727. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  728. *leakage = drm_fixp2int(leakage_w * 1000);
  729. }
  730. static void ni_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  731. const struct ni_leakage_coeffients *coeff,
  732. u16 v,
  733. s32 t,
  734. u32 i_leakage,
  735. u32 *leakage)
  736. {
  737. ni_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  738. }
  739. bool ni_dpm_vblank_too_short(struct radeon_device *rdev)
  740. {
  741. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  742. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  743. /* we never hit the non-gddr5 limit so disable it */
  744. u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
  745. if (vblank_time < switch_limit)
  746. return true;
  747. else
  748. return false;
  749. }
  750. static void ni_apply_state_adjust_rules(struct radeon_device *rdev,
  751. struct radeon_ps *rps)
  752. {
  753. struct ni_ps *ps = ni_get_ps(rps);
  754. struct radeon_clock_and_voltage_limits *max_limits;
  755. bool disable_mclk_switching;
  756. u32 mclk;
  757. u16 vddci;
  758. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  759. int i;
  760. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  761. ni_dpm_vblank_too_short(rdev))
  762. disable_mclk_switching = true;
  763. else
  764. disable_mclk_switching = false;
  765. if (rdev->pm.dpm.ac_power)
  766. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  767. else
  768. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  769. if (rdev->pm.dpm.ac_power == false) {
  770. for (i = 0; i < ps->performance_level_count; i++) {
  771. if (ps->performance_levels[i].mclk > max_limits->mclk)
  772. ps->performance_levels[i].mclk = max_limits->mclk;
  773. if (ps->performance_levels[i].sclk > max_limits->sclk)
  774. ps->performance_levels[i].sclk = max_limits->sclk;
  775. if (ps->performance_levels[i].vddc > max_limits->vddc)
  776. ps->performance_levels[i].vddc = max_limits->vddc;
  777. if (ps->performance_levels[i].vddci > max_limits->vddci)
  778. ps->performance_levels[i].vddci = max_limits->vddci;
  779. }
  780. }
  781. /* limit clocks to max supported clocks based on voltage dependency tables */
  782. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  783. &max_sclk_vddc);
  784. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  785. &max_mclk_vddci);
  786. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  787. &max_mclk_vddc);
  788. for (i = 0; i < ps->performance_level_count; i++) {
  789. if (max_sclk_vddc) {
  790. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  791. ps->performance_levels[i].sclk = max_sclk_vddc;
  792. }
  793. if (max_mclk_vddci) {
  794. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  795. ps->performance_levels[i].mclk = max_mclk_vddci;
  796. }
  797. if (max_mclk_vddc) {
  798. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  799. ps->performance_levels[i].mclk = max_mclk_vddc;
  800. }
  801. }
  802. /* XXX validate the min clocks required for display */
  803. /* adjust low state */
  804. if (disable_mclk_switching) {
  805. ps->performance_levels[0].mclk =
  806. ps->performance_levels[ps->performance_level_count - 1].mclk;
  807. ps->performance_levels[0].vddci =
  808. ps->performance_levels[ps->performance_level_count - 1].vddci;
  809. }
  810. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  811. &ps->performance_levels[0].sclk,
  812. &ps->performance_levels[0].mclk);
  813. for (i = 1; i < ps->performance_level_count; i++) {
  814. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  815. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  816. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  817. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  818. }
  819. /* adjust remaining states */
  820. if (disable_mclk_switching) {
  821. mclk = ps->performance_levels[0].mclk;
  822. vddci = ps->performance_levels[0].vddci;
  823. for (i = 1; i < ps->performance_level_count; i++) {
  824. if (mclk < ps->performance_levels[i].mclk)
  825. mclk = ps->performance_levels[i].mclk;
  826. if (vddci < ps->performance_levels[i].vddci)
  827. vddci = ps->performance_levels[i].vddci;
  828. }
  829. for (i = 0; i < ps->performance_level_count; i++) {
  830. ps->performance_levels[i].mclk = mclk;
  831. ps->performance_levels[i].vddci = vddci;
  832. }
  833. } else {
  834. for (i = 1; i < ps->performance_level_count; i++) {
  835. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  836. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  837. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  838. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  839. }
  840. }
  841. for (i = 1; i < ps->performance_level_count; i++)
  842. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  843. &ps->performance_levels[i].sclk,
  844. &ps->performance_levels[i].mclk);
  845. for (i = 0; i < ps->performance_level_count; i++)
  846. btc_adjust_clock_combinations(rdev, max_limits,
  847. &ps->performance_levels[i]);
  848. for (i = 0; i < ps->performance_level_count; i++) {
  849. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  850. ps->performance_levels[i].sclk,
  851. max_limits->vddc, &ps->performance_levels[i].vddc);
  852. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  853. ps->performance_levels[i].mclk,
  854. max_limits->vddci, &ps->performance_levels[i].vddci);
  855. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  856. ps->performance_levels[i].mclk,
  857. max_limits->vddc, &ps->performance_levels[i].vddc);
  858. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  859. rdev->clock.current_dispclk,
  860. max_limits->vddc, &ps->performance_levels[i].vddc);
  861. }
  862. for (i = 0; i < ps->performance_level_count; i++) {
  863. btc_apply_voltage_delta_rules(rdev,
  864. max_limits->vddc, max_limits->vddci,
  865. &ps->performance_levels[i].vddc,
  866. &ps->performance_levels[i].vddci);
  867. }
  868. ps->dc_compatible = true;
  869. for (i = 0; i < ps->performance_level_count; i++) {
  870. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  871. ps->dc_compatible = false;
  872. if (ps->performance_levels[i].vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  873. ps->performance_levels[i].flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  874. }
  875. }
  876. static void ni_cg_clockgating_default(struct radeon_device *rdev)
  877. {
  878. u32 count;
  879. const u32 *ps = NULL;
  880. ps = (const u32 *)&cayman_cgcg_cgls_default;
  881. count = CAYMAN_CGCG_CGLS_DEFAULT_LENGTH;
  882. btc_program_mgcg_hw_sequence(rdev, ps, count);
  883. }
  884. static void ni_gfx_clockgating_enable(struct radeon_device *rdev,
  885. bool enable)
  886. {
  887. u32 count;
  888. const u32 *ps = NULL;
  889. if (enable) {
  890. ps = (const u32 *)&cayman_cgcg_cgls_enable;
  891. count = CAYMAN_CGCG_CGLS_ENABLE_LENGTH;
  892. } else {
  893. ps = (const u32 *)&cayman_cgcg_cgls_disable;
  894. count = CAYMAN_CGCG_CGLS_DISABLE_LENGTH;
  895. }
  896. btc_program_mgcg_hw_sequence(rdev, ps, count);
  897. }
  898. static void ni_mg_clockgating_default(struct radeon_device *rdev)
  899. {
  900. u32 count;
  901. const u32 *ps = NULL;
  902. ps = (const u32 *)&cayman_mgcg_default;
  903. count = CAYMAN_MGCG_DEFAULT_LENGTH;
  904. btc_program_mgcg_hw_sequence(rdev, ps, count);
  905. }
  906. static void ni_mg_clockgating_enable(struct radeon_device *rdev,
  907. bool enable)
  908. {
  909. u32 count;
  910. const u32 *ps = NULL;
  911. if (enable) {
  912. ps = (const u32 *)&cayman_mgcg_enable;
  913. count = CAYMAN_MGCG_ENABLE_LENGTH;
  914. } else {
  915. ps = (const u32 *)&cayman_mgcg_disable;
  916. count = CAYMAN_MGCG_DISABLE_LENGTH;
  917. }
  918. btc_program_mgcg_hw_sequence(rdev, ps, count);
  919. }
  920. static void ni_ls_clockgating_default(struct radeon_device *rdev)
  921. {
  922. u32 count;
  923. const u32 *ps = NULL;
  924. ps = (const u32 *)&cayman_sysls_default;
  925. count = CAYMAN_SYSLS_DEFAULT_LENGTH;
  926. btc_program_mgcg_hw_sequence(rdev, ps, count);
  927. }
  928. static void ni_ls_clockgating_enable(struct radeon_device *rdev,
  929. bool enable)
  930. {
  931. u32 count;
  932. const u32 *ps = NULL;
  933. if (enable) {
  934. ps = (const u32 *)&cayman_sysls_enable;
  935. count = CAYMAN_SYSLS_ENABLE_LENGTH;
  936. } else {
  937. ps = (const u32 *)&cayman_sysls_disable;
  938. count = CAYMAN_SYSLS_DISABLE_LENGTH;
  939. }
  940. btc_program_mgcg_hw_sequence(rdev, ps, count);
  941. }
  942. static int ni_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  943. struct radeon_clock_voltage_dependency_table *table)
  944. {
  945. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  946. u32 i;
  947. if (table) {
  948. for (i = 0; i < table->count; i++) {
  949. if (0xff01 == table->entries[i].v) {
  950. if (pi->max_vddc == 0)
  951. return -EINVAL;
  952. table->entries[i].v = pi->max_vddc;
  953. }
  954. }
  955. }
  956. return 0;
  957. }
  958. static int ni_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  959. {
  960. int ret = 0;
  961. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  962. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  963. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  964. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  965. return ret;
  966. }
  967. static void ni_stop_dpm(struct radeon_device *rdev)
  968. {
  969. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  970. }
  971. #if 0
  972. static int ni_notify_hw_of_power_source(struct radeon_device *rdev,
  973. bool ac_power)
  974. {
  975. if (ac_power)
  976. return (rv770_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  977. 0 : -EINVAL;
  978. return 0;
  979. }
  980. #endif
  981. static PPSMC_Result ni_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  982. PPSMC_Msg msg, u32 parameter)
  983. {
  984. WREG32(SMC_SCRATCH0, parameter);
  985. return rv770_send_msg_to_smc(rdev, msg);
  986. }
  987. static int ni_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  988. {
  989. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  990. return -EINVAL;
  991. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  992. 0 : -EINVAL;
  993. }
  994. int ni_dpm_force_performance_level(struct radeon_device *rdev,
  995. enum radeon_dpm_forced_level level)
  996. {
  997. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  998. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  999. return -EINVAL;
  1000. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  1001. return -EINVAL;
  1002. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1003. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  1004. return -EINVAL;
  1005. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  1006. return -EINVAL;
  1007. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  1008. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  1009. return -EINVAL;
  1010. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  1011. return -EINVAL;
  1012. }
  1013. rdev->pm.dpm.forced_level = level;
  1014. return 0;
  1015. }
  1016. static void ni_stop_smc(struct radeon_device *rdev)
  1017. {
  1018. u32 tmp;
  1019. int i;
  1020. for (i = 0; i < rdev->usec_timeout; i++) {
  1021. tmp = RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK;
  1022. if (tmp != 1)
  1023. break;
  1024. udelay(1);
  1025. }
  1026. udelay(100);
  1027. r7xx_stop_smc(rdev);
  1028. }
  1029. static int ni_process_firmware_header(struct radeon_device *rdev)
  1030. {
  1031. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1032. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1033. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1034. u32 tmp;
  1035. int ret;
  1036. ret = rv770_read_smc_sram_dword(rdev,
  1037. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1038. NISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  1039. &tmp, pi->sram_end);
  1040. if (ret)
  1041. return ret;
  1042. pi->state_table_start = (u16)tmp;
  1043. ret = rv770_read_smc_sram_dword(rdev,
  1044. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1045. NISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  1046. &tmp, pi->sram_end);
  1047. if (ret)
  1048. return ret;
  1049. pi->soft_regs_start = (u16)tmp;
  1050. ret = rv770_read_smc_sram_dword(rdev,
  1051. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1052. NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1053. &tmp, pi->sram_end);
  1054. if (ret)
  1055. return ret;
  1056. eg_pi->mc_reg_table_start = (u16)tmp;
  1057. ret = rv770_read_smc_sram_dword(rdev,
  1058. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1059. NISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  1060. &tmp, pi->sram_end);
  1061. if (ret)
  1062. return ret;
  1063. ni_pi->fan_table_start = (u16)tmp;
  1064. ret = rv770_read_smc_sram_dword(rdev,
  1065. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1066. NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  1067. &tmp, pi->sram_end);
  1068. if (ret)
  1069. return ret;
  1070. ni_pi->arb_table_start = (u16)tmp;
  1071. ret = rv770_read_smc_sram_dword(rdev,
  1072. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1073. NISLANDS_SMC_FIRMWARE_HEADER_cacTable,
  1074. &tmp, pi->sram_end);
  1075. if (ret)
  1076. return ret;
  1077. ni_pi->cac_table_start = (u16)tmp;
  1078. ret = rv770_read_smc_sram_dword(rdev,
  1079. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1080. NISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  1081. &tmp, pi->sram_end);
  1082. if (ret)
  1083. return ret;
  1084. ni_pi->spll_table_start = (u16)tmp;
  1085. return ret;
  1086. }
  1087. static void ni_read_clock_registers(struct radeon_device *rdev)
  1088. {
  1089. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1090. ni_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  1091. ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  1092. ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  1093. ni_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  1094. ni_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1095. ni_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1096. ni_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1097. ni_pi->clock_registers.mpll_ad_func_cntl_2 = RREG32(MPLL_AD_FUNC_CNTL_2);
  1098. ni_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1099. ni_pi->clock_registers.mpll_dq_func_cntl_2 = RREG32(MPLL_DQ_FUNC_CNTL_2);
  1100. ni_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1101. ni_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1102. ni_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1103. ni_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1104. }
  1105. #if 0
  1106. static int ni_enter_ulp_state(struct radeon_device *rdev)
  1107. {
  1108. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1109. if (pi->gfx_clock_gating) {
  1110. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1111. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1112. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1113. RREG32(GB_ADDR_CONFIG);
  1114. }
  1115. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1116. ~HOST_SMC_MSG_MASK);
  1117. udelay(25000);
  1118. return 0;
  1119. }
  1120. #endif
  1121. static void ni_program_response_times(struct radeon_device *rdev)
  1122. {
  1123. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  1124. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly, mclk_switch_limit;
  1125. u32 reference_clock;
  1126. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  1127. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1128. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1129. if (voltage_response_time == 0)
  1130. voltage_response_time = 1000;
  1131. if (backbias_response_time == 0)
  1132. backbias_response_time = 1000;
  1133. acpi_delay_time = 15000;
  1134. vbi_time_out = 100000;
  1135. reference_clock = radeon_get_xclk(rdev);
  1136. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1137. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1138. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1139. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1140. mclk_switch_limit = (460 * reference_clock) / 100;
  1141. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1142. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1143. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1144. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1145. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  1146. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_switch_lim, mclk_switch_limit);
  1147. }
  1148. static void ni_populate_smc_voltage_table(struct radeon_device *rdev,
  1149. struct atom_voltage_table *voltage_table,
  1150. NISLANDS_SMC_STATETABLE *table)
  1151. {
  1152. unsigned int i;
  1153. for (i = 0; i < voltage_table->count; i++) {
  1154. table->highSMIO[i] = 0;
  1155. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1156. }
  1157. }
  1158. static void ni_populate_smc_voltage_tables(struct radeon_device *rdev,
  1159. NISLANDS_SMC_STATETABLE *table)
  1160. {
  1161. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1162. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1163. unsigned char i;
  1164. if (eg_pi->vddc_voltage_table.count) {
  1165. ni_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  1166. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] = 0;
  1167. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] =
  1168. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1169. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1170. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  1171. table->maxVDDCIndexInPPTable = i;
  1172. break;
  1173. }
  1174. }
  1175. }
  1176. if (eg_pi->vddci_voltage_table.count) {
  1177. ni_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  1178. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] = 0;
  1179. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  1180. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  1181. }
  1182. }
  1183. static int ni_populate_voltage_value(struct radeon_device *rdev,
  1184. struct atom_voltage_table *table,
  1185. u16 value,
  1186. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1187. {
  1188. unsigned int i;
  1189. for (i = 0; i < table->count; i++) {
  1190. if (value <= table->entries[i].value) {
  1191. voltage->index = (u8)i;
  1192. voltage->value = cpu_to_be16(table->entries[i].value);
  1193. break;
  1194. }
  1195. }
  1196. if (i >= table->count)
  1197. return -EINVAL;
  1198. return 0;
  1199. }
  1200. static void ni_populate_mvdd_value(struct radeon_device *rdev,
  1201. u32 mclk,
  1202. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1203. {
  1204. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1205. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1206. if (!pi->mvdd_control) {
  1207. voltage->index = eg_pi->mvdd_high_index;
  1208. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1209. return;
  1210. }
  1211. if (mclk <= pi->mvdd_split_frequency) {
  1212. voltage->index = eg_pi->mvdd_low_index;
  1213. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  1214. } else {
  1215. voltage->index = eg_pi->mvdd_high_index;
  1216. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1217. }
  1218. }
  1219. static int ni_get_std_voltage_value(struct radeon_device *rdev,
  1220. NISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1221. u16 *std_voltage)
  1222. {
  1223. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries &&
  1224. ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count))
  1225. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  1226. else
  1227. *std_voltage = be16_to_cpu(voltage->value);
  1228. return 0;
  1229. }
  1230. static void ni_populate_std_voltage_value(struct radeon_device *rdev,
  1231. u16 value, u8 index,
  1232. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1233. {
  1234. voltage->index = index;
  1235. voltage->value = cpu_to_be16(value);
  1236. }
  1237. static u32 ni_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1238. {
  1239. u32 xclk_period;
  1240. u32 xclk = radeon_get_xclk(rdev);
  1241. u32 tmp = RREG32(CG_CAC_CTRL) & TID_CNT_MASK;
  1242. xclk_period = (1000000000UL / xclk);
  1243. xclk_period /= 10000UL;
  1244. return tmp * xclk_period;
  1245. }
  1246. static u32 ni_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  1247. {
  1248. return (power_in_watts * scaling_factor) << 2;
  1249. }
  1250. static u32 ni_calculate_power_boost_limit(struct radeon_device *rdev,
  1251. struct radeon_ps *radeon_state,
  1252. u32 near_tdp_limit)
  1253. {
  1254. struct ni_ps *state = ni_get_ps(radeon_state);
  1255. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1256. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1257. u32 power_boost_limit = 0;
  1258. int ret;
  1259. if (ni_pi->enable_power_containment &&
  1260. ni_pi->use_power_boost_limit) {
  1261. NISLANDS_SMC_VOLTAGE_VALUE vddc;
  1262. u16 std_vddc_med;
  1263. u16 std_vddc_high;
  1264. u64 tmp, n, d;
  1265. if (state->performance_level_count < 3)
  1266. return 0;
  1267. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1268. state->performance_levels[state->performance_level_count - 2].vddc,
  1269. &vddc);
  1270. if (ret)
  1271. return 0;
  1272. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_med);
  1273. if (ret)
  1274. return 0;
  1275. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1276. state->performance_levels[state->performance_level_count - 1].vddc,
  1277. &vddc);
  1278. if (ret)
  1279. return 0;
  1280. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_high);
  1281. if (ret)
  1282. return 0;
  1283. n = ((u64)near_tdp_limit * ((u64)std_vddc_med * (u64)std_vddc_med) * 90);
  1284. d = ((u64)std_vddc_high * (u64)std_vddc_high * 100);
  1285. tmp = div64_u64(n, d);
  1286. if (tmp >> 32)
  1287. return 0;
  1288. power_boost_limit = (u32)tmp;
  1289. }
  1290. return power_boost_limit;
  1291. }
  1292. static int ni_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  1293. bool adjust_polarity,
  1294. u32 tdp_adjustment,
  1295. u32 *tdp_limit,
  1296. u32 *near_tdp_limit)
  1297. {
  1298. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  1299. return -EINVAL;
  1300. if (adjust_polarity) {
  1301. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1302. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  1303. } else {
  1304. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1305. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit - (rdev->pm.dpm.tdp_limit - *tdp_limit);
  1306. }
  1307. return 0;
  1308. }
  1309. static int ni_populate_smc_tdp_limits(struct radeon_device *rdev,
  1310. struct radeon_ps *radeon_state)
  1311. {
  1312. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1313. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1314. if (ni_pi->enable_power_containment) {
  1315. NISLANDS_SMC_STATETABLE *smc_table = &ni_pi->smc_statetable;
  1316. u32 scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  1317. u32 tdp_limit;
  1318. u32 near_tdp_limit;
  1319. u32 power_boost_limit;
  1320. int ret;
  1321. if (scaling_factor == 0)
  1322. return -EINVAL;
  1323. memset(smc_table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1324. ret = ni_calculate_adjusted_tdp_limits(rdev,
  1325. false, /* ??? */
  1326. rdev->pm.dpm.tdp_adjustment,
  1327. &tdp_limit,
  1328. &near_tdp_limit);
  1329. if (ret)
  1330. return ret;
  1331. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state,
  1332. near_tdp_limit);
  1333. smc_table->dpm2Params.TDPLimit =
  1334. cpu_to_be32(ni_scale_power_for_smc(tdp_limit, scaling_factor));
  1335. smc_table->dpm2Params.NearTDPLimit =
  1336. cpu_to_be32(ni_scale_power_for_smc(near_tdp_limit, scaling_factor));
  1337. smc_table->dpm2Params.SafePowerLimit =
  1338. cpu_to_be32(ni_scale_power_for_smc((near_tdp_limit * NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100,
  1339. scaling_factor));
  1340. smc_table->dpm2Params.PowerBoostLimit =
  1341. cpu_to_be32(ni_scale_power_for_smc(power_boost_limit, scaling_factor));
  1342. ret = rv770_copy_bytes_to_smc(rdev,
  1343. (u16)(pi->state_table_start + offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  1344. offsetof(PP_NIslands_DPM2Parameters, TDPLimit)),
  1345. (u8 *)(&smc_table->dpm2Params.TDPLimit),
  1346. sizeof(u32) * 4, pi->sram_end);
  1347. if (ret)
  1348. return ret;
  1349. }
  1350. return 0;
  1351. }
  1352. int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  1353. u32 arb_freq_src, u32 arb_freq_dest)
  1354. {
  1355. u32 mc_arb_dram_timing;
  1356. u32 mc_arb_dram_timing2;
  1357. u32 burst_time;
  1358. u32 mc_cg_config;
  1359. switch (arb_freq_src) {
  1360. case MC_CG_ARB_FREQ_F0:
  1361. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1362. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1363. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  1364. break;
  1365. case MC_CG_ARB_FREQ_F1:
  1366. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  1367. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  1368. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  1369. break;
  1370. case MC_CG_ARB_FREQ_F2:
  1371. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  1372. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  1373. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  1374. break;
  1375. case MC_CG_ARB_FREQ_F3:
  1376. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  1377. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  1378. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  1379. break;
  1380. default:
  1381. return -EINVAL;
  1382. }
  1383. switch (arb_freq_dest) {
  1384. case MC_CG_ARB_FREQ_F0:
  1385. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  1386. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  1387. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  1388. break;
  1389. case MC_CG_ARB_FREQ_F1:
  1390. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  1391. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  1392. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  1393. break;
  1394. case MC_CG_ARB_FREQ_F2:
  1395. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  1396. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  1397. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  1398. break;
  1399. case MC_CG_ARB_FREQ_F3:
  1400. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  1401. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  1402. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  1403. break;
  1404. default:
  1405. return -EINVAL;
  1406. }
  1407. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  1408. WREG32(MC_CG_CONFIG, mc_cg_config);
  1409. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  1410. return 0;
  1411. }
  1412. static int ni_init_arb_table_index(struct radeon_device *rdev)
  1413. {
  1414. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1415. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1416. u32 tmp;
  1417. int ret;
  1418. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1419. &tmp, pi->sram_end);
  1420. if (ret)
  1421. return ret;
  1422. tmp &= 0x00FFFFFF;
  1423. tmp |= ((u32)MC_CG_ARB_FREQ_F1) << 24;
  1424. return rv770_write_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1425. tmp, pi->sram_end);
  1426. }
  1427. static int ni_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1428. {
  1429. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1430. }
  1431. static int ni_force_switch_to_arb_f0(struct radeon_device *rdev)
  1432. {
  1433. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1434. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1435. u32 tmp;
  1436. int ret;
  1437. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1438. &tmp, pi->sram_end);
  1439. if (ret)
  1440. return ret;
  1441. tmp = (tmp >> 24) & 0xff;
  1442. if (tmp == MC_CG_ARB_FREQ_F0)
  1443. return 0;
  1444. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1445. }
  1446. static int ni_populate_memory_timing_parameters(struct radeon_device *rdev,
  1447. struct rv7xx_pl *pl,
  1448. SMC_NIslands_MCArbDramTimingRegisterSet *arb_regs)
  1449. {
  1450. u32 dram_timing;
  1451. u32 dram_timing2;
  1452. arb_regs->mc_arb_rfsh_rate =
  1453. (u8)rv770_calculate_memory_refresh_rate(rdev, pl->sclk);
  1454. radeon_atom_set_engine_dram_timings(rdev,
  1455. pl->sclk,
  1456. pl->mclk);
  1457. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1458. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1459. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  1460. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  1461. return 0;
  1462. }
  1463. static int ni_do_program_memory_timing_parameters(struct radeon_device *rdev,
  1464. struct radeon_ps *radeon_state,
  1465. unsigned int first_arb_set)
  1466. {
  1467. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1468. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1469. struct ni_ps *state = ni_get_ps(radeon_state);
  1470. SMC_NIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  1471. int i, ret = 0;
  1472. for (i = 0; i < state->performance_level_count; i++) {
  1473. ret = ni_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  1474. if (ret)
  1475. break;
  1476. ret = rv770_copy_bytes_to_smc(rdev,
  1477. (u16)(ni_pi->arb_table_start +
  1478. offsetof(SMC_NIslands_MCArbDramTimingRegisters, data) +
  1479. sizeof(SMC_NIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i)),
  1480. (u8 *)&arb_regs,
  1481. (u16)sizeof(SMC_NIslands_MCArbDramTimingRegisterSet),
  1482. pi->sram_end);
  1483. if (ret)
  1484. break;
  1485. }
  1486. return ret;
  1487. }
  1488. static int ni_program_memory_timing_parameters(struct radeon_device *rdev,
  1489. struct radeon_ps *radeon_new_state)
  1490. {
  1491. return ni_do_program_memory_timing_parameters(rdev, radeon_new_state,
  1492. NISLANDS_DRIVER_STATE_ARB_INDEX);
  1493. }
  1494. static void ni_populate_initial_mvdd_value(struct radeon_device *rdev,
  1495. struct NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1496. {
  1497. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1498. voltage->index = eg_pi->mvdd_high_index;
  1499. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1500. }
  1501. static int ni_populate_smc_initial_state(struct radeon_device *rdev,
  1502. struct radeon_ps *radeon_initial_state,
  1503. NISLANDS_SMC_STATETABLE *table)
  1504. {
  1505. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  1506. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1507. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1508. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1509. u32 reg;
  1510. int ret;
  1511. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  1512. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl);
  1513. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 =
  1514. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl_2);
  1515. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  1516. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl);
  1517. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 =
  1518. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl_2);
  1519. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  1520. cpu_to_be32(ni_pi->clock_registers.mclk_pwrmgt_cntl);
  1521. table->initialState.levels[0].mclk.vDLL_CNTL =
  1522. cpu_to_be32(ni_pi->clock_registers.dll_cntl);
  1523. table->initialState.levels[0].mclk.vMPLL_SS =
  1524. cpu_to_be32(ni_pi->clock_registers.mpll_ss1);
  1525. table->initialState.levels[0].mclk.vMPLL_SS2 =
  1526. cpu_to_be32(ni_pi->clock_registers.mpll_ss2);
  1527. table->initialState.levels[0].mclk.mclk_value =
  1528. cpu_to_be32(initial_state->performance_levels[0].mclk);
  1529. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1530. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl);
  1531. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1532. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_2);
  1533. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1534. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_3);
  1535. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  1536. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_4);
  1537. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1538. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum);
  1539. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1540. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum_2);
  1541. table->initialState.levels[0].sclk.sclk_value =
  1542. cpu_to_be32(initial_state->performance_levels[0].sclk);
  1543. table->initialState.levels[0].arbRefreshState =
  1544. NISLANDS_INITIAL_STATE_ARB_INDEX;
  1545. table->initialState.levels[0].ACIndex = 0;
  1546. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1547. initial_state->performance_levels[0].vddc,
  1548. &table->initialState.levels[0].vddc);
  1549. if (!ret) {
  1550. u16 std_vddc;
  1551. ret = ni_get_std_voltage_value(rdev,
  1552. &table->initialState.levels[0].vddc,
  1553. &std_vddc);
  1554. if (!ret)
  1555. ni_populate_std_voltage_value(rdev, std_vddc,
  1556. table->initialState.levels[0].vddc.index,
  1557. &table->initialState.levels[0].std_vddc);
  1558. }
  1559. if (eg_pi->vddci_control)
  1560. ni_populate_voltage_value(rdev,
  1561. &eg_pi->vddci_voltage_table,
  1562. initial_state->performance_levels[0].vddci,
  1563. &table->initialState.levels[0].vddci);
  1564. ni_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  1565. reg = CG_R(0xffff) | CG_L(0);
  1566. table->initialState.levels[0].aT = cpu_to_be32(reg);
  1567. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1568. if (pi->boot_in_gen2)
  1569. table->initialState.levels[0].gen2PCIE = 1;
  1570. else
  1571. table->initialState.levels[0].gen2PCIE = 0;
  1572. if (pi->mem_gddr5) {
  1573. table->initialState.levels[0].strobeMode =
  1574. cypress_get_strobe_mode_settings(rdev,
  1575. initial_state->performance_levels[0].mclk);
  1576. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  1577. table->initialState.levels[0].mcFlags = NISLANDS_SMC_MC_EDC_RD_FLAG | NISLANDS_SMC_MC_EDC_WR_FLAG;
  1578. else
  1579. table->initialState.levels[0].mcFlags = 0;
  1580. }
  1581. table->initialState.levelCount = 1;
  1582. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1583. table->initialState.levels[0].dpm2.MaxPS = 0;
  1584. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  1585. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  1586. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  1587. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1588. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1589. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1590. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1591. return 0;
  1592. }
  1593. static int ni_populate_smc_acpi_state(struct radeon_device *rdev,
  1594. NISLANDS_SMC_STATETABLE *table)
  1595. {
  1596. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1597. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1598. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1599. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1600. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1601. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1602. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1603. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1604. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1605. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1606. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1607. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1608. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1609. u32 reg;
  1610. int ret;
  1611. table->ACPIState = table->initialState;
  1612. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1613. if (pi->acpi_vddc) {
  1614. ret = ni_populate_voltage_value(rdev,
  1615. &eg_pi->vddc_voltage_table,
  1616. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  1617. if (!ret) {
  1618. u16 std_vddc;
  1619. ret = ni_get_std_voltage_value(rdev,
  1620. &table->ACPIState.levels[0].vddc, &std_vddc);
  1621. if (!ret)
  1622. ni_populate_std_voltage_value(rdev, std_vddc,
  1623. table->ACPIState.levels[0].vddc.index,
  1624. &table->ACPIState.levels[0].std_vddc);
  1625. }
  1626. if (pi->pcie_gen2) {
  1627. if (pi->acpi_pcie_gen2)
  1628. table->ACPIState.levels[0].gen2PCIE = 1;
  1629. else
  1630. table->ACPIState.levels[0].gen2PCIE = 0;
  1631. } else {
  1632. table->ACPIState.levels[0].gen2PCIE = 0;
  1633. }
  1634. } else {
  1635. ret = ni_populate_voltage_value(rdev,
  1636. &eg_pi->vddc_voltage_table,
  1637. pi->min_vddc_in_table,
  1638. &table->ACPIState.levels[0].vddc);
  1639. if (!ret) {
  1640. u16 std_vddc;
  1641. ret = ni_get_std_voltage_value(rdev,
  1642. &table->ACPIState.levels[0].vddc,
  1643. &std_vddc);
  1644. if (!ret)
  1645. ni_populate_std_voltage_value(rdev, std_vddc,
  1646. table->ACPIState.levels[0].vddc.index,
  1647. &table->ACPIState.levels[0].std_vddc);
  1648. }
  1649. table->ACPIState.levels[0].gen2PCIE = 0;
  1650. }
  1651. if (eg_pi->acpi_vddci) {
  1652. if (eg_pi->vddci_control)
  1653. ni_populate_voltage_value(rdev,
  1654. &eg_pi->vddci_voltage_table,
  1655. eg_pi->acpi_vddci,
  1656. &table->ACPIState.levels[0].vddci);
  1657. }
  1658. mpll_ad_func_cntl &= ~PDNB;
  1659. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1660. if (pi->mem_gddr5)
  1661. mpll_dq_func_cntl &= ~PDNB;
  1662. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1663. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1664. MRDCKA1_RESET |
  1665. MRDCKB0_RESET |
  1666. MRDCKB1_RESET |
  1667. MRDCKC0_RESET |
  1668. MRDCKC1_RESET |
  1669. MRDCKD0_RESET |
  1670. MRDCKD1_RESET);
  1671. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1672. MRDCKA1_PDNB |
  1673. MRDCKB0_PDNB |
  1674. MRDCKB1_PDNB |
  1675. MRDCKC0_PDNB |
  1676. MRDCKC1_PDNB |
  1677. MRDCKD0_PDNB |
  1678. MRDCKD1_PDNB);
  1679. dll_cntl |= (MRDCKA0_BYPASS |
  1680. MRDCKA1_BYPASS |
  1681. MRDCKB0_BYPASS |
  1682. MRDCKB1_BYPASS |
  1683. MRDCKC0_BYPASS |
  1684. MRDCKC1_BYPASS |
  1685. MRDCKD0_BYPASS |
  1686. MRDCKD1_BYPASS);
  1687. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1688. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1689. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1690. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1691. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1692. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1693. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1694. table->ACPIState.levels[0].mclk.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1695. table->ACPIState.levels[0].mclk.mclk_value = 0;
  1696. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  1697. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  1698. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  1699. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(spll_func_cntl_4);
  1700. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1701. ni_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1702. if (eg_pi->dynamic_ac_timing)
  1703. table->ACPIState.levels[0].ACIndex = 1;
  1704. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  1705. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  1706. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  1707. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  1708. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1709. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1710. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1711. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1712. return 0;
  1713. }
  1714. static int ni_init_smc_table(struct radeon_device *rdev)
  1715. {
  1716. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1717. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1718. int ret;
  1719. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  1720. NISLANDS_SMC_STATETABLE *table = &ni_pi->smc_statetable;
  1721. memset(table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1722. ni_populate_smc_voltage_tables(rdev, table);
  1723. switch (rdev->pm.int_thermal_type) {
  1724. case THERMAL_TYPE_NI:
  1725. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1726. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1727. break;
  1728. case THERMAL_TYPE_NONE:
  1729. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1730. break;
  1731. default:
  1732. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1733. break;
  1734. }
  1735. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1736. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1737. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1738. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1739. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1740. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1741. if (pi->mem_gddr5)
  1742. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1743. ret = ni_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1744. if (ret)
  1745. return ret;
  1746. ret = ni_populate_smc_acpi_state(rdev, table);
  1747. if (ret)
  1748. return ret;
  1749. table->driverState = table->initialState;
  1750. table->ULVState = table->initialState;
  1751. ret = ni_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  1752. NISLANDS_INITIAL_STATE_ARB_INDEX);
  1753. if (ret)
  1754. return ret;
  1755. return rv770_copy_bytes_to_smc(rdev, pi->state_table_start, (u8 *)table,
  1756. sizeof(NISLANDS_SMC_STATETABLE), pi->sram_end);
  1757. }
  1758. static int ni_calculate_sclk_params(struct radeon_device *rdev,
  1759. u32 engine_clock,
  1760. NISLANDS_SMC_SCLK_VALUE *sclk)
  1761. {
  1762. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1763. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1764. struct atom_clock_dividers dividers;
  1765. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1766. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1767. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1768. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1769. u32 cg_spll_spread_spectrum = ni_pi->clock_registers.cg_spll_spread_spectrum;
  1770. u32 cg_spll_spread_spectrum_2 = ni_pi->clock_registers.cg_spll_spread_spectrum_2;
  1771. u64 tmp;
  1772. u32 reference_clock = rdev->clock.spll.reference_freq;
  1773. u32 reference_divider;
  1774. u32 fbdiv;
  1775. int ret;
  1776. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1777. engine_clock, false, &dividers);
  1778. if (ret)
  1779. return ret;
  1780. reference_divider = 1 + dividers.ref_div;
  1781. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16834;
  1782. do_div(tmp, reference_clock);
  1783. fbdiv = (u32) tmp;
  1784. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  1785. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  1786. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  1787. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1788. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  1789. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  1790. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  1791. spll_func_cntl_3 |= SPLL_DITHEN;
  1792. if (pi->sclk_ss) {
  1793. struct radeon_atom_ss ss;
  1794. u32 vco_freq = engine_clock * dividers.post_div;
  1795. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1796. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  1797. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  1798. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  1799. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  1800. cg_spll_spread_spectrum |= CLK_S(clk_s);
  1801. cg_spll_spread_spectrum |= SSEN;
  1802. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  1803. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  1804. }
  1805. }
  1806. sclk->sclk_value = engine_clock;
  1807. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  1808. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  1809. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  1810. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  1811. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  1812. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  1813. return 0;
  1814. }
  1815. static int ni_populate_sclk_value(struct radeon_device *rdev,
  1816. u32 engine_clock,
  1817. NISLANDS_SMC_SCLK_VALUE *sclk)
  1818. {
  1819. NISLANDS_SMC_SCLK_VALUE sclk_tmp;
  1820. int ret;
  1821. ret = ni_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  1822. if (!ret) {
  1823. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  1824. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  1825. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  1826. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  1827. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  1828. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  1829. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  1830. }
  1831. return ret;
  1832. }
  1833. static int ni_init_smc_spll_table(struct radeon_device *rdev)
  1834. {
  1835. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1836. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1837. SMC_NISLANDS_SPLL_DIV_TABLE *spll_table;
  1838. NISLANDS_SMC_SCLK_VALUE sclk_params;
  1839. u32 fb_div;
  1840. u32 p_div;
  1841. u32 clk_s;
  1842. u32 clk_v;
  1843. u32 sclk = 0;
  1844. int i, ret;
  1845. u32 tmp;
  1846. if (ni_pi->spll_table_start == 0)
  1847. return -EINVAL;
  1848. spll_table = kzalloc(sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  1849. if (spll_table == NULL)
  1850. return -ENOMEM;
  1851. for (i = 0; i < 256; i++) {
  1852. ret = ni_calculate_sclk_params(rdev, sclk, &sclk_params);
  1853. if (ret)
  1854. break;
  1855. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  1856. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  1857. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  1858. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  1859. fb_div &= ~0x00001FFF;
  1860. fb_div >>= 1;
  1861. clk_v >>= 6;
  1862. if (p_div & ~(SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  1863. ret = -EINVAL;
  1864. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1865. ret = -EINVAL;
  1866. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1867. ret = -EINVAL;
  1868. if (clk_v & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  1869. ret = -EINVAL;
  1870. if (ret)
  1871. break;
  1872. tmp = ((fb_div << SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  1873. ((p_div << SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  1874. spll_table->freq[i] = cpu_to_be32(tmp);
  1875. tmp = ((clk_v << SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  1876. ((clk_s << SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  1877. spll_table->ss[i] = cpu_to_be32(tmp);
  1878. sclk += 512;
  1879. }
  1880. if (!ret)
  1881. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->spll_table_start, (u8 *)spll_table,
  1882. sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), pi->sram_end);
  1883. kfree(spll_table);
  1884. return ret;
  1885. }
  1886. static int ni_populate_mclk_value(struct radeon_device *rdev,
  1887. u32 engine_clock,
  1888. u32 memory_clock,
  1889. NISLANDS_SMC_MCLK_VALUE *mclk,
  1890. bool strobe_mode,
  1891. bool dll_state_on)
  1892. {
  1893. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1894. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1895. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1896. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1897. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1898. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1899. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1900. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1901. u32 mpll_ss1 = ni_pi->clock_registers.mpll_ss1;
  1902. u32 mpll_ss2 = ni_pi->clock_registers.mpll_ss2;
  1903. struct atom_clock_dividers dividers;
  1904. u32 ibias;
  1905. u32 dll_speed;
  1906. int ret;
  1907. u32 mc_seq_misc7;
  1908. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1909. memory_clock, strobe_mode, &dividers);
  1910. if (ret)
  1911. return ret;
  1912. if (!strobe_mode) {
  1913. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  1914. if (mc_seq_misc7 & 0x8000000)
  1915. dividers.post_div = 1;
  1916. }
  1917. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  1918. mpll_ad_func_cntl &= ~(CLKR_MASK |
  1919. YCLK_POST_DIV_MASK |
  1920. CLKF_MASK |
  1921. CLKFRAC_MASK |
  1922. IBIAS_MASK);
  1923. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  1924. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1925. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  1926. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1927. mpll_ad_func_cntl |= IBIAS(ibias);
  1928. if (dividers.vco_mode)
  1929. mpll_ad_func_cntl_2 |= VCO_MODE;
  1930. else
  1931. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  1932. if (pi->mem_gddr5) {
  1933. mpll_dq_func_cntl &= ~(CLKR_MASK |
  1934. YCLK_POST_DIV_MASK |
  1935. CLKF_MASK |
  1936. CLKFRAC_MASK |
  1937. IBIAS_MASK);
  1938. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  1939. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1940. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  1941. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1942. mpll_dq_func_cntl |= IBIAS(ibias);
  1943. if (strobe_mode)
  1944. mpll_dq_func_cntl &= ~PDNB;
  1945. else
  1946. mpll_dq_func_cntl |= PDNB;
  1947. if (dividers.vco_mode)
  1948. mpll_dq_func_cntl_2 |= VCO_MODE;
  1949. else
  1950. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  1951. }
  1952. if (pi->mclk_ss) {
  1953. struct radeon_atom_ss ss;
  1954. u32 vco_freq = memory_clock * dividers.post_div;
  1955. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1956. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  1957. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1958. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  1959. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  1960. u32 clk_v = ss.percentage *
  1961. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  1962. mpll_ss1 &= ~CLKV_MASK;
  1963. mpll_ss1 |= CLKV(clk_v);
  1964. mpll_ss2 &= ~CLKS_MASK;
  1965. mpll_ss2 |= CLKS(clk_s);
  1966. }
  1967. }
  1968. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  1969. memory_clock);
  1970. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1971. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  1972. if (dll_state_on)
  1973. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  1974. MRDCKA1_PDNB |
  1975. MRDCKB0_PDNB |
  1976. MRDCKB1_PDNB |
  1977. MRDCKC0_PDNB |
  1978. MRDCKC1_PDNB |
  1979. MRDCKD0_PDNB |
  1980. MRDCKD1_PDNB);
  1981. else
  1982. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1983. MRDCKA1_PDNB |
  1984. MRDCKB0_PDNB |
  1985. MRDCKB1_PDNB |
  1986. MRDCKC0_PDNB |
  1987. MRDCKC1_PDNB |
  1988. MRDCKD0_PDNB |
  1989. MRDCKD1_PDNB);
  1990. mclk->mclk_value = cpu_to_be32(memory_clock);
  1991. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1992. mclk->vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1993. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1994. mclk->vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1995. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1996. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  1997. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  1998. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  1999. return 0;
  2000. }
  2001. static void ni_populate_smc_sp(struct radeon_device *rdev,
  2002. struct radeon_ps *radeon_state,
  2003. NISLANDS_SMC_SWSTATE *smc_state)
  2004. {
  2005. struct ni_ps *ps = ni_get_ps(radeon_state);
  2006. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2007. int i;
  2008. for (i = 0; i < ps->performance_level_count - 1; i++)
  2009. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  2010. smc_state->levels[ps->performance_level_count - 1].bSP =
  2011. cpu_to_be32(pi->psp);
  2012. }
  2013. static int ni_convert_power_level_to_smc(struct radeon_device *rdev,
  2014. struct rv7xx_pl *pl,
  2015. NISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  2016. {
  2017. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2018. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2019. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2020. int ret;
  2021. bool dll_state_on;
  2022. u16 std_vddc;
  2023. u32 tmp = RREG32(DC_STUTTER_CNTL);
  2024. level->gen2PCIE = pi->pcie_gen2 ?
  2025. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  2026. ret = ni_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  2027. if (ret)
  2028. return ret;
  2029. level->mcFlags = 0;
  2030. if (pi->mclk_stutter_mode_threshold &&
  2031. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  2032. !eg_pi->uvd_enabled &&
  2033. (tmp & DC_STUTTER_ENABLE_A) &&
  2034. (tmp & DC_STUTTER_ENABLE_B))
  2035. level->mcFlags |= NISLANDS_SMC_MC_STUTTER_EN;
  2036. if (pi->mem_gddr5) {
  2037. if (pl->mclk > pi->mclk_edc_enable_threshold)
  2038. level->mcFlags |= NISLANDS_SMC_MC_EDC_RD_FLAG;
  2039. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  2040. level->mcFlags |= NISLANDS_SMC_MC_EDC_WR_FLAG;
  2041. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  2042. if (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) {
  2043. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  2044. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2045. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2046. else
  2047. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2048. } else {
  2049. dll_state_on = false;
  2050. if (pl->mclk > ni_pi->mclk_rtt_mode_threshold)
  2051. level->mcFlags |= NISLANDS_SMC_MC_RTT_ENABLE;
  2052. }
  2053. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk,
  2054. &level->mclk,
  2055. (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) != 0,
  2056. dll_state_on);
  2057. } else
  2058. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk, &level->mclk, 1, 1);
  2059. if (ret)
  2060. return ret;
  2061. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2062. pl->vddc, &level->vddc);
  2063. if (ret)
  2064. return ret;
  2065. ret = ni_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  2066. if (ret)
  2067. return ret;
  2068. ni_populate_std_voltage_value(rdev, std_vddc,
  2069. level->vddc.index, &level->std_vddc);
  2070. if (eg_pi->vddci_control) {
  2071. ret = ni_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  2072. pl->vddci, &level->vddci);
  2073. if (ret)
  2074. return ret;
  2075. }
  2076. ni_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  2077. return ret;
  2078. }
  2079. static int ni_populate_smc_t(struct radeon_device *rdev,
  2080. struct radeon_ps *radeon_state,
  2081. NISLANDS_SMC_SWSTATE *smc_state)
  2082. {
  2083. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2084. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2085. struct ni_ps *state = ni_get_ps(radeon_state);
  2086. u32 a_t;
  2087. u32 t_l, t_h;
  2088. u32 high_bsp;
  2089. int i, ret;
  2090. if (state->performance_level_count >= 9)
  2091. return -EINVAL;
  2092. if (state->performance_level_count < 2) {
  2093. a_t = CG_R(0xffff) | CG_L(0);
  2094. smc_state->levels[0].aT = cpu_to_be32(a_t);
  2095. return 0;
  2096. }
  2097. smc_state->levels[0].aT = cpu_to_be32(0);
  2098. for (i = 0; i <= state->performance_level_count - 2; i++) {
  2099. if (eg_pi->uvd_enabled)
  2100. ret = r600_calculate_at(
  2101. 1000 * (i * (eg_pi->smu_uvd_hs ? 2 : 8) + 2),
  2102. 100 * R600_AH_DFLT,
  2103. state->performance_levels[i + 1].sclk,
  2104. state->performance_levels[i].sclk,
  2105. &t_l,
  2106. &t_h);
  2107. else
  2108. ret = r600_calculate_at(
  2109. 1000 * (i + 1),
  2110. 100 * R600_AH_DFLT,
  2111. state->performance_levels[i + 1].sclk,
  2112. state->performance_levels[i].sclk,
  2113. &t_l,
  2114. &t_h);
  2115. if (ret) {
  2116. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  2117. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  2118. }
  2119. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  2120. a_t |= CG_R(t_l * pi->bsp / 20000);
  2121. smc_state->levels[i].aT = cpu_to_be32(a_t);
  2122. high_bsp = (i == state->performance_level_count - 2) ?
  2123. pi->pbsp : pi->bsp;
  2124. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  2125. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  2126. }
  2127. return 0;
  2128. }
  2129. static int ni_populate_power_containment_values(struct radeon_device *rdev,
  2130. struct radeon_ps *radeon_state,
  2131. NISLANDS_SMC_SWSTATE *smc_state)
  2132. {
  2133. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2134. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2135. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2136. struct ni_ps *state = ni_get_ps(radeon_state);
  2137. u32 prev_sclk;
  2138. u32 max_sclk;
  2139. u32 min_sclk;
  2140. int i, ret;
  2141. u32 tdp_limit;
  2142. u32 near_tdp_limit;
  2143. u32 power_boost_limit;
  2144. u8 max_ps_percent;
  2145. if (ni_pi->enable_power_containment == false)
  2146. return 0;
  2147. if (state->performance_level_count == 0)
  2148. return -EINVAL;
  2149. if (smc_state->levelCount != state->performance_level_count)
  2150. return -EINVAL;
  2151. ret = ni_calculate_adjusted_tdp_limits(rdev,
  2152. false, /* ??? */
  2153. rdev->pm.dpm.tdp_adjustment,
  2154. &tdp_limit,
  2155. &near_tdp_limit);
  2156. if (ret)
  2157. return ret;
  2158. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state, near_tdp_limit);
  2159. ret = rv770_write_smc_sram_dword(rdev,
  2160. pi->state_table_start +
  2161. offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  2162. offsetof(PP_NIslands_DPM2Parameters, PowerBoostLimit),
  2163. ni_scale_power_for_smc(power_boost_limit, ni_get_smc_power_scaling_factor(rdev)),
  2164. pi->sram_end);
  2165. if (ret)
  2166. power_boost_limit = 0;
  2167. smc_state->levels[0].dpm2.MaxPS = 0;
  2168. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2169. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2170. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2171. smc_state->levels[0].stateFlags |= power_boost_limit ? PPSMC_STATEFLAG_POWERBOOST : 0;
  2172. for (i = 1; i < state->performance_level_count; i++) {
  2173. prev_sclk = state->performance_levels[i-1].sclk;
  2174. max_sclk = state->performance_levels[i].sclk;
  2175. max_ps_percent = (i != (state->performance_level_count - 1)) ?
  2176. NISLANDS_DPM2_MAXPS_PERCENT_M : NISLANDS_DPM2_MAXPS_PERCENT_H;
  2177. if (max_sclk < prev_sclk)
  2178. return -EINVAL;
  2179. if ((max_ps_percent == 0) || (prev_sclk == max_sclk) || eg_pi->uvd_enabled)
  2180. min_sclk = max_sclk;
  2181. else if (1 == i)
  2182. min_sclk = prev_sclk;
  2183. else
  2184. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2185. if (min_sclk < state->performance_levels[0].sclk)
  2186. min_sclk = state->performance_levels[0].sclk;
  2187. if (min_sclk == 0)
  2188. return -EINVAL;
  2189. smc_state->levels[i].dpm2.MaxPS =
  2190. (u8)((NISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2191. smc_state->levels[i].dpm2.NearTDPDec = NISLANDS_DPM2_NEAR_TDP_DEC;
  2192. smc_state->levels[i].dpm2.AboveSafeInc = NISLANDS_DPM2_ABOVE_SAFE_INC;
  2193. smc_state->levels[i].dpm2.BelowSafeInc = NISLANDS_DPM2_BELOW_SAFE_INC;
  2194. smc_state->levels[i].stateFlags |=
  2195. ((i != (state->performance_level_count - 1)) && power_boost_limit) ?
  2196. PPSMC_STATEFLAG_POWERBOOST : 0;
  2197. }
  2198. return 0;
  2199. }
  2200. static int ni_populate_sq_ramping_values(struct radeon_device *rdev,
  2201. struct radeon_ps *radeon_state,
  2202. NISLANDS_SMC_SWSTATE *smc_state)
  2203. {
  2204. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2205. struct ni_ps *state = ni_get_ps(radeon_state);
  2206. u32 sq_power_throttle;
  2207. u32 sq_power_throttle2;
  2208. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2209. int i;
  2210. if (state->performance_level_count == 0)
  2211. return -EINVAL;
  2212. if (smc_state->levelCount != state->performance_level_count)
  2213. return -EINVAL;
  2214. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2215. return -EINVAL;
  2216. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2217. enable_sq_ramping = false;
  2218. if (NISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2219. enable_sq_ramping = false;
  2220. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2221. enable_sq_ramping = false;
  2222. if (NISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2223. enable_sq_ramping = false;
  2224. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2225. enable_sq_ramping = false;
  2226. for (i = 0; i < state->performance_level_count; i++) {
  2227. sq_power_throttle = 0;
  2228. sq_power_throttle2 = 0;
  2229. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2230. enable_sq_ramping) {
  2231. sq_power_throttle |= MAX_POWER(NISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2232. sq_power_throttle |= MIN_POWER(NISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2233. sq_power_throttle2 |= MAX_POWER_DELTA(NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2234. sq_power_throttle2 |= STI_SIZE(NISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2235. sq_power_throttle2 |= LTI_RATIO(NISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2236. } else {
  2237. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2238. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2239. }
  2240. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2241. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2242. }
  2243. return 0;
  2244. }
  2245. static int ni_enable_power_containment(struct radeon_device *rdev,
  2246. struct radeon_ps *radeon_new_state,
  2247. bool enable)
  2248. {
  2249. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2250. PPSMC_Result smc_result;
  2251. int ret = 0;
  2252. if (ni_pi->enable_power_containment) {
  2253. if (enable) {
  2254. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2255. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2256. if (smc_result != PPSMC_Result_OK) {
  2257. ret = -EINVAL;
  2258. ni_pi->pc_enabled = false;
  2259. } else {
  2260. ni_pi->pc_enabled = true;
  2261. }
  2262. }
  2263. } else {
  2264. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2265. if (smc_result != PPSMC_Result_OK)
  2266. ret = -EINVAL;
  2267. ni_pi->pc_enabled = false;
  2268. }
  2269. }
  2270. return ret;
  2271. }
  2272. static int ni_convert_power_state_to_smc(struct radeon_device *rdev,
  2273. struct radeon_ps *radeon_state,
  2274. NISLANDS_SMC_SWSTATE *smc_state)
  2275. {
  2276. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2277. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2278. struct ni_ps *state = ni_get_ps(radeon_state);
  2279. int i, ret;
  2280. u32 threshold = state->performance_levels[state->performance_level_count - 1].sclk * 100 / 100;
  2281. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  2282. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  2283. smc_state->levelCount = 0;
  2284. if (state->performance_level_count > NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE)
  2285. return -EINVAL;
  2286. for (i = 0; i < state->performance_level_count; i++) {
  2287. ret = ni_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  2288. &smc_state->levels[i]);
  2289. smc_state->levels[i].arbRefreshState =
  2290. (u8)(NISLANDS_DRIVER_STATE_ARB_INDEX + i);
  2291. if (ret)
  2292. return ret;
  2293. if (ni_pi->enable_power_containment)
  2294. smc_state->levels[i].displayWatermark =
  2295. (state->performance_levels[i].sclk < threshold) ?
  2296. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2297. else
  2298. smc_state->levels[i].displayWatermark = (i < 2) ?
  2299. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2300. if (eg_pi->dynamic_ac_timing)
  2301. smc_state->levels[i].ACIndex = NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  2302. else
  2303. smc_state->levels[i].ACIndex = 0;
  2304. smc_state->levelCount++;
  2305. }
  2306. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_watermark_threshold,
  2307. cpu_to_be32(threshold / 512));
  2308. ni_populate_smc_sp(rdev, radeon_state, smc_state);
  2309. ret = ni_populate_power_containment_values(rdev, radeon_state, smc_state);
  2310. if (ret)
  2311. ni_pi->enable_power_containment = false;
  2312. ret = ni_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  2313. if (ret)
  2314. ni_pi->enable_sq_ramping = false;
  2315. return ni_populate_smc_t(rdev, radeon_state, smc_state);
  2316. }
  2317. static int ni_upload_sw_state(struct radeon_device *rdev,
  2318. struct radeon_ps *radeon_new_state)
  2319. {
  2320. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2321. u16 address = pi->state_table_start +
  2322. offsetof(NISLANDS_SMC_STATETABLE, driverState);
  2323. u16 state_size = sizeof(NISLANDS_SMC_SWSTATE) +
  2324. ((NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1) * sizeof(NISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  2325. int ret;
  2326. NISLANDS_SMC_SWSTATE *smc_state = kzalloc(state_size, GFP_KERNEL);
  2327. if (smc_state == NULL)
  2328. return -ENOMEM;
  2329. ret = ni_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  2330. if (ret)
  2331. goto done;
  2332. ret = rv770_copy_bytes_to_smc(rdev, address, (u8 *)smc_state, state_size, pi->sram_end);
  2333. done:
  2334. kfree(smc_state);
  2335. return ret;
  2336. }
  2337. static int ni_set_mc_special_registers(struct radeon_device *rdev,
  2338. struct ni_mc_reg_table *table)
  2339. {
  2340. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2341. u8 i, j, k;
  2342. u32 temp_reg;
  2343. for (i = 0, j = table->last; i < table->last; i++) {
  2344. switch (table->mc_reg_address[i].s1) {
  2345. case MC_SEQ_MISC1 >> 2:
  2346. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2347. return -EINVAL;
  2348. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  2349. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  2350. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2351. for (k = 0; k < table->num_entries; k++)
  2352. table->mc_reg_table_entry[k].mc_data[j] =
  2353. ((temp_reg & 0xffff0000)) |
  2354. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  2355. j++;
  2356. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2357. return -EINVAL;
  2358. temp_reg = RREG32(MC_PMG_CMD_MRS);
  2359. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  2360. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2361. for(k = 0; k < table->num_entries; k++) {
  2362. table->mc_reg_table_entry[k].mc_data[j] =
  2363. (temp_reg & 0xffff0000) |
  2364. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2365. if (!pi->mem_gddr5)
  2366. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  2367. }
  2368. j++;
  2369. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2370. return -EINVAL;
  2371. break;
  2372. case MC_SEQ_RESERVE_M >> 2:
  2373. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  2374. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  2375. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2376. for (k = 0; k < table->num_entries; k++)
  2377. table->mc_reg_table_entry[k].mc_data[j] =
  2378. (temp_reg & 0xffff0000) |
  2379. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2380. j++;
  2381. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2382. return -EINVAL;
  2383. break;
  2384. default:
  2385. break;
  2386. }
  2387. }
  2388. table->last = j;
  2389. return 0;
  2390. }
  2391. static bool ni_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  2392. {
  2393. bool result = true;
  2394. switch (in_reg) {
  2395. case MC_SEQ_RAS_TIMING >> 2:
  2396. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  2397. break;
  2398. case MC_SEQ_CAS_TIMING >> 2:
  2399. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  2400. break;
  2401. case MC_SEQ_MISC_TIMING >> 2:
  2402. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  2403. break;
  2404. case MC_SEQ_MISC_TIMING2 >> 2:
  2405. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  2406. break;
  2407. case MC_SEQ_RD_CTL_D0 >> 2:
  2408. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  2409. break;
  2410. case MC_SEQ_RD_CTL_D1 >> 2:
  2411. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  2412. break;
  2413. case MC_SEQ_WR_CTL_D0 >> 2:
  2414. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  2415. break;
  2416. case MC_SEQ_WR_CTL_D1 >> 2:
  2417. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  2418. break;
  2419. case MC_PMG_CMD_EMRS >> 2:
  2420. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2421. break;
  2422. case MC_PMG_CMD_MRS >> 2:
  2423. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2424. break;
  2425. case MC_PMG_CMD_MRS1 >> 2:
  2426. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2427. break;
  2428. case MC_SEQ_PMG_TIMING >> 2:
  2429. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  2430. break;
  2431. case MC_PMG_CMD_MRS2 >> 2:
  2432. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  2433. break;
  2434. default:
  2435. result = false;
  2436. break;
  2437. }
  2438. return result;
  2439. }
  2440. static void ni_set_valid_flag(struct ni_mc_reg_table *table)
  2441. {
  2442. u8 i, j;
  2443. for (i = 0; i < table->last; i++) {
  2444. for (j = 1; j < table->num_entries; j++) {
  2445. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  2446. table->valid_flag |= 1 << i;
  2447. break;
  2448. }
  2449. }
  2450. }
  2451. }
  2452. static void ni_set_s0_mc_reg_index(struct ni_mc_reg_table *table)
  2453. {
  2454. u32 i;
  2455. u16 address;
  2456. for (i = 0; i < table->last; i++)
  2457. table->mc_reg_address[i].s0 =
  2458. ni_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  2459. address : table->mc_reg_address[i].s1;
  2460. }
  2461. static int ni_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  2462. struct ni_mc_reg_table *ni_table)
  2463. {
  2464. u8 i, j;
  2465. if (table->last > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2466. return -EINVAL;
  2467. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  2468. return -EINVAL;
  2469. for (i = 0; i < table->last; i++)
  2470. ni_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  2471. ni_table->last = table->last;
  2472. for (i = 0; i < table->num_entries; i++) {
  2473. ni_table->mc_reg_table_entry[i].mclk_max =
  2474. table->mc_reg_table_entry[i].mclk_max;
  2475. for (j = 0; j < table->last; j++)
  2476. ni_table->mc_reg_table_entry[i].mc_data[j] =
  2477. table->mc_reg_table_entry[i].mc_data[j];
  2478. }
  2479. ni_table->num_entries = table->num_entries;
  2480. return 0;
  2481. }
  2482. static int ni_initialize_mc_reg_table(struct radeon_device *rdev)
  2483. {
  2484. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2485. int ret;
  2486. struct atom_mc_reg_table *table;
  2487. struct ni_mc_reg_table *ni_table = &ni_pi->mc_reg_table;
  2488. u8 module_index = rv770_get_memory_module_index(rdev);
  2489. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  2490. if (!table)
  2491. return -ENOMEM;
  2492. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  2493. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  2494. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  2495. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  2496. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  2497. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  2498. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  2499. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  2500. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  2501. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  2502. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  2503. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  2504. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  2505. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  2506. if (ret)
  2507. goto init_mc_done;
  2508. ret = ni_copy_vbios_mc_reg_table(table, ni_table);
  2509. if (ret)
  2510. goto init_mc_done;
  2511. ni_set_s0_mc_reg_index(ni_table);
  2512. ret = ni_set_mc_special_registers(rdev, ni_table);
  2513. if (ret)
  2514. goto init_mc_done;
  2515. ni_set_valid_flag(ni_table);
  2516. init_mc_done:
  2517. kfree(table);
  2518. return ret;
  2519. }
  2520. static void ni_populate_mc_reg_addresses(struct radeon_device *rdev,
  2521. SMC_NIslands_MCRegisters *mc_reg_table)
  2522. {
  2523. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2524. u32 i, j;
  2525. for (i = 0, j = 0; j < ni_pi->mc_reg_table.last; j++) {
  2526. if (ni_pi->mc_reg_table.valid_flag & (1 << j)) {
  2527. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2528. break;
  2529. mc_reg_table->address[i].s0 =
  2530. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s0);
  2531. mc_reg_table->address[i].s1 =
  2532. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s1);
  2533. i++;
  2534. }
  2535. }
  2536. mc_reg_table->last = (u8)i;
  2537. }
  2538. static void ni_convert_mc_registers(struct ni_mc_reg_entry *entry,
  2539. SMC_NIslands_MCRegisterSet *data,
  2540. u32 num_entries, u32 valid_flag)
  2541. {
  2542. u32 i, j;
  2543. for (i = 0, j = 0; j < num_entries; j++) {
  2544. if (valid_flag & (1 << j)) {
  2545. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  2546. i++;
  2547. }
  2548. }
  2549. }
  2550. static void ni_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  2551. struct rv7xx_pl *pl,
  2552. SMC_NIslands_MCRegisterSet *mc_reg_table_data)
  2553. {
  2554. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2555. u32 i = 0;
  2556. for (i = 0; i < ni_pi->mc_reg_table.num_entries; i++) {
  2557. if (pl->mclk <= ni_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  2558. break;
  2559. }
  2560. if ((i == ni_pi->mc_reg_table.num_entries) && (i > 0))
  2561. --i;
  2562. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[i],
  2563. mc_reg_table_data,
  2564. ni_pi->mc_reg_table.last,
  2565. ni_pi->mc_reg_table.valid_flag);
  2566. }
  2567. static void ni_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  2568. struct radeon_ps *radeon_state,
  2569. SMC_NIslands_MCRegisters *mc_reg_table)
  2570. {
  2571. struct ni_ps *state = ni_get_ps(radeon_state);
  2572. int i;
  2573. for (i = 0; i < state->performance_level_count; i++) {
  2574. ni_convert_mc_reg_table_entry_to_smc(rdev,
  2575. &state->performance_levels[i],
  2576. &mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  2577. }
  2578. }
  2579. static int ni_populate_mc_reg_table(struct radeon_device *rdev,
  2580. struct radeon_ps *radeon_boot_state)
  2581. {
  2582. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2583. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2584. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2585. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  2586. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2587. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2588. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_seq_index, 1);
  2589. ni_populate_mc_reg_addresses(rdev, mc_reg_table);
  2590. ni_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  2591. &mc_reg_table->data[0]);
  2592. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[0],
  2593. &mc_reg_table->data[1],
  2594. ni_pi->mc_reg_table.last,
  2595. ni_pi->mc_reg_table.valid_flag);
  2596. ni_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, mc_reg_table);
  2597. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  2598. (u8 *)mc_reg_table,
  2599. sizeof(SMC_NIslands_MCRegisters),
  2600. pi->sram_end);
  2601. }
  2602. static int ni_upload_mc_reg_table(struct radeon_device *rdev,
  2603. struct radeon_ps *radeon_new_state)
  2604. {
  2605. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2606. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2607. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2608. struct ni_ps *ni_new_state = ni_get_ps(radeon_new_state);
  2609. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2610. u16 address;
  2611. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2612. ni_convert_mc_reg_table_to_smc(rdev, radeon_new_state, mc_reg_table);
  2613. address = eg_pi->mc_reg_table_start +
  2614. (u16)offsetof(SMC_NIslands_MCRegisters, data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  2615. return rv770_copy_bytes_to_smc(rdev, address,
  2616. (u8 *)&mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  2617. sizeof(SMC_NIslands_MCRegisterSet) * ni_new_state->performance_level_count,
  2618. pi->sram_end);
  2619. }
  2620. static int ni_init_driver_calculated_leakage_table(struct radeon_device *rdev,
  2621. PP_NIslands_CACTABLES *cac_tables)
  2622. {
  2623. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2624. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2625. u32 leakage = 0;
  2626. unsigned int i, j, table_size;
  2627. s32 t;
  2628. u32 smc_leakage, max_leakage = 0;
  2629. u32 scaling_factor;
  2630. table_size = eg_pi->vddc_voltage_table.count;
  2631. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2632. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2633. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2634. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++) {
  2635. for (j = 0; j < table_size; j++) {
  2636. t = (1000 * ((i + 1) * 8));
  2637. if (t < ni_pi->cac_data.leakage_minimum_temperature)
  2638. t = ni_pi->cac_data.leakage_minimum_temperature;
  2639. ni_calculate_leakage_for_v_and_t(rdev,
  2640. &ni_pi->cac_data.leakage_coefficients,
  2641. eg_pi->vddc_voltage_table.entries[j].value,
  2642. t,
  2643. ni_pi->cac_data.i_leakage,
  2644. &leakage);
  2645. smc_leakage = ni_scale_power_for_smc(leakage, scaling_factor) / 1000;
  2646. if (smc_leakage > max_leakage)
  2647. max_leakage = smc_leakage;
  2648. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(smc_leakage);
  2649. }
  2650. }
  2651. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2652. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2653. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(max_leakage);
  2654. }
  2655. return 0;
  2656. }
  2657. static int ni_init_simplified_leakage_table(struct radeon_device *rdev,
  2658. PP_NIslands_CACTABLES *cac_tables)
  2659. {
  2660. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2661. struct radeon_cac_leakage_table *leakage_table =
  2662. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2663. u32 i, j, table_size;
  2664. u32 smc_leakage, max_leakage = 0;
  2665. u32 scaling_factor;
  2666. if (!leakage_table)
  2667. return -EINVAL;
  2668. table_size = leakage_table->count;
  2669. if (eg_pi->vddc_voltage_table.count != table_size)
  2670. table_size = (eg_pi->vddc_voltage_table.count < leakage_table->count) ?
  2671. eg_pi->vddc_voltage_table.count : leakage_table->count;
  2672. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2673. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2674. if (table_size == 0)
  2675. return -EINVAL;
  2676. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2677. for (j = 0; j < table_size; j++) {
  2678. smc_leakage = leakage_table->entries[j].leakage;
  2679. if (smc_leakage > max_leakage)
  2680. max_leakage = smc_leakage;
  2681. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2682. cac_tables->cac_lkge_lut[i][j] =
  2683. cpu_to_be32(ni_scale_power_for_smc(smc_leakage, scaling_factor));
  2684. }
  2685. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2686. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2687. cac_tables->cac_lkge_lut[i][j] =
  2688. cpu_to_be32(ni_scale_power_for_smc(max_leakage, scaling_factor));
  2689. }
  2690. return 0;
  2691. }
  2692. static int ni_initialize_smc_cac_tables(struct radeon_device *rdev)
  2693. {
  2694. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2695. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2696. PP_NIslands_CACTABLES *cac_tables = NULL;
  2697. int i, ret;
  2698. u32 reg;
  2699. if (ni_pi->enable_cac == false)
  2700. return 0;
  2701. cac_tables = kzalloc(sizeof(PP_NIslands_CACTABLES), GFP_KERNEL);
  2702. if (!cac_tables)
  2703. return -ENOMEM;
  2704. reg = RREG32(CG_CAC_CTRL) & ~(TID_CNT_MASK | TID_UNIT_MASK);
  2705. reg |= (TID_CNT(ni_pi->cac_weights->tid_cnt) |
  2706. TID_UNIT(ni_pi->cac_weights->tid_unit));
  2707. WREG32(CG_CAC_CTRL, reg);
  2708. for (i = 0; i < NISLANDS_DCCAC_MAX_LEVELS; i++)
  2709. ni_pi->dc_cac_table[i] = ni_pi->cac_weights->dc_cac[i];
  2710. for (i = 0; i < SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES; i++)
  2711. cac_tables->cac_bif_lut[i] = ni_pi->cac_weights->pcie_cac[i];
  2712. ni_pi->cac_data.i_leakage = rdev->pm.dpm.cac_leakage;
  2713. ni_pi->cac_data.pwr_const = 0;
  2714. ni_pi->cac_data.dc_cac_value = ni_pi->dc_cac_table[NISLANDS_DCCAC_LEVEL_0];
  2715. ni_pi->cac_data.bif_cac_value = 0;
  2716. ni_pi->cac_data.mc_wr_weight = ni_pi->cac_weights->mc_write_weight;
  2717. ni_pi->cac_data.mc_rd_weight = ni_pi->cac_weights->mc_read_weight;
  2718. ni_pi->cac_data.allow_ovrflw = 0;
  2719. ni_pi->cac_data.l2num_win_tdp = ni_pi->lta_window_size;
  2720. ni_pi->cac_data.num_win_tdp = 0;
  2721. ni_pi->cac_data.lts_truncate_n = ni_pi->lts_truncate;
  2722. if (ni_pi->driver_calculate_cac_leakage)
  2723. ret = ni_init_driver_calculated_leakage_table(rdev, cac_tables);
  2724. else
  2725. ret = ni_init_simplified_leakage_table(rdev, cac_tables);
  2726. if (ret)
  2727. goto done_free;
  2728. cac_tables->pwr_const = cpu_to_be32(ni_pi->cac_data.pwr_const);
  2729. cac_tables->dc_cacValue = cpu_to_be32(ni_pi->cac_data.dc_cac_value);
  2730. cac_tables->bif_cacValue = cpu_to_be32(ni_pi->cac_data.bif_cac_value);
  2731. cac_tables->AllowOvrflw = ni_pi->cac_data.allow_ovrflw;
  2732. cac_tables->MCWrWeight = ni_pi->cac_data.mc_wr_weight;
  2733. cac_tables->MCRdWeight = ni_pi->cac_data.mc_rd_weight;
  2734. cac_tables->numWin_TDP = ni_pi->cac_data.num_win_tdp;
  2735. cac_tables->l2numWin_TDP = ni_pi->cac_data.l2num_win_tdp;
  2736. cac_tables->lts_truncate_n = ni_pi->cac_data.lts_truncate_n;
  2737. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->cac_table_start, (u8 *)cac_tables,
  2738. sizeof(PP_NIslands_CACTABLES), pi->sram_end);
  2739. done_free:
  2740. if (ret) {
  2741. ni_pi->enable_cac = false;
  2742. ni_pi->enable_power_containment = false;
  2743. }
  2744. kfree(cac_tables);
  2745. return 0;
  2746. }
  2747. static int ni_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2748. {
  2749. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2750. u32 reg;
  2751. if (!ni_pi->enable_cac ||
  2752. !ni_pi->cac_configuration_required)
  2753. return 0;
  2754. if (ni_pi->cac_weights == NULL)
  2755. return -EINVAL;
  2756. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_0) & ~(WEIGHT_TCP_SIG0_MASK |
  2757. WEIGHT_TCP_SIG1_MASK |
  2758. WEIGHT_TA_SIG_MASK);
  2759. reg |= (WEIGHT_TCP_SIG0(ni_pi->cac_weights->weight_tcp_sig0) |
  2760. WEIGHT_TCP_SIG1(ni_pi->cac_weights->weight_tcp_sig1) |
  2761. WEIGHT_TA_SIG(ni_pi->cac_weights->weight_ta_sig));
  2762. WREG32_CG(CG_CAC_REGION_1_WEIGHT_0, reg);
  2763. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_1) & ~(WEIGHT_TCC_EN0_MASK |
  2764. WEIGHT_TCC_EN1_MASK |
  2765. WEIGHT_TCC_EN2_MASK);
  2766. reg |= (WEIGHT_TCC_EN0(ni_pi->cac_weights->weight_tcc_en0) |
  2767. WEIGHT_TCC_EN1(ni_pi->cac_weights->weight_tcc_en1) |
  2768. WEIGHT_TCC_EN2(ni_pi->cac_weights->weight_tcc_en2));
  2769. WREG32_CG(CG_CAC_REGION_1_WEIGHT_1, reg);
  2770. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_0) & ~(WEIGHT_CB_EN0_MASK |
  2771. WEIGHT_CB_EN1_MASK |
  2772. WEIGHT_CB_EN2_MASK |
  2773. WEIGHT_CB_EN3_MASK);
  2774. reg |= (WEIGHT_CB_EN0(ni_pi->cac_weights->weight_cb_en0) |
  2775. WEIGHT_CB_EN1(ni_pi->cac_weights->weight_cb_en1) |
  2776. WEIGHT_CB_EN2(ni_pi->cac_weights->weight_cb_en2) |
  2777. WEIGHT_CB_EN3(ni_pi->cac_weights->weight_cb_en3));
  2778. WREG32_CG(CG_CAC_REGION_2_WEIGHT_0, reg);
  2779. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_1) & ~(WEIGHT_DB_SIG0_MASK |
  2780. WEIGHT_DB_SIG1_MASK |
  2781. WEIGHT_DB_SIG2_MASK |
  2782. WEIGHT_DB_SIG3_MASK);
  2783. reg |= (WEIGHT_DB_SIG0(ni_pi->cac_weights->weight_db_sig0) |
  2784. WEIGHT_DB_SIG1(ni_pi->cac_weights->weight_db_sig1) |
  2785. WEIGHT_DB_SIG2(ni_pi->cac_weights->weight_db_sig2) |
  2786. WEIGHT_DB_SIG3(ni_pi->cac_weights->weight_db_sig3));
  2787. WREG32_CG(CG_CAC_REGION_2_WEIGHT_1, reg);
  2788. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_2) & ~(WEIGHT_SXM_SIG0_MASK |
  2789. WEIGHT_SXM_SIG1_MASK |
  2790. WEIGHT_SXM_SIG2_MASK |
  2791. WEIGHT_SXS_SIG0_MASK |
  2792. WEIGHT_SXS_SIG1_MASK);
  2793. reg |= (WEIGHT_SXM_SIG0(ni_pi->cac_weights->weight_sxm_sig0) |
  2794. WEIGHT_SXM_SIG1(ni_pi->cac_weights->weight_sxm_sig1) |
  2795. WEIGHT_SXM_SIG2(ni_pi->cac_weights->weight_sxm_sig2) |
  2796. WEIGHT_SXS_SIG0(ni_pi->cac_weights->weight_sxs_sig0) |
  2797. WEIGHT_SXS_SIG1(ni_pi->cac_weights->weight_sxs_sig1));
  2798. WREG32_CG(CG_CAC_REGION_2_WEIGHT_2, reg);
  2799. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_0) & ~(WEIGHT_XBR_0_MASK |
  2800. WEIGHT_XBR_1_MASK |
  2801. WEIGHT_XBR_2_MASK |
  2802. WEIGHT_SPI_SIG0_MASK);
  2803. reg |= (WEIGHT_XBR_0(ni_pi->cac_weights->weight_xbr_0) |
  2804. WEIGHT_XBR_1(ni_pi->cac_weights->weight_xbr_1) |
  2805. WEIGHT_XBR_2(ni_pi->cac_weights->weight_xbr_2) |
  2806. WEIGHT_SPI_SIG0(ni_pi->cac_weights->weight_spi_sig0));
  2807. WREG32_CG(CG_CAC_REGION_3_WEIGHT_0, reg);
  2808. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_1) & ~(WEIGHT_SPI_SIG1_MASK |
  2809. WEIGHT_SPI_SIG2_MASK |
  2810. WEIGHT_SPI_SIG3_MASK |
  2811. WEIGHT_SPI_SIG4_MASK |
  2812. WEIGHT_SPI_SIG5_MASK);
  2813. reg |= (WEIGHT_SPI_SIG1(ni_pi->cac_weights->weight_spi_sig1) |
  2814. WEIGHT_SPI_SIG2(ni_pi->cac_weights->weight_spi_sig2) |
  2815. WEIGHT_SPI_SIG3(ni_pi->cac_weights->weight_spi_sig3) |
  2816. WEIGHT_SPI_SIG4(ni_pi->cac_weights->weight_spi_sig4) |
  2817. WEIGHT_SPI_SIG5(ni_pi->cac_weights->weight_spi_sig5));
  2818. WREG32_CG(CG_CAC_REGION_3_WEIGHT_1, reg);
  2819. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_0) & ~(WEIGHT_LDS_SIG0_MASK |
  2820. WEIGHT_LDS_SIG1_MASK |
  2821. WEIGHT_SC_MASK);
  2822. reg |= (WEIGHT_LDS_SIG0(ni_pi->cac_weights->weight_lds_sig0) |
  2823. WEIGHT_LDS_SIG1(ni_pi->cac_weights->weight_lds_sig1) |
  2824. WEIGHT_SC(ni_pi->cac_weights->weight_sc));
  2825. WREG32_CG(CG_CAC_REGION_4_WEIGHT_0, reg);
  2826. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_1) & ~(WEIGHT_BIF_MASK |
  2827. WEIGHT_CP_MASK |
  2828. WEIGHT_PA_SIG0_MASK |
  2829. WEIGHT_PA_SIG1_MASK |
  2830. WEIGHT_VGT_SIG0_MASK);
  2831. reg |= (WEIGHT_BIF(ni_pi->cac_weights->weight_bif) |
  2832. WEIGHT_CP(ni_pi->cac_weights->weight_cp) |
  2833. WEIGHT_PA_SIG0(ni_pi->cac_weights->weight_pa_sig0) |
  2834. WEIGHT_PA_SIG1(ni_pi->cac_weights->weight_pa_sig1) |
  2835. WEIGHT_VGT_SIG0(ni_pi->cac_weights->weight_vgt_sig0));
  2836. WREG32_CG(CG_CAC_REGION_4_WEIGHT_1, reg);
  2837. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_2) & ~(WEIGHT_VGT_SIG1_MASK |
  2838. WEIGHT_VGT_SIG2_MASK |
  2839. WEIGHT_DC_SIG0_MASK |
  2840. WEIGHT_DC_SIG1_MASK |
  2841. WEIGHT_DC_SIG2_MASK);
  2842. reg |= (WEIGHT_VGT_SIG1(ni_pi->cac_weights->weight_vgt_sig1) |
  2843. WEIGHT_VGT_SIG2(ni_pi->cac_weights->weight_vgt_sig2) |
  2844. WEIGHT_DC_SIG0(ni_pi->cac_weights->weight_dc_sig0) |
  2845. WEIGHT_DC_SIG1(ni_pi->cac_weights->weight_dc_sig1) |
  2846. WEIGHT_DC_SIG2(ni_pi->cac_weights->weight_dc_sig2));
  2847. WREG32_CG(CG_CAC_REGION_4_WEIGHT_2, reg);
  2848. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_3) & ~(WEIGHT_DC_SIG3_MASK |
  2849. WEIGHT_UVD_SIG0_MASK |
  2850. WEIGHT_UVD_SIG1_MASK |
  2851. WEIGHT_SPARE0_MASK |
  2852. WEIGHT_SPARE1_MASK);
  2853. reg |= (WEIGHT_DC_SIG3(ni_pi->cac_weights->weight_dc_sig3) |
  2854. WEIGHT_UVD_SIG0(ni_pi->cac_weights->weight_uvd_sig0) |
  2855. WEIGHT_UVD_SIG1(ni_pi->cac_weights->weight_uvd_sig1) |
  2856. WEIGHT_SPARE0(ni_pi->cac_weights->weight_spare0) |
  2857. WEIGHT_SPARE1(ni_pi->cac_weights->weight_spare1));
  2858. WREG32_CG(CG_CAC_REGION_4_WEIGHT_3, reg);
  2859. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_0) & ~(WEIGHT_SQ_VSP_MASK |
  2860. WEIGHT_SQ_VSP0_MASK);
  2861. reg |= (WEIGHT_SQ_VSP(ni_pi->cac_weights->weight_sq_vsp) |
  2862. WEIGHT_SQ_VSP0(ni_pi->cac_weights->weight_sq_vsp0));
  2863. WREG32_CG(CG_CAC_REGION_5_WEIGHT_0, reg);
  2864. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_1) & ~(WEIGHT_SQ_GPR_MASK);
  2865. reg |= WEIGHT_SQ_GPR(ni_pi->cac_weights->weight_sq_gpr);
  2866. WREG32_CG(CG_CAC_REGION_5_WEIGHT_1, reg);
  2867. reg = RREG32_CG(CG_CAC_REGION_4_OVERRIDE_4) & ~(OVR_MODE_SPARE_0_MASK |
  2868. OVR_VAL_SPARE_0_MASK |
  2869. OVR_MODE_SPARE_1_MASK |
  2870. OVR_VAL_SPARE_1_MASK);
  2871. reg |= (OVR_MODE_SPARE_0(ni_pi->cac_weights->ovr_mode_spare_0) |
  2872. OVR_VAL_SPARE_0(ni_pi->cac_weights->ovr_val_spare_0) |
  2873. OVR_MODE_SPARE_1(ni_pi->cac_weights->ovr_mode_spare_1) |
  2874. OVR_VAL_SPARE_1(ni_pi->cac_weights->ovr_val_spare_1));
  2875. WREG32_CG(CG_CAC_REGION_4_OVERRIDE_4, reg);
  2876. reg = RREG32(SQ_CAC_THRESHOLD) & ~(VSP_MASK |
  2877. VSP0_MASK |
  2878. GPR_MASK);
  2879. reg |= (VSP(ni_pi->cac_weights->vsp) |
  2880. VSP0(ni_pi->cac_weights->vsp0) |
  2881. GPR(ni_pi->cac_weights->gpr));
  2882. WREG32(SQ_CAC_THRESHOLD, reg);
  2883. reg = (MCDW_WR_ENABLE |
  2884. MCDX_WR_ENABLE |
  2885. MCDY_WR_ENABLE |
  2886. MCDZ_WR_ENABLE |
  2887. INDEX(0x09D4));
  2888. WREG32(MC_CG_CONFIG, reg);
  2889. reg = (READ_WEIGHT(ni_pi->cac_weights->mc_read_weight) |
  2890. WRITE_WEIGHT(ni_pi->cac_weights->mc_write_weight) |
  2891. ALLOW_OVERFLOW);
  2892. WREG32(MC_CG_DATAPORT, reg);
  2893. return 0;
  2894. }
  2895. static int ni_enable_smc_cac(struct radeon_device *rdev,
  2896. struct radeon_ps *radeon_new_state,
  2897. bool enable)
  2898. {
  2899. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2900. int ret = 0;
  2901. PPSMC_Result smc_result;
  2902. if (ni_pi->enable_cac) {
  2903. if (enable) {
  2904. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2905. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_CollectCAC_PowerCorreln);
  2906. if (ni_pi->support_cac_long_term_average) {
  2907. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2908. if (PPSMC_Result_OK != smc_result)
  2909. ni_pi->support_cac_long_term_average = false;
  2910. }
  2911. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2912. if (PPSMC_Result_OK != smc_result)
  2913. ret = -EINVAL;
  2914. ni_pi->cac_enabled = (PPSMC_Result_OK == smc_result) ? true : false;
  2915. }
  2916. } else if (ni_pi->cac_enabled) {
  2917. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2918. ni_pi->cac_enabled = false;
  2919. if (ni_pi->support_cac_long_term_average) {
  2920. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2921. if (PPSMC_Result_OK != smc_result)
  2922. ni_pi->support_cac_long_term_average = false;
  2923. }
  2924. }
  2925. }
  2926. return ret;
  2927. }
  2928. static int ni_pcie_performance_request(struct radeon_device *rdev,
  2929. u8 perf_req, bool advertise)
  2930. {
  2931. #if defined(CONFIG_ACPI)
  2932. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2933. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  2934. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  2935. if (eg_pi->pcie_performance_request_registered == false)
  2936. radeon_acpi_pcie_notify_device_ready(rdev);
  2937. eg_pi->pcie_performance_request_registered = true;
  2938. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2939. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  2940. eg_pi->pcie_performance_request_registered) {
  2941. eg_pi->pcie_performance_request_registered = false;
  2942. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2943. }
  2944. #endif
  2945. return 0;
  2946. }
  2947. static int ni_advertise_gen2_capability(struct radeon_device *rdev)
  2948. {
  2949. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2950. u32 tmp;
  2951. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2952. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2953. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  2954. pi->pcie_gen2 = true;
  2955. else
  2956. pi->pcie_gen2 = false;
  2957. if (!pi->pcie_gen2)
  2958. ni_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  2959. return 0;
  2960. }
  2961. static void ni_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  2962. bool enable)
  2963. {
  2964. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2965. u32 tmp, bif;
  2966. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2967. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2968. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2969. if (enable) {
  2970. if (!pi->boot_in_gen2) {
  2971. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2972. bif |= CG_CLIENT_REQ(0xd);
  2973. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2974. }
  2975. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2976. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  2977. tmp |= LC_GEN2_EN_STRAP;
  2978. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2979. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2980. udelay(10);
  2981. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2982. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2983. } else {
  2984. if (!pi->boot_in_gen2) {
  2985. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2986. bif |= CG_CLIENT_REQ(0xd);
  2987. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2988. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2989. tmp &= ~LC_GEN2_EN_STRAP;
  2990. }
  2991. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2992. }
  2993. }
  2994. }
  2995. static void ni_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  2996. bool enable)
  2997. {
  2998. ni_enable_bif_dynamic_pcie_gen2(rdev, enable);
  2999. if (enable)
  3000. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  3001. else
  3002. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  3003. }
  3004. void ni_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  3005. struct radeon_ps *new_ps,
  3006. struct radeon_ps *old_ps)
  3007. {
  3008. struct ni_ps *new_state = ni_get_ps(new_ps);
  3009. struct ni_ps *current_state = ni_get_ps(old_ps);
  3010. if ((new_ps->vclk == old_ps->vclk) &&
  3011. (new_ps->dclk == old_ps->dclk))
  3012. return;
  3013. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  3014. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  3015. return;
  3016. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  3017. }
  3018. void ni_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  3019. struct radeon_ps *new_ps,
  3020. struct radeon_ps *old_ps)
  3021. {
  3022. struct ni_ps *new_state = ni_get_ps(new_ps);
  3023. struct ni_ps *current_state = ni_get_ps(old_ps);
  3024. if ((new_ps->vclk == old_ps->vclk) &&
  3025. (new_ps->dclk == old_ps->dclk))
  3026. return;
  3027. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  3028. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  3029. return;
  3030. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  3031. }
  3032. void ni_dpm_setup_asic(struct radeon_device *rdev)
  3033. {
  3034. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3035. int r;
  3036. r = ni_mc_load_microcode(rdev);
  3037. if (r)
  3038. DRM_ERROR("Failed to load MC firmware!\n");
  3039. ni_read_clock_registers(rdev);
  3040. btc_read_arb_registers(rdev);
  3041. rv770_get_memory_type(rdev);
  3042. if (eg_pi->pcie_performance_request)
  3043. ni_advertise_gen2_capability(rdev);
  3044. rv770_get_pcie_gen2_status(rdev);
  3045. rv770_enable_acpi_pm(rdev);
  3046. }
  3047. void ni_update_current_ps(struct radeon_device *rdev,
  3048. struct radeon_ps *rps)
  3049. {
  3050. struct ni_ps *new_ps = ni_get_ps(rps);
  3051. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3052. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3053. eg_pi->current_rps = *rps;
  3054. ni_pi->current_ps = *new_ps;
  3055. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  3056. }
  3057. void ni_update_requested_ps(struct radeon_device *rdev,
  3058. struct radeon_ps *rps)
  3059. {
  3060. struct ni_ps *new_ps = ni_get_ps(rps);
  3061. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3062. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3063. eg_pi->requested_rps = *rps;
  3064. ni_pi->requested_ps = *new_ps;
  3065. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  3066. }
  3067. int ni_dpm_enable(struct radeon_device *rdev)
  3068. {
  3069. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3070. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3071. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3072. int ret;
  3073. if (pi->gfx_clock_gating)
  3074. ni_cg_clockgating_default(rdev);
  3075. if (btc_dpm_enabled(rdev))
  3076. return -EINVAL;
  3077. if (pi->mg_clock_gating)
  3078. ni_mg_clockgating_default(rdev);
  3079. if (eg_pi->ls_clock_gating)
  3080. ni_ls_clockgating_default(rdev);
  3081. if (pi->voltage_control) {
  3082. rv770_enable_voltage_control(rdev, true);
  3083. ret = cypress_construct_voltage_tables(rdev);
  3084. if (ret) {
  3085. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  3086. return ret;
  3087. }
  3088. }
  3089. if (eg_pi->dynamic_ac_timing) {
  3090. ret = ni_initialize_mc_reg_table(rdev);
  3091. if (ret)
  3092. eg_pi->dynamic_ac_timing = false;
  3093. }
  3094. if (pi->dynamic_ss)
  3095. cypress_enable_spread_spectrum(rdev, true);
  3096. if (pi->thermal_protection)
  3097. rv770_enable_thermal_protection(rdev, true);
  3098. rv770_setup_bsp(rdev);
  3099. rv770_program_git(rdev);
  3100. rv770_program_tp(rdev);
  3101. rv770_program_tpp(rdev);
  3102. rv770_program_sstp(rdev);
  3103. cypress_enable_display_gap(rdev);
  3104. rv770_program_vc(rdev);
  3105. if (pi->dynamic_pcie_gen2)
  3106. ni_enable_dynamic_pcie_gen2(rdev, true);
  3107. ret = rv770_upload_firmware(rdev);
  3108. if (ret) {
  3109. DRM_ERROR("rv770_upload_firmware failed\n");
  3110. return ret;
  3111. }
  3112. ret = ni_process_firmware_header(rdev);
  3113. if (ret) {
  3114. DRM_ERROR("ni_process_firmware_header failed\n");
  3115. return ret;
  3116. }
  3117. ret = ni_initial_switch_from_arb_f0_to_f1(rdev);
  3118. if (ret) {
  3119. DRM_ERROR("ni_initial_switch_from_arb_f0_to_f1 failed\n");
  3120. return ret;
  3121. }
  3122. ret = ni_init_smc_table(rdev);
  3123. if (ret) {
  3124. DRM_ERROR("ni_init_smc_table failed\n");
  3125. return ret;
  3126. }
  3127. ret = ni_init_smc_spll_table(rdev);
  3128. if (ret) {
  3129. DRM_ERROR("ni_init_smc_spll_table failed\n");
  3130. return ret;
  3131. }
  3132. ret = ni_init_arb_table_index(rdev);
  3133. if (ret) {
  3134. DRM_ERROR("ni_init_arb_table_index failed\n");
  3135. return ret;
  3136. }
  3137. if (eg_pi->dynamic_ac_timing) {
  3138. ret = ni_populate_mc_reg_table(rdev, boot_ps);
  3139. if (ret) {
  3140. DRM_ERROR("ni_populate_mc_reg_table failed\n");
  3141. return ret;
  3142. }
  3143. }
  3144. ret = ni_initialize_smc_cac_tables(rdev);
  3145. if (ret) {
  3146. DRM_ERROR("ni_initialize_smc_cac_tables failed\n");
  3147. return ret;
  3148. }
  3149. ret = ni_initialize_hardware_cac_manager(rdev);
  3150. if (ret) {
  3151. DRM_ERROR("ni_initialize_hardware_cac_manager failed\n");
  3152. return ret;
  3153. }
  3154. ret = ni_populate_smc_tdp_limits(rdev, boot_ps);
  3155. if (ret) {
  3156. DRM_ERROR("ni_populate_smc_tdp_limits failed\n");
  3157. return ret;
  3158. }
  3159. ni_program_response_times(rdev);
  3160. r7xx_start_smc(rdev);
  3161. ret = cypress_notify_smc_display_change(rdev, false);
  3162. if (ret) {
  3163. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  3164. return ret;
  3165. }
  3166. cypress_enable_sclk_control(rdev, true);
  3167. if (eg_pi->memory_transition)
  3168. cypress_enable_mclk_control(rdev, true);
  3169. cypress_start_dpm(rdev);
  3170. if (pi->gfx_clock_gating)
  3171. ni_gfx_clockgating_enable(rdev, true);
  3172. if (pi->mg_clock_gating)
  3173. ni_mg_clockgating_enable(rdev, true);
  3174. if (eg_pi->ls_clock_gating)
  3175. ni_ls_clockgating_enable(rdev, true);
  3176. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3177. ni_update_current_ps(rdev, boot_ps);
  3178. return 0;
  3179. }
  3180. void ni_dpm_disable(struct radeon_device *rdev)
  3181. {
  3182. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3183. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3184. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3185. if (!btc_dpm_enabled(rdev))
  3186. return;
  3187. rv770_clear_vc(rdev);
  3188. if (pi->thermal_protection)
  3189. rv770_enable_thermal_protection(rdev, false);
  3190. ni_enable_power_containment(rdev, boot_ps, false);
  3191. ni_enable_smc_cac(rdev, boot_ps, false);
  3192. cypress_enable_spread_spectrum(rdev, false);
  3193. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3194. if (pi->dynamic_pcie_gen2)
  3195. ni_enable_dynamic_pcie_gen2(rdev, false);
  3196. if (rdev->irq.installed &&
  3197. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3198. rdev->irq.dpm_thermal = false;
  3199. radeon_irq_set(rdev);
  3200. }
  3201. if (pi->gfx_clock_gating)
  3202. ni_gfx_clockgating_enable(rdev, false);
  3203. if (pi->mg_clock_gating)
  3204. ni_mg_clockgating_enable(rdev, false);
  3205. if (eg_pi->ls_clock_gating)
  3206. ni_ls_clockgating_enable(rdev, false);
  3207. ni_stop_dpm(rdev);
  3208. btc_reset_to_default(rdev);
  3209. ni_stop_smc(rdev);
  3210. ni_force_switch_to_arb_f0(rdev);
  3211. ni_update_current_ps(rdev, boot_ps);
  3212. }
  3213. static int ni_power_control_set_level(struct radeon_device *rdev)
  3214. {
  3215. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  3216. int ret;
  3217. ret = ni_restrict_performance_levels_before_switch(rdev);
  3218. if (ret)
  3219. return ret;
  3220. ret = rv770_halt_smc(rdev);
  3221. if (ret)
  3222. return ret;
  3223. ret = ni_populate_smc_tdp_limits(rdev, new_ps);
  3224. if (ret)
  3225. return ret;
  3226. ret = rv770_resume_smc(rdev);
  3227. if (ret)
  3228. return ret;
  3229. ret = rv770_set_sw_state(rdev);
  3230. if (ret)
  3231. return ret;
  3232. return 0;
  3233. }
  3234. int ni_dpm_pre_set_power_state(struct radeon_device *rdev)
  3235. {
  3236. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3237. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3238. struct radeon_ps *new_ps = &requested_ps;
  3239. ni_update_requested_ps(rdev, new_ps);
  3240. ni_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  3241. return 0;
  3242. }
  3243. int ni_dpm_set_power_state(struct radeon_device *rdev)
  3244. {
  3245. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3246. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3247. struct radeon_ps *old_ps = &eg_pi->current_rps;
  3248. int ret;
  3249. ret = ni_restrict_performance_levels_before_switch(rdev);
  3250. if (ret) {
  3251. DRM_ERROR("ni_restrict_performance_levels_before_switch failed\n");
  3252. return ret;
  3253. }
  3254. ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  3255. ret = ni_enable_power_containment(rdev, new_ps, false);
  3256. if (ret) {
  3257. DRM_ERROR("ni_enable_power_containment failed\n");
  3258. return ret;
  3259. }
  3260. ret = ni_enable_smc_cac(rdev, new_ps, false);
  3261. if (ret) {
  3262. DRM_ERROR("ni_enable_smc_cac failed\n");
  3263. return ret;
  3264. }
  3265. ret = rv770_halt_smc(rdev);
  3266. if (ret) {
  3267. DRM_ERROR("rv770_halt_smc failed\n");
  3268. return ret;
  3269. }
  3270. if (eg_pi->smu_uvd_hs)
  3271. btc_notify_uvd_to_smc(rdev, new_ps);
  3272. ret = ni_upload_sw_state(rdev, new_ps);
  3273. if (ret) {
  3274. DRM_ERROR("ni_upload_sw_state failed\n");
  3275. return ret;
  3276. }
  3277. if (eg_pi->dynamic_ac_timing) {
  3278. ret = ni_upload_mc_reg_table(rdev, new_ps);
  3279. if (ret) {
  3280. DRM_ERROR("ni_upload_mc_reg_table failed\n");
  3281. return ret;
  3282. }
  3283. }
  3284. ret = ni_program_memory_timing_parameters(rdev, new_ps);
  3285. if (ret) {
  3286. DRM_ERROR("ni_program_memory_timing_parameters failed\n");
  3287. return ret;
  3288. }
  3289. ret = rv770_resume_smc(rdev);
  3290. if (ret) {
  3291. DRM_ERROR("rv770_resume_smc failed\n");
  3292. return ret;
  3293. }
  3294. ret = rv770_set_sw_state(rdev);
  3295. if (ret) {
  3296. DRM_ERROR("rv770_set_sw_state failed\n");
  3297. return ret;
  3298. }
  3299. ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  3300. ret = ni_enable_smc_cac(rdev, new_ps, true);
  3301. if (ret) {
  3302. DRM_ERROR("ni_enable_smc_cac failed\n");
  3303. return ret;
  3304. }
  3305. ret = ni_enable_power_containment(rdev, new_ps, true);
  3306. if (ret) {
  3307. DRM_ERROR("ni_enable_power_containment failed\n");
  3308. return ret;
  3309. }
  3310. /* update tdp */
  3311. ret = ni_power_control_set_level(rdev);
  3312. if (ret) {
  3313. DRM_ERROR("ni_power_control_set_level failed\n");
  3314. return ret;
  3315. }
  3316. return 0;
  3317. }
  3318. void ni_dpm_post_set_power_state(struct radeon_device *rdev)
  3319. {
  3320. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3321. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3322. ni_update_current_ps(rdev, new_ps);
  3323. }
  3324. void ni_dpm_reset_asic(struct radeon_device *rdev)
  3325. {
  3326. ni_restrict_performance_levels_before_switch(rdev);
  3327. rv770_set_boot_state(rdev);
  3328. }
  3329. union power_info {
  3330. struct _ATOM_POWERPLAY_INFO info;
  3331. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3332. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3333. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3334. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3335. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3336. };
  3337. union pplib_clock_info {
  3338. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3339. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3340. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3341. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3342. };
  3343. union pplib_power_state {
  3344. struct _ATOM_PPLIB_STATE v1;
  3345. struct _ATOM_PPLIB_STATE_V2 v2;
  3346. };
  3347. static void ni_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3348. struct radeon_ps *rps,
  3349. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3350. u8 table_rev)
  3351. {
  3352. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3353. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3354. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3355. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3356. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3357. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3358. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  3359. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  3360. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  3361. } else {
  3362. rps->vclk = 0;
  3363. rps->dclk = 0;
  3364. }
  3365. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3366. rdev->pm.dpm.boot_ps = rps;
  3367. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3368. rdev->pm.dpm.uvd_ps = rps;
  3369. }
  3370. static void ni_parse_pplib_clock_info(struct radeon_device *rdev,
  3371. struct radeon_ps *rps, int index,
  3372. union pplib_clock_info *clock_info)
  3373. {
  3374. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3375. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3376. struct ni_ps *ps = ni_get_ps(rps);
  3377. struct rv7xx_pl *pl = &ps->performance_levels[index];
  3378. ps->performance_level_count = index + 1;
  3379. pl->sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  3380. pl->sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  3381. pl->mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  3382. pl->mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  3383. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  3384. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  3385. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  3386. /* patch up vddc if necessary */
  3387. if (pl->vddc == 0xff01) {
  3388. if (pi->max_vddc)
  3389. pl->vddc = pi->max_vddc;
  3390. }
  3391. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3392. pi->acpi_vddc = pl->vddc;
  3393. eg_pi->acpi_vddci = pl->vddci;
  3394. if (ps->performance_levels[0].flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  3395. pi->acpi_pcie_gen2 = true;
  3396. else
  3397. pi->acpi_pcie_gen2 = false;
  3398. }
  3399. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3400. eg_pi->ulv.supported = true;
  3401. eg_pi->ulv.pl = pl;
  3402. }
  3403. if (pi->min_vddc_in_table > pl->vddc)
  3404. pi->min_vddc_in_table = pl->vddc;
  3405. if (pi->max_vddc_in_table < pl->vddc)
  3406. pi->max_vddc_in_table = pl->vddc;
  3407. /* patch up boot state */
  3408. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3409. u16 vddc, vddci, mvdd;
  3410. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  3411. pl->mclk = rdev->clock.default_mclk;
  3412. pl->sclk = rdev->clock.default_sclk;
  3413. pl->vddc = vddc;
  3414. pl->vddci = vddci;
  3415. }
  3416. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  3417. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  3418. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  3419. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  3420. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  3421. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  3422. }
  3423. }
  3424. static int ni_parse_power_table(struct radeon_device *rdev)
  3425. {
  3426. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3427. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3428. union pplib_power_state *power_state;
  3429. int i, j;
  3430. union pplib_clock_info *clock_info;
  3431. union power_info *power_info;
  3432. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3433. u16 data_offset;
  3434. u8 frev, crev;
  3435. struct ni_ps *ps;
  3436. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3437. &frev, &crev, &data_offset))
  3438. return -EINVAL;
  3439. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3440. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3441. power_info->pplib.ucNumStates, GFP_KERNEL);
  3442. if (!rdev->pm.dpm.ps)
  3443. return -ENOMEM;
  3444. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  3445. power_state = (union pplib_power_state *)
  3446. (mode_info->atom_context->bios + data_offset +
  3447. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  3448. i * power_info->pplib.ucStateEntrySize);
  3449. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3450. (mode_info->atom_context->bios + data_offset +
  3451. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  3452. (power_state->v1.ucNonClockStateIndex *
  3453. power_info->pplib.ucNonClockSize));
  3454. if (power_info->pplib.ucStateEntrySize - 1) {
  3455. u8 *idx;
  3456. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  3457. if (ps == NULL) {
  3458. kfree(rdev->pm.dpm.ps);
  3459. return -ENOMEM;
  3460. }
  3461. rdev->pm.dpm.ps[i].ps_priv = ps;
  3462. ni_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3463. non_clock_info,
  3464. power_info->pplib.ucNonClockSize);
  3465. idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
  3466. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  3467. clock_info = (union pplib_clock_info *)
  3468. (mode_info->atom_context->bios + data_offset +
  3469. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  3470. (idx[j] * power_info->pplib.ucClockInfoSize));
  3471. ni_parse_pplib_clock_info(rdev,
  3472. &rdev->pm.dpm.ps[i], j,
  3473. clock_info);
  3474. }
  3475. }
  3476. }
  3477. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  3478. return 0;
  3479. }
  3480. int ni_dpm_init(struct radeon_device *rdev)
  3481. {
  3482. struct rv7xx_power_info *pi;
  3483. struct evergreen_power_info *eg_pi;
  3484. struct ni_power_info *ni_pi;
  3485. struct atom_clock_dividers dividers;
  3486. int ret;
  3487. ni_pi = kzalloc(sizeof(struct ni_power_info), GFP_KERNEL);
  3488. if (ni_pi == NULL)
  3489. return -ENOMEM;
  3490. rdev->pm.dpm.priv = ni_pi;
  3491. eg_pi = &ni_pi->eg;
  3492. pi = &eg_pi->rv7xx;
  3493. rv770_get_max_vddc(rdev);
  3494. eg_pi->ulv.supported = false;
  3495. pi->acpi_vddc = 0;
  3496. eg_pi->acpi_vddci = 0;
  3497. pi->min_vddc_in_table = 0;
  3498. pi->max_vddc_in_table = 0;
  3499. ret = r600_get_platform_caps(rdev);
  3500. if (ret)
  3501. return ret;
  3502. ret = ni_parse_power_table(rdev);
  3503. if (ret)
  3504. return ret;
  3505. ret = r600_parse_extended_power_table(rdev);
  3506. if (ret)
  3507. return ret;
  3508. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  3509. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  3510. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  3511. r600_free_extended_power_table(rdev);
  3512. return -ENOMEM;
  3513. }
  3514. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  3515. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  3516. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  3517. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  3518. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  3519. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  3520. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  3521. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  3522. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  3523. ni_patch_dependency_tables_based_on_leakage(rdev);
  3524. if (rdev->pm.dpm.voltage_response_time == 0)
  3525. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  3526. if (rdev->pm.dpm.backbias_response_time == 0)
  3527. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  3528. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  3529. 0, false, &dividers);
  3530. if (ret)
  3531. pi->ref_div = dividers.ref_div + 1;
  3532. else
  3533. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  3534. pi->rlp = RV770_RLP_DFLT;
  3535. pi->rmp = RV770_RMP_DFLT;
  3536. pi->lhp = RV770_LHP_DFLT;
  3537. pi->lmp = RV770_LMP_DFLT;
  3538. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  3539. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  3540. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  3541. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  3542. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  3543. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  3544. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  3545. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  3546. eg_pi->smu_uvd_hs = true;
  3547. if (rdev->pdev->device == 0x6707) {
  3548. pi->mclk_strobe_mode_threshold = 55000;
  3549. pi->mclk_edc_enable_threshold = 55000;
  3550. eg_pi->mclk_edc_wr_enable_threshold = 55000;
  3551. } else {
  3552. pi->mclk_strobe_mode_threshold = 40000;
  3553. pi->mclk_edc_enable_threshold = 40000;
  3554. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  3555. }
  3556. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  3557. pi->voltage_control =
  3558. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  3559. pi->mvdd_control =
  3560. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  3561. eg_pi->vddci_control =
  3562. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  3563. rv770_get_engine_memory_ss(rdev);
  3564. pi->asi = RV770_ASI_DFLT;
  3565. pi->pasi = CYPRESS_HASI_DFLT;
  3566. pi->vrc = CYPRESS_VRC_DFLT;
  3567. pi->power_gating = false;
  3568. pi->gfx_clock_gating = true;
  3569. pi->mg_clock_gating = true;
  3570. pi->mgcgtssm = true;
  3571. eg_pi->ls_clock_gating = false;
  3572. eg_pi->sclk_deep_sleep = false;
  3573. pi->dynamic_pcie_gen2 = true;
  3574. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  3575. pi->thermal_protection = true;
  3576. else
  3577. pi->thermal_protection = false;
  3578. pi->display_gap = true;
  3579. pi->dcodt = true;
  3580. pi->ulps = true;
  3581. eg_pi->dynamic_ac_timing = true;
  3582. eg_pi->abm = true;
  3583. eg_pi->mcls = true;
  3584. eg_pi->light_sleep = true;
  3585. eg_pi->memory_transition = true;
  3586. #if defined(CONFIG_ACPI)
  3587. eg_pi->pcie_performance_request =
  3588. radeon_acpi_is_pcie_performance_request_supported(rdev);
  3589. #else
  3590. eg_pi->pcie_performance_request = false;
  3591. #endif
  3592. eg_pi->dll_default_on = false;
  3593. eg_pi->sclk_deep_sleep = false;
  3594. pi->mclk_stutter_mode_threshold = 0;
  3595. pi->sram_end = SMC_RAM_END;
  3596. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 3;
  3597. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  3598. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  3599. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  3600. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  3601. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  3602. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  3603. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 12500;
  3604. ni_pi->cac_data.leakage_coefficients.at = 516;
  3605. ni_pi->cac_data.leakage_coefficients.bt = 18;
  3606. ni_pi->cac_data.leakage_coefficients.av = 51;
  3607. ni_pi->cac_data.leakage_coefficients.bv = 2957;
  3608. switch (rdev->pdev->device) {
  3609. case 0x6700:
  3610. case 0x6701:
  3611. case 0x6702:
  3612. case 0x6703:
  3613. case 0x6718:
  3614. ni_pi->cac_weights = &cac_weights_cayman_xt;
  3615. break;
  3616. case 0x6705:
  3617. case 0x6719:
  3618. case 0x671D:
  3619. case 0x671C:
  3620. default:
  3621. ni_pi->cac_weights = &cac_weights_cayman_pro;
  3622. break;
  3623. case 0x6704:
  3624. case 0x6706:
  3625. case 0x6707:
  3626. case 0x6708:
  3627. case 0x6709:
  3628. ni_pi->cac_weights = &cac_weights_cayman_le;
  3629. break;
  3630. }
  3631. if (ni_pi->cac_weights->enable_power_containment_by_default) {
  3632. ni_pi->enable_power_containment = true;
  3633. ni_pi->enable_cac = true;
  3634. ni_pi->enable_sq_ramping = true;
  3635. } else {
  3636. ni_pi->enable_power_containment = false;
  3637. ni_pi->enable_cac = false;
  3638. ni_pi->enable_sq_ramping = false;
  3639. }
  3640. ni_pi->driver_calculate_cac_leakage = false;
  3641. ni_pi->cac_configuration_required = true;
  3642. if (ni_pi->cac_configuration_required) {
  3643. ni_pi->support_cac_long_term_average = true;
  3644. ni_pi->lta_window_size = ni_pi->cac_weights->l2_lta_window_size;
  3645. ni_pi->lts_truncate = ni_pi->cac_weights->lts_truncate;
  3646. } else {
  3647. ni_pi->support_cac_long_term_average = false;
  3648. ni_pi->lta_window_size = 0;
  3649. ni_pi->lts_truncate = 0;
  3650. }
  3651. ni_pi->use_power_boost_limit = true;
  3652. /* make sure dc limits are valid */
  3653. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  3654. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  3655. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  3656. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3657. return 0;
  3658. }
  3659. void ni_dpm_fini(struct radeon_device *rdev)
  3660. {
  3661. int i;
  3662. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  3663. kfree(rdev->pm.dpm.ps[i].ps_priv);
  3664. }
  3665. kfree(rdev->pm.dpm.ps);
  3666. kfree(rdev->pm.dpm.priv);
  3667. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  3668. r600_free_extended_power_table(rdev);
  3669. }
  3670. void ni_dpm_print_power_state(struct radeon_device *rdev,
  3671. struct radeon_ps *rps)
  3672. {
  3673. struct ni_ps *ps = ni_get_ps(rps);
  3674. struct rv7xx_pl *pl;
  3675. int i;
  3676. r600_dpm_print_class_info(rps->class, rps->class2);
  3677. r600_dpm_print_cap_info(rps->caps);
  3678. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3679. for (i = 0; i < ps->performance_level_count; i++) {
  3680. pl = &ps->performance_levels[i];
  3681. if (rdev->family >= CHIP_TAHITI)
  3682. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  3683. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  3684. else
  3685. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3686. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3687. }
  3688. r600_dpm_print_ps_status(rdev, rps);
  3689. }
  3690. void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  3691. struct seq_file *m)
  3692. {
  3693. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3694. struct radeon_ps *rps = &eg_pi->current_rps;
  3695. struct ni_ps *ps = ni_get_ps(rps);
  3696. struct rv7xx_pl *pl;
  3697. u32 current_index =
  3698. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  3699. CURRENT_STATE_INDEX_SHIFT;
  3700. if (current_index >= ps->performance_level_count) {
  3701. seq_printf(m, "invalid dpm profile %d\n", current_index);
  3702. } else {
  3703. pl = &ps->performance_levels[current_index];
  3704. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3705. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3706. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3707. }
  3708. }
  3709. u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low)
  3710. {
  3711. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3712. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3713. if (low)
  3714. return requested_state->performance_levels[0].sclk;
  3715. else
  3716. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  3717. }
  3718. u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low)
  3719. {
  3720. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3721. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3722. if (low)
  3723. return requested_state->performance_levels[0].mclk;
  3724. else
  3725. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  3726. }