ni_dma.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "radeon_trace.h"
  28. #include "nid.h"
  29. u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev);
  30. /*
  31. * DMA
  32. * Starting with R600, the GPU has an asynchronous
  33. * DMA engine. The programming model is very similar
  34. * to the 3D engine (ring buffer, IBs, etc.), but the
  35. * DMA controller has it's own packet format that is
  36. * different form the PM4 format used by the 3D engine.
  37. * It supports copying data, writing embedded data,
  38. * solid fills, and a number of other things. It also
  39. * has support for tiling/detiling of buffers.
  40. * Cayman and newer support two asynchronous DMA engines.
  41. */
  42. /**
  43. * cayman_dma_get_rptr - get the current read pointer
  44. *
  45. * @rdev: radeon_device pointer
  46. * @ring: radeon ring pointer
  47. *
  48. * Get the current rptr from the hardware (cayman+).
  49. */
  50. uint32_t cayman_dma_get_rptr(struct radeon_device *rdev,
  51. struct radeon_ring *ring)
  52. {
  53. u32 rptr, reg;
  54. if (rdev->wb.enabled) {
  55. rptr = rdev->wb.wb[ring->rptr_offs/4];
  56. } else {
  57. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  58. reg = DMA_RB_RPTR + DMA0_REGISTER_OFFSET;
  59. else
  60. reg = DMA_RB_RPTR + DMA1_REGISTER_OFFSET;
  61. rptr = RREG32(reg);
  62. }
  63. return (rptr & 0x3fffc) >> 2;
  64. }
  65. /**
  66. * cayman_dma_get_wptr - get the current write pointer
  67. *
  68. * @rdev: radeon_device pointer
  69. * @ring: radeon ring pointer
  70. *
  71. * Get the current wptr from the hardware (cayman+).
  72. */
  73. uint32_t cayman_dma_get_wptr(struct radeon_device *rdev,
  74. struct radeon_ring *ring)
  75. {
  76. u32 reg;
  77. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  78. reg = DMA_RB_WPTR + DMA0_REGISTER_OFFSET;
  79. else
  80. reg = DMA_RB_WPTR + DMA1_REGISTER_OFFSET;
  81. return (RREG32(reg) & 0x3fffc) >> 2;
  82. }
  83. /**
  84. * cayman_dma_set_wptr - commit the write pointer
  85. *
  86. * @rdev: radeon_device pointer
  87. * @ring: radeon ring pointer
  88. *
  89. * Write the wptr back to the hardware (cayman+).
  90. */
  91. void cayman_dma_set_wptr(struct radeon_device *rdev,
  92. struct radeon_ring *ring)
  93. {
  94. u32 reg;
  95. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  96. reg = DMA_RB_WPTR + DMA0_REGISTER_OFFSET;
  97. else
  98. reg = DMA_RB_WPTR + DMA1_REGISTER_OFFSET;
  99. WREG32(reg, (ring->wptr << 2) & 0x3fffc);
  100. }
  101. /**
  102. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  103. *
  104. * @rdev: radeon_device pointer
  105. * @ib: IB object to schedule
  106. *
  107. * Schedule an IB in the DMA ring (cayman-SI).
  108. */
  109. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  110. struct radeon_ib *ib)
  111. {
  112. struct radeon_ring *ring = &rdev->ring[ib->ring];
  113. if (rdev->wb.enabled) {
  114. u32 next_rptr = ring->wptr + 4;
  115. while ((next_rptr & 7) != 5)
  116. next_rptr++;
  117. next_rptr += 3;
  118. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  119. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  120. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  121. radeon_ring_write(ring, next_rptr);
  122. }
  123. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  124. * Pad as necessary with NOPs.
  125. */
  126. while ((ring->wptr & 7) != 5)
  127. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  128. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  129. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  130. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  131. }
  132. /**
  133. * cayman_dma_stop - stop the async dma engines
  134. *
  135. * @rdev: radeon_device pointer
  136. *
  137. * Stop the async dma engines (cayman-SI).
  138. */
  139. void cayman_dma_stop(struct radeon_device *rdev)
  140. {
  141. u32 rb_cntl;
  142. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  143. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  144. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  145. /* dma0 */
  146. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  147. rb_cntl &= ~DMA_RB_ENABLE;
  148. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  149. /* dma1 */
  150. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  151. rb_cntl &= ~DMA_RB_ENABLE;
  152. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  153. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  154. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  155. }
  156. /**
  157. * cayman_dma_resume - setup and start the async dma engines
  158. *
  159. * @rdev: radeon_device pointer
  160. *
  161. * Set up the DMA ring buffers and enable them. (cayman-SI).
  162. * Returns 0 for success, error for failure.
  163. */
  164. int cayman_dma_resume(struct radeon_device *rdev)
  165. {
  166. struct radeon_ring *ring;
  167. u32 rb_cntl, dma_cntl, ib_cntl;
  168. u32 rb_bufsz;
  169. u32 reg_offset, wb_offset;
  170. int i, r;
  171. /* Reset dma */
  172. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  173. RREG32(SRBM_SOFT_RESET);
  174. udelay(50);
  175. WREG32(SRBM_SOFT_RESET, 0);
  176. for (i = 0; i < 2; i++) {
  177. if (i == 0) {
  178. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  179. reg_offset = DMA0_REGISTER_OFFSET;
  180. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  181. } else {
  182. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  183. reg_offset = DMA1_REGISTER_OFFSET;
  184. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  185. }
  186. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  187. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  188. /* Set ring buffer size in dwords */
  189. rb_bufsz = order_base_2(ring->ring_size / 4);
  190. rb_cntl = rb_bufsz << 1;
  191. #ifdef __BIG_ENDIAN
  192. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  193. #endif
  194. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  195. /* Initialize the ring buffer's read and write pointers */
  196. WREG32(DMA_RB_RPTR + reg_offset, 0);
  197. WREG32(DMA_RB_WPTR + reg_offset, 0);
  198. /* set the wb address whether it's enabled or not */
  199. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  200. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  201. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  202. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  203. if (rdev->wb.enabled)
  204. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  205. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  206. /* enable DMA IBs */
  207. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  208. #ifdef __BIG_ENDIAN
  209. ib_cntl |= DMA_IB_SWAP_ENABLE;
  210. #endif
  211. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  212. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  213. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  214. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  215. ring->wptr = 0;
  216. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  217. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  218. ring->ready = true;
  219. r = radeon_ring_test(rdev, ring->idx, ring);
  220. if (r) {
  221. ring->ready = false;
  222. return r;
  223. }
  224. }
  225. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  226. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  227. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  228. return 0;
  229. }
  230. /**
  231. * cayman_dma_fini - tear down the async dma engines
  232. *
  233. * @rdev: radeon_device pointer
  234. *
  235. * Stop the async dma engines and free the rings (cayman-SI).
  236. */
  237. void cayman_dma_fini(struct radeon_device *rdev)
  238. {
  239. cayman_dma_stop(rdev);
  240. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  241. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  242. }
  243. /**
  244. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  245. *
  246. * @rdev: radeon_device pointer
  247. * @ring: radeon_ring structure holding ring information
  248. *
  249. * Check if the async DMA engine is locked up.
  250. * Returns true if the engine appears to be locked up, false if not.
  251. */
  252. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  253. {
  254. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  255. u32 mask;
  256. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  257. mask = RADEON_RESET_DMA;
  258. else
  259. mask = RADEON_RESET_DMA1;
  260. if (!(reset_mask & mask)) {
  261. radeon_ring_lockup_update(rdev, ring);
  262. return false;
  263. }
  264. return radeon_ring_test_lockup(rdev, ring);
  265. }
  266. /**
  267. * cayman_dma_vm_set_page - update the page tables using the DMA
  268. *
  269. * @rdev: radeon_device pointer
  270. * @ib: indirect buffer to fill with commands
  271. * @pe: addr of the page entry
  272. * @addr: dst addr to write into pe
  273. * @count: number of page entries to update
  274. * @incr: increase next addr by incr bytes
  275. * @flags: hw access flags
  276. *
  277. * Update the page tables using the DMA (cayman/TN).
  278. */
  279. void cayman_dma_vm_set_page(struct radeon_device *rdev,
  280. struct radeon_ib *ib,
  281. uint64_t pe,
  282. uint64_t addr, unsigned count,
  283. uint32_t incr, uint32_t flags)
  284. {
  285. uint64_t value;
  286. unsigned ndw;
  287. trace_radeon_vm_set_page(pe, addr, count, incr, flags);
  288. if ((flags & R600_PTE_SYSTEM) || (count == 1)) {
  289. while (count) {
  290. ndw = count * 2;
  291. if (ndw > 0xFFFFE)
  292. ndw = 0xFFFFE;
  293. /* for non-physically contiguous pages (system) */
  294. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  295. ib->ptr[ib->length_dw++] = pe;
  296. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  297. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  298. if (flags & R600_PTE_SYSTEM) {
  299. value = radeon_vm_map_gart(rdev, addr);
  300. value &= 0xFFFFFFFFFFFFF000ULL;
  301. } else if (flags & R600_PTE_VALID) {
  302. value = addr;
  303. } else {
  304. value = 0;
  305. }
  306. addr += incr;
  307. value |= flags;
  308. ib->ptr[ib->length_dw++] = value;
  309. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  310. }
  311. }
  312. } else {
  313. while (count) {
  314. ndw = count * 2;
  315. if (ndw > 0xFFFFE)
  316. ndw = 0xFFFFE;
  317. if (flags & R600_PTE_VALID)
  318. value = addr;
  319. else
  320. value = 0;
  321. /* for physically contiguous pages (vram) */
  322. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  323. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  324. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  325. ib->ptr[ib->length_dw++] = flags; /* mask */
  326. ib->ptr[ib->length_dw++] = 0;
  327. ib->ptr[ib->length_dw++] = value; /* value */
  328. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  329. ib->ptr[ib->length_dw++] = incr; /* increment size */
  330. ib->ptr[ib->length_dw++] = 0;
  331. pe += ndw * 4;
  332. addr += (ndw / 2) * incr;
  333. count -= ndw / 2;
  334. }
  335. }
  336. while (ib->length_dw & 0x7)
  337. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  338. }
  339. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  340. {
  341. struct radeon_ring *ring = &rdev->ring[ridx];
  342. if (vm == NULL)
  343. return;
  344. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  345. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  346. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  347. /* flush hdp cache */
  348. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  349. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  350. radeon_ring_write(ring, 1);
  351. /* bits 0-7 are the VM contexts0-7 */
  352. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  353. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  354. radeon_ring_write(ring, 1 << vm->id);
  355. }