kv_dpm.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "cikd.h"
  26. #include "r600_dpm.h"
  27. #include "kv_dpm.h"
  28. #include "radeon_asic.h"
  29. #include <linux/seq_file.h>
  30. #define KV_MAX_DEEPSLEEP_DIVIDER_ID 5
  31. #define KV_MINIMUM_ENGINE_CLOCK 800
  32. #define SMC_RAM_END 0x40000
  33. static void kv_init_graphics_levels(struct radeon_device *rdev);
  34. static int kv_calculate_ds_divider(struct radeon_device *rdev);
  35. static int kv_calculate_nbps_level_settings(struct radeon_device *rdev);
  36. static int kv_calculate_dpm_settings(struct radeon_device *rdev);
  37. static void kv_enable_new_levels(struct radeon_device *rdev);
  38. static void kv_program_nbps_index_settings(struct radeon_device *rdev,
  39. struct radeon_ps *new_rps);
  40. static int kv_set_enabled_level(struct radeon_device *rdev, u32 level);
  41. static int kv_set_enabled_levels(struct radeon_device *rdev);
  42. static int kv_force_dpm_highest(struct radeon_device *rdev);
  43. static int kv_force_dpm_lowest(struct radeon_device *rdev);
  44. static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
  45. struct radeon_ps *new_rps,
  46. struct radeon_ps *old_rps);
  47. static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
  48. int min_temp, int max_temp);
  49. static int kv_init_fps_limits(struct radeon_device *rdev);
  50. void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
  51. static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate);
  52. static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate);
  53. static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate);
  54. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  55. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  56. extern void cik_update_cg(struct radeon_device *rdev,
  57. u32 block, bool enable);
  58. static const struct kv_lcac_config_values sx_local_cac_cfg_kv[] =
  59. {
  60. { 0, 4, 1 },
  61. { 1, 4, 1 },
  62. { 2, 5, 1 },
  63. { 3, 4, 2 },
  64. { 4, 1, 1 },
  65. { 5, 5, 2 },
  66. { 6, 6, 1 },
  67. { 7, 9, 2 },
  68. { 0xffffffff }
  69. };
  70. static const struct kv_lcac_config_values mc0_local_cac_cfg_kv[] =
  71. {
  72. { 0, 4, 1 },
  73. { 0xffffffff }
  74. };
  75. static const struct kv_lcac_config_values mc1_local_cac_cfg_kv[] =
  76. {
  77. { 0, 4, 1 },
  78. { 0xffffffff }
  79. };
  80. static const struct kv_lcac_config_values mc2_local_cac_cfg_kv[] =
  81. {
  82. { 0, 4, 1 },
  83. { 0xffffffff }
  84. };
  85. static const struct kv_lcac_config_values mc3_local_cac_cfg_kv[] =
  86. {
  87. { 0, 4, 1 },
  88. { 0xffffffff }
  89. };
  90. static const struct kv_lcac_config_values cpl_local_cac_cfg_kv[] =
  91. {
  92. { 0, 4, 1 },
  93. { 1, 4, 1 },
  94. { 2, 5, 1 },
  95. { 3, 4, 1 },
  96. { 4, 1, 1 },
  97. { 5, 5, 1 },
  98. { 6, 6, 1 },
  99. { 7, 9, 1 },
  100. { 8, 4, 1 },
  101. { 9, 2, 1 },
  102. { 10, 3, 1 },
  103. { 11, 6, 1 },
  104. { 12, 8, 2 },
  105. { 13, 1, 1 },
  106. { 14, 2, 1 },
  107. { 15, 3, 1 },
  108. { 16, 1, 1 },
  109. { 17, 4, 1 },
  110. { 18, 3, 1 },
  111. { 19, 1, 1 },
  112. { 20, 8, 1 },
  113. { 21, 5, 1 },
  114. { 22, 1, 1 },
  115. { 23, 1, 1 },
  116. { 24, 4, 1 },
  117. { 27, 6, 1 },
  118. { 28, 1, 1 },
  119. { 0xffffffff }
  120. };
  121. static const struct kv_lcac_config_reg sx0_cac_config_reg[] =
  122. {
  123. { 0xc0400d00, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
  124. };
  125. static const struct kv_lcac_config_reg mc0_cac_config_reg[] =
  126. {
  127. { 0xc0400d30, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
  128. };
  129. static const struct kv_lcac_config_reg mc1_cac_config_reg[] =
  130. {
  131. { 0xc0400d3c, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
  132. };
  133. static const struct kv_lcac_config_reg mc2_cac_config_reg[] =
  134. {
  135. { 0xc0400d48, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
  136. };
  137. static const struct kv_lcac_config_reg mc3_cac_config_reg[] =
  138. {
  139. { 0xc0400d54, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
  140. };
  141. static const struct kv_lcac_config_reg cpl_cac_config_reg[] =
  142. {
  143. { 0xc0400d80, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
  144. };
  145. static const struct kv_pt_config_reg didt_config_kv[] =
  146. {
  147. { 0x10, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  148. { 0x10, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  149. { 0x10, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  150. { 0x10, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  151. { 0x11, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  152. { 0x11, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  153. { 0x11, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  154. { 0x11, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  155. { 0x12, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  156. { 0x12, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  157. { 0x12, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  158. { 0x12, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  159. { 0x2, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
  160. { 0x2, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
  161. { 0x2, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
  162. { 0x1, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  163. { 0x1, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  164. { 0x0, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  165. { 0x30, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  166. { 0x30, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  167. { 0x30, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  168. { 0x30, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  169. { 0x31, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  170. { 0x31, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  171. { 0x31, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  172. { 0x31, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  173. { 0x32, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  174. { 0x32, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  175. { 0x32, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  176. { 0x32, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  177. { 0x22, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
  178. { 0x22, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
  179. { 0x22, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
  180. { 0x21, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  181. { 0x21, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  182. { 0x20, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  183. { 0x50, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  184. { 0x50, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  185. { 0x50, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  186. { 0x50, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  187. { 0x51, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  188. { 0x51, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  189. { 0x51, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  190. { 0x51, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  191. { 0x52, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  192. { 0x52, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  193. { 0x52, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  194. { 0x52, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  195. { 0x42, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
  196. { 0x42, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
  197. { 0x42, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
  198. { 0x41, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  199. { 0x41, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  200. { 0x40, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  201. { 0x70, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  202. { 0x70, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  203. { 0x70, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  204. { 0x70, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  205. { 0x71, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  206. { 0x71, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  207. { 0x71, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  208. { 0x71, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  209. { 0x72, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  210. { 0x72, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
  211. { 0x72, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
  212. { 0x72, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
  213. { 0x62, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
  214. { 0x62, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
  215. { 0x62, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
  216. { 0x61, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  217. { 0x61, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
  218. { 0x60, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
  219. { 0xFFFFFFFF }
  220. };
  221. static struct kv_ps *kv_get_ps(struct radeon_ps *rps)
  222. {
  223. struct kv_ps *ps = rps->ps_priv;
  224. return ps;
  225. }
  226. static struct kv_power_info *kv_get_pi(struct radeon_device *rdev)
  227. {
  228. struct kv_power_info *pi = rdev->pm.dpm.priv;
  229. return pi;
  230. }
  231. #if 0
  232. static void kv_program_local_cac_table(struct radeon_device *rdev,
  233. const struct kv_lcac_config_values *local_cac_table,
  234. const struct kv_lcac_config_reg *local_cac_reg)
  235. {
  236. u32 i, count, data;
  237. const struct kv_lcac_config_values *values = local_cac_table;
  238. while (values->block_id != 0xffffffff) {
  239. count = values->signal_id;
  240. for (i = 0; i < count; i++) {
  241. data = ((values->block_id << local_cac_reg->block_shift) &
  242. local_cac_reg->block_mask);
  243. data |= ((i << local_cac_reg->signal_shift) &
  244. local_cac_reg->signal_mask);
  245. data |= ((values->t << local_cac_reg->t_shift) &
  246. local_cac_reg->t_mask);
  247. data |= ((1 << local_cac_reg->enable_shift) &
  248. local_cac_reg->enable_mask);
  249. WREG32_SMC(local_cac_reg->cntl, data);
  250. }
  251. values++;
  252. }
  253. }
  254. #endif
  255. static int kv_program_pt_config_registers(struct radeon_device *rdev,
  256. const struct kv_pt_config_reg *cac_config_regs)
  257. {
  258. const struct kv_pt_config_reg *config_regs = cac_config_regs;
  259. u32 data;
  260. u32 cache = 0;
  261. if (config_regs == NULL)
  262. return -EINVAL;
  263. while (config_regs->offset != 0xFFFFFFFF) {
  264. if (config_regs->type == KV_CONFIGREG_CACHE) {
  265. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  266. } else {
  267. switch (config_regs->type) {
  268. case KV_CONFIGREG_SMC_IND:
  269. data = RREG32_SMC(config_regs->offset);
  270. break;
  271. case KV_CONFIGREG_DIDT_IND:
  272. data = RREG32_DIDT(config_regs->offset);
  273. break;
  274. default:
  275. data = RREG32(config_regs->offset << 2);
  276. break;
  277. }
  278. data &= ~config_regs->mask;
  279. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  280. data |= cache;
  281. cache = 0;
  282. switch (config_regs->type) {
  283. case KV_CONFIGREG_SMC_IND:
  284. WREG32_SMC(config_regs->offset, data);
  285. break;
  286. case KV_CONFIGREG_DIDT_IND:
  287. WREG32_DIDT(config_regs->offset, data);
  288. break;
  289. default:
  290. WREG32(config_regs->offset << 2, data);
  291. break;
  292. }
  293. }
  294. config_regs++;
  295. }
  296. return 0;
  297. }
  298. static void kv_do_enable_didt(struct radeon_device *rdev, bool enable)
  299. {
  300. struct kv_power_info *pi = kv_get_pi(rdev);
  301. u32 data;
  302. if (pi->caps_sq_ramping) {
  303. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  304. if (enable)
  305. data |= DIDT_CTRL_EN;
  306. else
  307. data &= ~DIDT_CTRL_EN;
  308. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  309. }
  310. if (pi->caps_db_ramping) {
  311. data = RREG32_DIDT(DIDT_DB_CTRL0);
  312. if (enable)
  313. data |= DIDT_CTRL_EN;
  314. else
  315. data &= ~DIDT_CTRL_EN;
  316. WREG32_DIDT(DIDT_DB_CTRL0, data);
  317. }
  318. if (pi->caps_td_ramping) {
  319. data = RREG32_DIDT(DIDT_TD_CTRL0);
  320. if (enable)
  321. data |= DIDT_CTRL_EN;
  322. else
  323. data &= ~DIDT_CTRL_EN;
  324. WREG32_DIDT(DIDT_TD_CTRL0, data);
  325. }
  326. if (pi->caps_tcp_ramping) {
  327. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  328. if (enable)
  329. data |= DIDT_CTRL_EN;
  330. else
  331. data &= ~DIDT_CTRL_EN;
  332. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  333. }
  334. }
  335. static int kv_enable_didt(struct radeon_device *rdev, bool enable)
  336. {
  337. struct kv_power_info *pi = kv_get_pi(rdev);
  338. int ret;
  339. if (pi->caps_sq_ramping ||
  340. pi->caps_db_ramping ||
  341. pi->caps_td_ramping ||
  342. pi->caps_tcp_ramping) {
  343. cik_enter_rlc_safe_mode(rdev);
  344. if (enable) {
  345. ret = kv_program_pt_config_registers(rdev, didt_config_kv);
  346. if (ret) {
  347. cik_exit_rlc_safe_mode(rdev);
  348. return ret;
  349. }
  350. }
  351. kv_do_enable_didt(rdev, enable);
  352. cik_exit_rlc_safe_mode(rdev);
  353. }
  354. return 0;
  355. }
  356. #if 0
  357. static void kv_initialize_hardware_cac_manager(struct radeon_device *rdev)
  358. {
  359. struct kv_power_info *pi = kv_get_pi(rdev);
  360. if (pi->caps_cac) {
  361. WREG32_SMC(LCAC_SX0_OVR_SEL, 0);
  362. WREG32_SMC(LCAC_SX0_OVR_VAL, 0);
  363. kv_program_local_cac_table(rdev, sx_local_cac_cfg_kv, sx0_cac_config_reg);
  364. WREG32_SMC(LCAC_MC0_OVR_SEL, 0);
  365. WREG32_SMC(LCAC_MC0_OVR_VAL, 0);
  366. kv_program_local_cac_table(rdev, mc0_local_cac_cfg_kv, mc0_cac_config_reg);
  367. WREG32_SMC(LCAC_MC1_OVR_SEL, 0);
  368. WREG32_SMC(LCAC_MC1_OVR_VAL, 0);
  369. kv_program_local_cac_table(rdev, mc1_local_cac_cfg_kv, mc1_cac_config_reg);
  370. WREG32_SMC(LCAC_MC2_OVR_SEL, 0);
  371. WREG32_SMC(LCAC_MC2_OVR_VAL, 0);
  372. kv_program_local_cac_table(rdev, mc2_local_cac_cfg_kv, mc2_cac_config_reg);
  373. WREG32_SMC(LCAC_MC3_OVR_SEL, 0);
  374. WREG32_SMC(LCAC_MC3_OVR_VAL, 0);
  375. kv_program_local_cac_table(rdev, mc3_local_cac_cfg_kv, mc3_cac_config_reg);
  376. WREG32_SMC(LCAC_CPL_OVR_SEL, 0);
  377. WREG32_SMC(LCAC_CPL_OVR_VAL, 0);
  378. kv_program_local_cac_table(rdev, cpl_local_cac_cfg_kv, cpl_cac_config_reg);
  379. }
  380. }
  381. #endif
  382. static int kv_enable_smc_cac(struct radeon_device *rdev, bool enable)
  383. {
  384. struct kv_power_info *pi = kv_get_pi(rdev);
  385. int ret = 0;
  386. if (pi->caps_cac) {
  387. if (enable) {
  388. ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableCac);
  389. if (ret)
  390. pi->cac_enabled = false;
  391. else
  392. pi->cac_enabled = true;
  393. } else if (pi->cac_enabled) {
  394. kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableCac);
  395. pi->cac_enabled = false;
  396. }
  397. }
  398. return ret;
  399. }
  400. static int kv_process_firmware_header(struct radeon_device *rdev)
  401. {
  402. struct kv_power_info *pi = kv_get_pi(rdev);
  403. u32 tmp;
  404. int ret;
  405. ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
  406. offsetof(SMU7_Firmware_Header, DpmTable),
  407. &tmp, pi->sram_end);
  408. if (ret == 0)
  409. pi->dpm_table_start = tmp;
  410. ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
  411. offsetof(SMU7_Firmware_Header, SoftRegisters),
  412. &tmp, pi->sram_end);
  413. if (ret == 0)
  414. pi->soft_regs_start = tmp;
  415. return ret;
  416. }
  417. static int kv_enable_dpm_voltage_scaling(struct radeon_device *rdev)
  418. {
  419. struct kv_power_info *pi = kv_get_pi(rdev);
  420. int ret;
  421. pi->graphics_voltage_change_enable = 1;
  422. ret = kv_copy_bytes_to_smc(rdev,
  423. pi->dpm_table_start +
  424. offsetof(SMU7_Fusion_DpmTable, GraphicsVoltageChangeEnable),
  425. &pi->graphics_voltage_change_enable,
  426. sizeof(u8), pi->sram_end);
  427. return ret;
  428. }
  429. static int kv_set_dpm_interval(struct radeon_device *rdev)
  430. {
  431. struct kv_power_info *pi = kv_get_pi(rdev);
  432. int ret;
  433. pi->graphics_interval = 1;
  434. ret = kv_copy_bytes_to_smc(rdev,
  435. pi->dpm_table_start +
  436. offsetof(SMU7_Fusion_DpmTable, GraphicsInterval),
  437. &pi->graphics_interval,
  438. sizeof(u8), pi->sram_end);
  439. return ret;
  440. }
  441. static int kv_set_dpm_boot_state(struct radeon_device *rdev)
  442. {
  443. struct kv_power_info *pi = kv_get_pi(rdev);
  444. int ret;
  445. ret = kv_copy_bytes_to_smc(rdev,
  446. pi->dpm_table_start +
  447. offsetof(SMU7_Fusion_DpmTable, GraphicsBootLevel),
  448. &pi->graphics_boot_level,
  449. sizeof(u8), pi->sram_end);
  450. return ret;
  451. }
  452. static void kv_program_vc(struct radeon_device *rdev)
  453. {
  454. WREG32_SMC(CG_FTV_0, 0x3FFFC100);
  455. }
  456. static void kv_clear_vc(struct radeon_device *rdev)
  457. {
  458. WREG32_SMC(CG_FTV_0, 0);
  459. }
  460. static int kv_set_divider_value(struct radeon_device *rdev,
  461. u32 index, u32 sclk)
  462. {
  463. struct kv_power_info *pi = kv_get_pi(rdev);
  464. struct atom_clock_dividers dividers;
  465. int ret;
  466. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  467. sclk, false, &dividers);
  468. if (ret)
  469. return ret;
  470. pi->graphics_level[index].SclkDid = (u8)dividers.post_div;
  471. pi->graphics_level[index].SclkFrequency = cpu_to_be32(sclk);
  472. return 0;
  473. }
  474. static u32 kv_convert_vid2_to_vid7(struct radeon_device *rdev,
  475. struct sumo_vid_mapping_table *vid_mapping_table,
  476. u32 vid_2bit)
  477. {
  478. struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
  479. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  480. u32 i;
  481. if (vddc_sclk_table && vddc_sclk_table->count) {
  482. if (vid_2bit < vddc_sclk_table->count)
  483. return vddc_sclk_table->entries[vid_2bit].v;
  484. else
  485. return vddc_sclk_table->entries[vddc_sclk_table->count - 1].v;
  486. } else {
  487. for (i = 0; i < vid_mapping_table->num_entries; i++) {
  488. if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
  489. return vid_mapping_table->entries[i].vid_7bit;
  490. }
  491. return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
  492. }
  493. }
  494. static u32 kv_convert_vid7_to_vid2(struct radeon_device *rdev,
  495. struct sumo_vid_mapping_table *vid_mapping_table,
  496. u32 vid_7bit)
  497. {
  498. struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
  499. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  500. u32 i;
  501. if (vddc_sclk_table && vddc_sclk_table->count) {
  502. for (i = 0; i < vddc_sclk_table->count; i++) {
  503. if (vddc_sclk_table->entries[i].v == vid_7bit)
  504. return i;
  505. }
  506. return vddc_sclk_table->count - 1;
  507. } else {
  508. for (i = 0; i < vid_mapping_table->num_entries; i++) {
  509. if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
  510. return vid_mapping_table->entries[i].vid_2bit;
  511. }
  512. return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
  513. }
  514. }
  515. static u16 kv_convert_8bit_index_to_voltage(struct radeon_device *rdev,
  516. u16 voltage)
  517. {
  518. return 6200 - (voltage * 25);
  519. }
  520. static u16 kv_convert_2bit_index_to_voltage(struct radeon_device *rdev,
  521. u32 vid_2bit)
  522. {
  523. struct kv_power_info *pi = kv_get_pi(rdev);
  524. u32 vid_8bit = kv_convert_vid2_to_vid7(rdev,
  525. &pi->sys_info.vid_mapping_table,
  526. vid_2bit);
  527. return kv_convert_8bit_index_to_voltage(rdev, (u16)vid_8bit);
  528. }
  529. static int kv_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
  530. {
  531. struct kv_power_info *pi = kv_get_pi(rdev);
  532. pi->graphics_level[index].VoltageDownH = (u8)pi->voltage_drop_t;
  533. pi->graphics_level[index].MinVddNb =
  534. cpu_to_be32(kv_convert_2bit_index_to_voltage(rdev, vid));
  535. return 0;
  536. }
  537. static int kv_set_at(struct radeon_device *rdev, u32 index, u32 at)
  538. {
  539. struct kv_power_info *pi = kv_get_pi(rdev);
  540. pi->graphics_level[index].AT = cpu_to_be16((u16)at);
  541. return 0;
  542. }
  543. static void kv_dpm_power_level_enable(struct radeon_device *rdev,
  544. u32 index, bool enable)
  545. {
  546. struct kv_power_info *pi = kv_get_pi(rdev);
  547. pi->graphics_level[index].EnabledForActivity = enable ? 1 : 0;
  548. }
  549. static void kv_start_dpm(struct radeon_device *rdev)
  550. {
  551. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  552. tmp |= GLOBAL_PWRMGT_EN;
  553. WREG32_SMC(GENERAL_PWRMGT, tmp);
  554. kv_smc_dpm_enable(rdev, true);
  555. }
  556. static void kv_stop_dpm(struct radeon_device *rdev)
  557. {
  558. kv_smc_dpm_enable(rdev, false);
  559. }
  560. static void kv_start_am(struct radeon_device *rdev)
  561. {
  562. u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
  563. sclk_pwrmgt_cntl &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  564. sclk_pwrmgt_cntl |= DYNAMIC_PM_EN;
  565. WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
  566. }
  567. static void kv_reset_am(struct radeon_device *rdev)
  568. {
  569. u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
  570. sclk_pwrmgt_cntl |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  571. WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
  572. }
  573. static int kv_freeze_sclk_dpm(struct radeon_device *rdev, bool freeze)
  574. {
  575. return kv_notify_message_to_smu(rdev, freeze ?
  576. PPSMC_MSG_SCLKDPM_FreezeLevel : PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  577. }
  578. static int kv_force_lowest_valid(struct radeon_device *rdev)
  579. {
  580. return kv_force_dpm_lowest(rdev);
  581. }
  582. static int kv_unforce_levels(struct radeon_device *rdev)
  583. {
  584. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
  585. return kv_notify_message_to_smu(rdev, PPSMC_MSG_NoForcedLevel);
  586. else
  587. return kv_set_enabled_levels(rdev);
  588. }
  589. static int kv_update_sclk_t(struct radeon_device *rdev)
  590. {
  591. struct kv_power_info *pi = kv_get_pi(rdev);
  592. u32 low_sclk_interrupt_t = 0;
  593. int ret = 0;
  594. if (pi->caps_sclk_throttle_low_notification) {
  595. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  596. ret = kv_copy_bytes_to_smc(rdev,
  597. pi->dpm_table_start +
  598. offsetof(SMU7_Fusion_DpmTable, LowSclkInterruptT),
  599. (u8 *)&low_sclk_interrupt_t,
  600. sizeof(u32), pi->sram_end);
  601. }
  602. return ret;
  603. }
  604. static int kv_program_bootup_state(struct radeon_device *rdev)
  605. {
  606. struct kv_power_info *pi = kv_get_pi(rdev);
  607. u32 i;
  608. struct radeon_clock_voltage_dependency_table *table =
  609. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  610. if (table && table->count) {
  611. for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
  612. if (table->entries[i].clk == pi->boot_pl.sclk)
  613. break;
  614. }
  615. pi->graphics_boot_level = (u8)i;
  616. kv_dpm_power_level_enable(rdev, i, true);
  617. } else {
  618. struct sumo_sclk_voltage_mapping_table *table =
  619. &pi->sys_info.sclk_voltage_mapping_table;
  620. if (table->num_max_dpm_entries == 0)
  621. return -EINVAL;
  622. for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
  623. if (table->entries[i].sclk_frequency == pi->boot_pl.sclk)
  624. break;
  625. }
  626. pi->graphics_boot_level = (u8)i;
  627. kv_dpm_power_level_enable(rdev, i, true);
  628. }
  629. return 0;
  630. }
  631. static int kv_enable_auto_thermal_throttling(struct radeon_device *rdev)
  632. {
  633. struct kv_power_info *pi = kv_get_pi(rdev);
  634. int ret;
  635. pi->graphics_therm_throttle_enable = 1;
  636. ret = kv_copy_bytes_to_smc(rdev,
  637. pi->dpm_table_start +
  638. offsetof(SMU7_Fusion_DpmTable, GraphicsThermThrottleEnable),
  639. &pi->graphics_therm_throttle_enable,
  640. sizeof(u8), pi->sram_end);
  641. return ret;
  642. }
  643. static int kv_upload_dpm_settings(struct radeon_device *rdev)
  644. {
  645. struct kv_power_info *pi = kv_get_pi(rdev);
  646. int ret;
  647. ret = kv_copy_bytes_to_smc(rdev,
  648. pi->dpm_table_start +
  649. offsetof(SMU7_Fusion_DpmTable, GraphicsLevel),
  650. (u8 *)&pi->graphics_level,
  651. sizeof(SMU7_Fusion_GraphicsLevel) * SMU7_MAX_LEVELS_GRAPHICS,
  652. pi->sram_end);
  653. if (ret)
  654. return ret;
  655. ret = kv_copy_bytes_to_smc(rdev,
  656. pi->dpm_table_start +
  657. offsetof(SMU7_Fusion_DpmTable, GraphicsDpmLevelCount),
  658. &pi->graphics_dpm_level_count,
  659. sizeof(u8), pi->sram_end);
  660. return ret;
  661. }
  662. static u32 kv_get_clock_difference(u32 a, u32 b)
  663. {
  664. return (a >= b) ? a - b : b - a;
  665. }
  666. static u32 kv_get_clk_bypass(struct radeon_device *rdev, u32 clk)
  667. {
  668. struct kv_power_info *pi = kv_get_pi(rdev);
  669. u32 value;
  670. if (pi->caps_enable_dfs_bypass) {
  671. if (kv_get_clock_difference(clk, 40000) < 200)
  672. value = 3;
  673. else if (kv_get_clock_difference(clk, 30000) < 200)
  674. value = 2;
  675. else if (kv_get_clock_difference(clk, 20000) < 200)
  676. value = 7;
  677. else if (kv_get_clock_difference(clk, 15000) < 200)
  678. value = 6;
  679. else if (kv_get_clock_difference(clk, 10000) < 200)
  680. value = 8;
  681. else
  682. value = 0;
  683. } else {
  684. value = 0;
  685. }
  686. return value;
  687. }
  688. static int kv_populate_uvd_table(struct radeon_device *rdev)
  689. {
  690. struct kv_power_info *pi = kv_get_pi(rdev);
  691. struct radeon_uvd_clock_voltage_dependency_table *table =
  692. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  693. struct atom_clock_dividers dividers;
  694. int ret;
  695. u32 i;
  696. if (table == NULL || table->count == 0)
  697. return 0;
  698. pi->uvd_level_count = 0;
  699. for (i = 0; i < table->count; i++) {
  700. if (pi->high_voltage_t &&
  701. (pi->high_voltage_t < table->entries[i].v))
  702. break;
  703. pi->uvd_level[i].VclkFrequency = cpu_to_be32(table->entries[i].vclk);
  704. pi->uvd_level[i].DclkFrequency = cpu_to_be32(table->entries[i].dclk);
  705. pi->uvd_level[i].MinVddNb = cpu_to_be16(table->entries[i].v);
  706. pi->uvd_level[i].VClkBypassCntl =
  707. (u8)kv_get_clk_bypass(rdev, table->entries[i].vclk);
  708. pi->uvd_level[i].DClkBypassCntl =
  709. (u8)kv_get_clk_bypass(rdev, table->entries[i].dclk);
  710. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  711. table->entries[i].vclk, false, &dividers);
  712. if (ret)
  713. return ret;
  714. pi->uvd_level[i].VclkDivider = (u8)dividers.post_div;
  715. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  716. table->entries[i].dclk, false, &dividers);
  717. if (ret)
  718. return ret;
  719. pi->uvd_level[i].DclkDivider = (u8)dividers.post_div;
  720. pi->uvd_level_count++;
  721. }
  722. ret = kv_copy_bytes_to_smc(rdev,
  723. pi->dpm_table_start +
  724. offsetof(SMU7_Fusion_DpmTable, UvdLevelCount),
  725. (u8 *)&pi->uvd_level_count,
  726. sizeof(u8), pi->sram_end);
  727. if (ret)
  728. return ret;
  729. pi->uvd_interval = 1;
  730. ret = kv_copy_bytes_to_smc(rdev,
  731. pi->dpm_table_start +
  732. offsetof(SMU7_Fusion_DpmTable, UVDInterval),
  733. &pi->uvd_interval,
  734. sizeof(u8), pi->sram_end);
  735. if (ret)
  736. return ret;
  737. ret = kv_copy_bytes_to_smc(rdev,
  738. pi->dpm_table_start +
  739. offsetof(SMU7_Fusion_DpmTable, UvdLevel),
  740. (u8 *)&pi->uvd_level,
  741. sizeof(SMU7_Fusion_UvdLevel) * SMU7_MAX_LEVELS_UVD,
  742. pi->sram_end);
  743. return ret;
  744. }
  745. static int kv_populate_vce_table(struct radeon_device *rdev)
  746. {
  747. struct kv_power_info *pi = kv_get_pi(rdev);
  748. int ret;
  749. u32 i;
  750. struct radeon_vce_clock_voltage_dependency_table *table =
  751. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  752. struct atom_clock_dividers dividers;
  753. if (table == NULL || table->count == 0)
  754. return 0;
  755. pi->vce_level_count = 0;
  756. for (i = 0; i < table->count; i++) {
  757. if (pi->high_voltage_t &&
  758. pi->high_voltage_t < table->entries[i].v)
  759. break;
  760. pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk);
  761. pi->vce_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
  762. pi->vce_level[i].ClkBypassCntl =
  763. (u8)kv_get_clk_bypass(rdev, table->entries[i].evclk);
  764. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  765. table->entries[i].evclk, false, &dividers);
  766. if (ret)
  767. return ret;
  768. pi->vce_level[i].Divider = (u8)dividers.post_div;
  769. pi->vce_level_count++;
  770. }
  771. ret = kv_copy_bytes_to_smc(rdev,
  772. pi->dpm_table_start +
  773. offsetof(SMU7_Fusion_DpmTable, VceLevelCount),
  774. (u8 *)&pi->vce_level_count,
  775. sizeof(u8),
  776. pi->sram_end);
  777. if (ret)
  778. return ret;
  779. pi->vce_interval = 1;
  780. ret = kv_copy_bytes_to_smc(rdev,
  781. pi->dpm_table_start +
  782. offsetof(SMU7_Fusion_DpmTable, VCEInterval),
  783. (u8 *)&pi->vce_interval,
  784. sizeof(u8),
  785. pi->sram_end);
  786. if (ret)
  787. return ret;
  788. ret = kv_copy_bytes_to_smc(rdev,
  789. pi->dpm_table_start +
  790. offsetof(SMU7_Fusion_DpmTable, VceLevel),
  791. (u8 *)&pi->vce_level,
  792. sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_VCE,
  793. pi->sram_end);
  794. return ret;
  795. }
  796. static int kv_populate_samu_table(struct radeon_device *rdev)
  797. {
  798. struct kv_power_info *pi = kv_get_pi(rdev);
  799. struct radeon_clock_voltage_dependency_table *table =
  800. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
  801. struct atom_clock_dividers dividers;
  802. int ret;
  803. u32 i;
  804. if (table == NULL || table->count == 0)
  805. return 0;
  806. pi->samu_level_count = 0;
  807. for (i = 0; i < table->count; i++) {
  808. if (pi->high_voltage_t &&
  809. pi->high_voltage_t < table->entries[i].v)
  810. break;
  811. pi->samu_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
  812. pi->samu_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
  813. pi->samu_level[i].ClkBypassCntl =
  814. (u8)kv_get_clk_bypass(rdev, table->entries[i].clk);
  815. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  816. table->entries[i].clk, false, &dividers);
  817. if (ret)
  818. return ret;
  819. pi->samu_level[i].Divider = (u8)dividers.post_div;
  820. pi->samu_level_count++;
  821. }
  822. ret = kv_copy_bytes_to_smc(rdev,
  823. pi->dpm_table_start +
  824. offsetof(SMU7_Fusion_DpmTable, SamuLevelCount),
  825. (u8 *)&pi->samu_level_count,
  826. sizeof(u8),
  827. pi->sram_end);
  828. if (ret)
  829. return ret;
  830. pi->samu_interval = 1;
  831. ret = kv_copy_bytes_to_smc(rdev,
  832. pi->dpm_table_start +
  833. offsetof(SMU7_Fusion_DpmTable, SAMUInterval),
  834. (u8 *)&pi->samu_interval,
  835. sizeof(u8),
  836. pi->sram_end);
  837. if (ret)
  838. return ret;
  839. ret = kv_copy_bytes_to_smc(rdev,
  840. pi->dpm_table_start +
  841. offsetof(SMU7_Fusion_DpmTable, SamuLevel),
  842. (u8 *)&pi->samu_level,
  843. sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_SAMU,
  844. pi->sram_end);
  845. if (ret)
  846. return ret;
  847. return ret;
  848. }
  849. static int kv_populate_acp_table(struct radeon_device *rdev)
  850. {
  851. struct kv_power_info *pi = kv_get_pi(rdev);
  852. struct radeon_clock_voltage_dependency_table *table =
  853. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  854. struct atom_clock_dividers dividers;
  855. int ret;
  856. u32 i;
  857. if (table == NULL || table->count == 0)
  858. return 0;
  859. pi->acp_level_count = 0;
  860. for (i = 0; i < table->count; i++) {
  861. pi->acp_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
  862. pi->acp_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
  863. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  864. table->entries[i].clk, false, &dividers);
  865. if (ret)
  866. return ret;
  867. pi->acp_level[i].Divider = (u8)dividers.post_div;
  868. pi->acp_level_count++;
  869. }
  870. ret = kv_copy_bytes_to_smc(rdev,
  871. pi->dpm_table_start +
  872. offsetof(SMU7_Fusion_DpmTable, AcpLevelCount),
  873. (u8 *)&pi->acp_level_count,
  874. sizeof(u8),
  875. pi->sram_end);
  876. if (ret)
  877. return ret;
  878. pi->acp_interval = 1;
  879. ret = kv_copy_bytes_to_smc(rdev,
  880. pi->dpm_table_start +
  881. offsetof(SMU7_Fusion_DpmTable, ACPInterval),
  882. (u8 *)&pi->acp_interval,
  883. sizeof(u8),
  884. pi->sram_end);
  885. if (ret)
  886. return ret;
  887. ret = kv_copy_bytes_to_smc(rdev,
  888. pi->dpm_table_start +
  889. offsetof(SMU7_Fusion_DpmTable, AcpLevel),
  890. (u8 *)&pi->acp_level,
  891. sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_ACP,
  892. pi->sram_end);
  893. if (ret)
  894. return ret;
  895. return ret;
  896. }
  897. static void kv_calculate_dfs_bypass_settings(struct radeon_device *rdev)
  898. {
  899. struct kv_power_info *pi = kv_get_pi(rdev);
  900. u32 i;
  901. struct radeon_clock_voltage_dependency_table *table =
  902. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  903. if (table && table->count) {
  904. for (i = 0; i < pi->graphics_dpm_level_count; i++) {
  905. if (pi->caps_enable_dfs_bypass) {
  906. if (kv_get_clock_difference(table->entries[i].clk, 40000) < 200)
  907. pi->graphics_level[i].ClkBypassCntl = 3;
  908. else if (kv_get_clock_difference(table->entries[i].clk, 30000) < 200)
  909. pi->graphics_level[i].ClkBypassCntl = 2;
  910. else if (kv_get_clock_difference(table->entries[i].clk, 26600) < 200)
  911. pi->graphics_level[i].ClkBypassCntl = 7;
  912. else if (kv_get_clock_difference(table->entries[i].clk , 20000) < 200)
  913. pi->graphics_level[i].ClkBypassCntl = 6;
  914. else if (kv_get_clock_difference(table->entries[i].clk , 10000) < 200)
  915. pi->graphics_level[i].ClkBypassCntl = 8;
  916. else
  917. pi->graphics_level[i].ClkBypassCntl = 0;
  918. } else {
  919. pi->graphics_level[i].ClkBypassCntl = 0;
  920. }
  921. }
  922. } else {
  923. struct sumo_sclk_voltage_mapping_table *table =
  924. &pi->sys_info.sclk_voltage_mapping_table;
  925. for (i = 0; i < pi->graphics_dpm_level_count; i++) {
  926. if (pi->caps_enable_dfs_bypass) {
  927. if (kv_get_clock_difference(table->entries[i].sclk_frequency, 40000) < 200)
  928. pi->graphics_level[i].ClkBypassCntl = 3;
  929. else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 30000) < 200)
  930. pi->graphics_level[i].ClkBypassCntl = 2;
  931. else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 26600) < 200)
  932. pi->graphics_level[i].ClkBypassCntl = 7;
  933. else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 20000) < 200)
  934. pi->graphics_level[i].ClkBypassCntl = 6;
  935. else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 10000) < 200)
  936. pi->graphics_level[i].ClkBypassCntl = 8;
  937. else
  938. pi->graphics_level[i].ClkBypassCntl = 0;
  939. } else {
  940. pi->graphics_level[i].ClkBypassCntl = 0;
  941. }
  942. }
  943. }
  944. }
  945. static int kv_enable_ulv(struct radeon_device *rdev, bool enable)
  946. {
  947. return kv_notify_message_to_smu(rdev, enable ?
  948. PPSMC_MSG_EnableULV : PPSMC_MSG_DisableULV);
  949. }
  950. static void kv_reset_acp_boot_level(struct radeon_device *rdev)
  951. {
  952. struct kv_power_info *pi = kv_get_pi(rdev);
  953. pi->acp_boot_level = 0xff;
  954. }
  955. static void kv_update_current_ps(struct radeon_device *rdev,
  956. struct radeon_ps *rps)
  957. {
  958. struct kv_ps *new_ps = kv_get_ps(rps);
  959. struct kv_power_info *pi = kv_get_pi(rdev);
  960. pi->current_rps = *rps;
  961. pi->current_ps = *new_ps;
  962. pi->current_rps.ps_priv = &pi->current_ps;
  963. }
  964. static void kv_update_requested_ps(struct radeon_device *rdev,
  965. struct radeon_ps *rps)
  966. {
  967. struct kv_ps *new_ps = kv_get_ps(rps);
  968. struct kv_power_info *pi = kv_get_pi(rdev);
  969. pi->requested_rps = *rps;
  970. pi->requested_ps = *new_ps;
  971. pi->requested_rps.ps_priv = &pi->requested_ps;
  972. }
  973. void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
  974. {
  975. struct kv_power_info *pi = kv_get_pi(rdev);
  976. int ret;
  977. if (pi->bapm_enable) {
  978. ret = kv_smc_bapm_enable(rdev, enable);
  979. if (ret)
  980. DRM_ERROR("kv_smc_bapm_enable failed\n");
  981. }
  982. }
  983. int kv_dpm_enable(struct radeon_device *rdev)
  984. {
  985. struct kv_power_info *pi = kv_get_pi(rdev);
  986. int ret;
  987. ret = kv_process_firmware_header(rdev);
  988. if (ret) {
  989. DRM_ERROR("kv_process_firmware_header failed\n");
  990. return ret;
  991. }
  992. kv_init_fps_limits(rdev);
  993. kv_init_graphics_levels(rdev);
  994. ret = kv_program_bootup_state(rdev);
  995. if (ret) {
  996. DRM_ERROR("kv_program_bootup_state failed\n");
  997. return ret;
  998. }
  999. kv_calculate_dfs_bypass_settings(rdev);
  1000. ret = kv_upload_dpm_settings(rdev);
  1001. if (ret) {
  1002. DRM_ERROR("kv_upload_dpm_settings failed\n");
  1003. return ret;
  1004. }
  1005. ret = kv_populate_uvd_table(rdev);
  1006. if (ret) {
  1007. DRM_ERROR("kv_populate_uvd_table failed\n");
  1008. return ret;
  1009. }
  1010. ret = kv_populate_vce_table(rdev);
  1011. if (ret) {
  1012. DRM_ERROR("kv_populate_vce_table failed\n");
  1013. return ret;
  1014. }
  1015. ret = kv_populate_samu_table(rdev);
  1016. if (ret) {
  1017. DRM_ERROR("kv_populate_samu_table failed\n");
  1018. return ret;
  1019. }
  1020. ret = kv_populate_acp_table(rdev);
  1021. if (ret) {
  1022. DRM_ERROR("kv_populate_acp_table failed\n");
  1023. return ret;
  1024. }
  1025. kv_program_vc(rdev);
  1026. #if 0
  1027. kv_initialize_hardware_cac_manager(rdev);
  1028. #endif
  1029. kv_start_am(rdev);
  1030. if (pi->enable_auto_thermal_throttling) {
  1031. ret = kv_enable_auto_thermal_throttling(rdev);
  1032. if (ret) {
  1033. DRM_ERROR("kv_enable_auto_thermal_throttling failed\n");
  1034. return ret;
  1035. }
  1036. }
  1037. ret = kv_enable_dpm_voltage_scaling(rdev);
  1038. if (ret) {
  1039. DRM_ERROR("kv_enable_dpm_voltage_scaling failed\n");
  1040. return ret;
  1041. }
  1042. ret = kv_set_dpm_interval(rdev);
  1043. if (ret) {
  1044. DRM_ERROR("kv_set_dpm_interval failed\n");
  1045. return ret;
  1046. }
  1047. ret = kv_set_dpm_boot_state(rdev);
  1048. if (ret) {
  1049. DRM_ERROR("kv_set_dpm_boot_state failed\n");
  1050. return ret;
  1051. }
  1052. ret = kv_enable_ulv(rdev, true);
  1053. if (ret) {
  1054. DRM_ERROR("kv_enable_ulv failed\n");
  1055. return ret;
  1056. }
  1057. kv_start_dpm(rdev);
  1058. ret = kv_enable_didt(rdev, true);
  1059. if (ret) {
  1060. DRM_ERROR("kv_enable_didt failed\n");
  1061. return ret;
  1062. }
  1063. ret = kv_enable_smc_cac(rdev, true);
  1064. if (ret) {
  1065. DRM_ERROR("kv_enable_smc_cac failed\n");
  1066. return ret;
  1067. }
  1068. kv_reset_acp_boot_level(rdev);
  1069. ret = kv_smc_bapm_enable(rdev, false);
  1070. if (ret) {
  1071. DRM_ERROR("kv_smc_bapm_enable failed\n");
  1072. return ret;
  1073. }
  1074. kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  1075. return ret;
  1076. }
  1077. int kv_dpm_late_enable(struct radeon_device *rdev)
  1078. {
  1079. int ret = 0;
  1080. if (rdev->irq.installed &&
  1081. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1082. ret = kv_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1083. if (ret) {
  1084. DRM_ERROR("kv_set_thermal_temperature_range failed\n");
  1085. return ret;
  1086. }
  1087. rdev->irq.dpm_thermal = true;
  1088. radeon_irq_set(rdev);
  1089. }
  1090. /* powerdown unused blocks for now */
  1091. kv_dpm_powergate_acp(rdev, true);
  1092. kv_dpm_powergate_samu(rdev, true);
  1093. kv_dpm_powergate_vce(rdev, true);
  1094. kv_dpm_powergate_uvd(rdev, true);
  1095. return ret;
  1096. }
  1097. void kv_dpm_disable(struct radeon_device *rdev)
  1098. {
  1099. kv_smc_bapm_enable(rdev, false);
  1100. /* powerup blocks */
  1101. kv_dpm_powergate_acp(rdev, false);
  1102. kv_dpm_powergate_samu(rdev, false);
  1103. kv_dpm_powergate_vce(rdev, false);
  1104. kv_dpm_powergate_uvd(rdev, false);
  1105. kv_enable_smc_cac(rdev, false);
  1106. kv_enable_didt(rdev, false);
  1107. kv_clear_vc(rdev);
  1108. kv_stop_dpm(rdev);
  1109. kv_enable_ulv(rdev, false);
  1110. kv_reset_am(rdev);
  1111. kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  1112. }
  1113. #if 0
  1114. static int kv_write_smc_soft_register(struct radeon_device *rdev,
  1115. u16 reg_offset, u32 value)
  1116. {
  1117. struct kv_power_info *pi = kv_get_pi(rdev);
  1118. return kv_copy_bytes_to_smc(rdev, pi->soft_regs_start + reg_offset,
  1119. (u8 *)&value, sizeof(u16), pi->sram_end);
  1120. }
  1121. static int kv_read_smc_soft_register(struct radeon_device *rdev,
  1122. u16 reg_offset, u32 *value)
  1123. {
  1124. struct kv_power_info *pi = kv_get_pi(rdev);
  1125. return kv_read_smc_sram_dword(rdev, pi->soft_regs_start + reg_offset,
  1126. value, pi->sram_end);
  1127. }
  1128. #endif
  1129. static void kv_init_sclk_t(struct radeon_device *rdev)
  1130. {
  1131. struct kv_power_info *pi = kv_get_pi(rdev);
  1132. pi->low_sclk_interrupt_t = 0;
  1133. }
  1134. static int kv_init_fps_limits(struct radeon_device *rdev)
  1135. {
  1136. struct kv_power_info *pi = kv_get_pi(rdev);
  1137. int ret = 0;
  1138. if (pi->caps_fps) {
  1139. u16 tmp;
  1140. tmp = 45;
  1141. pi->fps_high_t = cpu_to_be16(tmp);
  1142. ret = kv_copy_bytes_to_smc(rdev,
  1143. pi->dpm_table_start +
  1144. offsetof(SMU7_Fusion_DpmTable, FpsHighT),
  1145. (u8 *)&pi->fps_high_t,
  1146. sizeof(u16), pi->sram_end);
  1147. tmp = 30;
  1148. pi->fps_low_t = cpu_to_be16(tmp);
  1149. ret = kv_copy_bytes_to_smc(rdev,
  1150. pi->dpm_table_start +
  1151. offsetof(SMU7_Fusion_DpmTable, FpsLowT),
  1152. (u8 *)&pi->fps_low_t,
  1153. sizeof(u16), pi->sram_end);
  1154. }
  1155. return ret;
  1156. }
  1157. static void kv_init_powergate_state(struct radeon_device *rdev)
  1158. {
  1159. struct kv_power_info *pi = kv_get_pi(rdev);
  1160. pi->uvd_power_gated = false;
  1161. pi->vce_power_gated = false;
  1162. pi->samu_power_gated = false;
  1163. pi->acp_power_gated = false;
  1164. }
  1165. static int kv_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  1166. {
  1167. return kv_notify_message_to_smu(rdev, enable ?
  1168. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable);
  1169. }
  1170. static int kv_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  1171. {
  1172. return kv_notify_message_to_smu(rdev, enable ?
  1173. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable);
  1174. }
  1175. static int kv_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  1176. {
  1177. return kv_notify_message_to_smu(rdev, enable ?
  1178. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable);
  1179. }
  1180. static int kv_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  1181. {
  1182. return kv_notify_message_to_smu(rdev, enable ?
  1183. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable);
  1184. }
  1185. static int kv_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  1186. {
  1187. struct kv_power_info *pi = kv_get_pi(rdev);
  1188. struct radeon_uvd_clock_voltage_dependency_table *table =
  1189. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1190. int ret;
  1191. u32 mask;
  1192. if (!gate) {
  1193. if (table->count)
  1194. pi->uvd_boot_level = table->count - 1;
  1195. else
  1196. pi->uvd_boot_level = 0;
  1197. if (!pi->caps_uvd_dpm || pi->caps_stable_p_state) {
  1198. mask = 1 << pi->uvd_boot_level;
  1199. } else {
  1200. mask = 0x1f;
  1201. }
  1202. ret = kv_copy_bytes_to_smc(rdev,
  1203. pi->dpm_table_start +
  1204. offsetof(SMU7_Fusion_DpmTable, UvdBootLevel),
  1205. (uint8_t *)&pi->uvd_boot_level,
  1206. sizeof(u8), pi->sram_end);
  1207. if (ret)
  1208. return ret;
  1209. kv_send_msg_to_smc_with_parameter(rdev,
  1210. PPSMC_MSG_UVDDPM_SetEnabledMask,
  1211. mask);
  1212. }
  1213. return kv_enable_uvd_dpm(rdev, !gate);
  1214. }
  1215. static u8 kv_get_vce_boot_level(struct radeon_device *rdev)
  1216. {
  1217. u8 i;
  1218. struct radeon_vce_clock_voltage_dependency_table *table =
  1219. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1220. for (i = 0; i < table->count; i++) {
  1221. if (table->entries[i].evclk >= 0) /* XXX */
  1222. break;
  1223. }
  1224. return i;
  1225. }
  1226. static int kv_update_vce_dpm(struct radeon_device *rdev,
  1227. struct radeon_ps *radeon_new_state,
  1228. struct radeon_ps *radeon_current_state)
  1229. {
  1230. struct kv_power_info *pi = kv_get_pi(rdev);
  1231. struct radeon_vce_clock_voltage_dependency_table *table =
  1232. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1233. int ret;
  1234. if (radeon_new_state->evclk > 0 && radeon_current_state->evclk == 0) {
  1235. kv_dpm_powergate_vce(rdev, false);
  1236. /* turn the clocks on when encoding */
  1237. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
  1238. if (pi->caps_stable_p_state)
  1239. pi->vce_boot_level = table->count - 1;
  1240. else
  1241. pi->vce_boot_level = kv_get_vce_boot_level(rdev);
  1242. ret = kv_copy_bytes_to_smc(rdev,
  1243. pi->dpm_table_start +
  1244. offsetof(SMU7_Fusion_DpmTable, VceBootLevel),
  1245. (u8 *)&pi->vce_boot_level,
  1246. sizeof(u8),
  1247. pi->sram_end);
  1248. if (ret)
  1249. return ret;
  1250. if (pi->caps_stable_p_state)
  1251. kv_send_msg_to_smc_with_parameter(rdev,
  1252. PPSMC_MSG_VCEDPM_SetEnabledMask,
  1253. (1 << pi->vce_boot_level));
  1254. kv_enable_vce_dpm(rdev, true);
  1255. } else if (radeon_new_state->evclk == 0 && radeon_current_state->evclk > 0) {
  1256. kv_enable_vce_dpm(rdev, false);
  1257. /* turn the clocks off when not encoding */
  1258. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
  1259. kv_dpm_powergate_vce(rdev, true);
  1260. }
  1261. return 0;
  1262. }
  1263. static int kv_update_samu_dpm(struct radeon_device *rdev, bool gate)
  1264. {
  1265. struct kv_power_info *pi = kv_get_pi(rdev);
  1266. struct radeon_clock_voltage_dependency_table *table =
  1267. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
  1268. int ret;
  1269. if (!gate) {
  1270. if (pi->caps_stable_p_state)
  1271. pi->samu_boot_level = table->count - 1;
  1272. else
  1273. pi->samu_boot_level = 0;
  1274. ret = kv_copy_bytes_to_smc(rdev,
  1275. pi->dpm_table_start +
  1276. offsetof(SMU7_Fusion_DpmTable, SamuBootLevel),
  1277. (u8 *)&pi->samu_boot_level,
  1278. sizeof(u8),
  1279. pi->sram_end);
  1280. if (ret)
  1281. return ret;
  1282. if (pi->caps_stable_p_state)
  1283. kv_send_msg_to_smc_with_parameter(rdev,
  1284. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  1285. (1 << pi->samu_boot_level));
  1286. }
  1287. return kv_enable_samu_dpm(rdev, !gate);
  1288. }
  1289. static u8 kv_get_acp_boot_level(struct radeon_device *rdev)
  1290. {
  1291. u8 i;
  1292. struct radeon_clock_voltage_dependency_table *table =
  1293. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  1294. for (i = 0; i < table->count; i++) {
  1295. if (table->entries[i].clk >= 0) /* XXX */
  1296. break;
  1297. }
  1298. if (i >= table->count)
  1299. i = table->count - 1;
  1300. return i;
  1301. }
  1302. static void kv_update_acp_boot_level(struct radeon_device *rdev)
  1303. {
  1304. struct kv_power_info *pi = kv_get_pi(rdev);
  1305. u8 acp_boot_level;
  1306. if (!pi->caps_stable_p_state) {
  1307. acp_boot_level = kv_get_acp_boot_level(rdev);
  1308. if (acp_boot_level != pi->acp_boot_level) {
  1309. pi->acp_boot_level = acp_boot_level;
  1310. kv_send_msg_to_smc_with_parameter(rdev,
  1311. PPSMC_MSG_ACPDPM_SetEnabledMask,
  1312. (1 << pi->acp_boot_level));
  1313. }
  1314. }
  1315. }
  1316. static int kv_update_acp_dpm(struct radeon_device *rdev, bool gate)
  1317. {
  1318. struct kv_power_info *pi = kv_get_pi(rdev);
  1319. struct radeon_clock_voltage_dependency_table *table =
  1320. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  1321. int ret;
  1322. if (!gate) {
  1323. if (pi->caps_stable_p_state)
  1324. pi->acp_boot_level = table->count - 1;
  1325. else
  1326. pi->acp_boot_level = kv_get_acp_boot_level(rdev);
  1327. ret = kv_copy_bytes_to_smc(rdev,
  1328. pi->dpm_table_start +
  1329. offsetof(SMU7_Fusion_DpmTable, AcpBootLevel),
  1330. (u8 *)&pi->acp_boot_level,
  1331. sizeof(u8),
  1332. pi->sram_end);
  1333. if (ret)
  1334. return ret;
  1335. if (pi->caps_stable_p_state)
  1336. kv_send_msg_to_smc_with_parameter(rdev,
  1337. PPSMC_MSG_ACPDPM_SetEnabledMask,
  1338. (1 << pi->acp_boot_level));
  1339. }
  1340. return kv_enable_acp_dpm(rdev, !gate);
  1341. }
  1342. void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  1343. {
  1344. struct kv_power_info *pi = kv_get_pi(rdev);
  1345. if (pi->uvd_power_gated == gate)
  1346. return;
  1347. pi->uvd_power_gated = gate;
  1348. if (gate) {
  1349. if (pi->caps_uvd_pg) {
  1350. uvd_v1_0_stop(rdev);
  1351. cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
  1352. }
  1353. kv_update_uvd_dpm(rdev, gate);
  1354. if (pi->caps_uvd_pg)
  1355. kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerOFF);
  1356. } else {
  1357. if (pi->caps_uvd_pg) {
  1358. kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerON);
  1359. uvd_v4_2_resume(rdev);
  1360. uvd_v1_0_start(rdev);
  1361. cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
  1362. }
  1363. kv_update_uvd_dpm(rdev, gate);
  1364. }
  1365. }
  1366. static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate)
  1367. {
  1368. struct kv_power_info *pi = kv_get_pi(rdev);
  1369. if (pi->vce_power_gated == gate)
  1370. return;
  1371. pi->vce_power_gated = gate;
  1372. if (gate) {
  1373. if (pi->caps_vce_pg) {
  1374. /* XXX do we need a vce_v1_0_stop() ? */
  1375. kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerOFF);
  1376. }
  1377. } else {
  1378. if (pi->caps_vce_pg) {
  1379. kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerON);
  1380. vce_v2_0_resume(rdev);
  1381. vce_v1_0_start(rdev);
  1382. }
  1383. }
  1384. }
  1385. static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate)
  1386. {
  1387. struct kv_power_info *pi = kv_get_pi(rdev);
  1388. if (pi->samu_power_gated == gate)
  1389. return;
  1390. pi->samu_power_gated = gate;
  1391. if (gate) {
  1392. kv_update_samu_dpm(rdev, true);
  1393. if (pi->caps_samu_pg)
  1394. kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerOFF);
  1395. } else {
  1396. if (pi->caps_samu_pg)
  1397. kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerON);
  1398. kv_update_samu_dpm(rdev, false);
  1399. }
  1400. }
  1401. static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate)
  1402. {
  1403. struct kv_power_info *pi = kv_get_pi(rdev);
  1404. if (pi->acp_power_gated == gate)
  1405. return;
  1406. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
  1407. return;
  1408. pi->acp_power_gated = gate;
  1409. if (gate) {
  1410. kv_update_acp_dpm(rdev, true);
  1411. if (pi->caps_acp_pg)
  1412. kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerOFF);
  1413. } else {
  1414. if (pi->caps_acp_pg)
  1415. kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerON);
  1416. kv_update_acp_dpm(rdev, false);
  1417. }
  1418. }
  1419. static void kv_set_valid_clock_range(struct radeon_device *rdev,
  1420. struct radeon_ps *new_rps)
  1421. {
  1422. struct kv_ps *new_ps = kv_get_ps(new_rps);
  1423. struct kv_power_info *pi = kv_get_pi(rdev);
  1424. u32 i;
  1425. struct radeon_clock_voltage_dependency_table *table =
  1426. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1427. if (table && table->count) {
  1428. for (i = 0; i < pi->graphics_dpm_level_count; i++) {
  1429. if ((table->entries[i].clk >= new_ps->levels[0].sclk) ||
  1430. (i == (pi->graphics_dpm_level_count - 1))) {
  1431. pi->lowest_valid = i;
  1432. break;
  1433. }
  1434. }
  1435. for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
  1436. if (table->entries[i].clk <= new_ps->levels[new_ps->num_levels - 1].sclk)
  1437. break;
  1438. }
  1439. pi->highest_valid = i;
  1440. if (pi->lowest_valid > pi->highest_valid) {
  1441. if ((new_ps->levels[0].sclk - table->entries[pi->highest_valid].clk) >
  1442. (table->entries[pi->lowest_valid].clk - new_ps->levels[new_ps->num_levels - 1].sclk))
  1443. pi->highest_valid = pi->lowest_valid;
  1444. else
  1445. pi->lowest_valid = pi->highest_valid;
  1446. }
  1447. } else {
  1448. struct sumo_sclk_voltage_mapping_table *table =
  1449. &pi->sys_info.sclk_voltage_mapping_table;
  1450. for (i = 0; i < (int)pi->graphics_dpm_level_count; i++) {
  1451. if (table->entries[i].sclk_frequency >= new_ps->levels[0].sclk ||
  1452. i == (int)(pi->graphics_dpm_level_count - 1)) {
  1453. pi->lowest_valid = i;
  1454. break;
  1455. }
  1456. }
  1457. for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
  1458. if (table->entries[i].sclk_frequency <=
  1459. new_ps->levels[new_ps->num_levels - 1].sclk)
  1460. break;
  1461. }
  1462. pi->highest_valid = i;
  1463. if (pi->lowest_valid > pi->highest_valid) {
  1464. if ((new_ps->levels[0].sclk -
  1465. table->entries[pi->highest_valid].sclk_frequency) >
  1466. (table->entries[pi->lowest_valid].sclk_frequency -
  1467. new_ps->levels[new_ps->num_levels -1].sclk))
  1468. pi->highest_valid = pi->lowest_valid;
  1469. else
  1470. pi->lowest_valid = pi->highest_valid;
  1471. }
  1472. }
  1473. }
  1474. static int kv_update_dfs_bypass_settings(struct radeon_device *rdev,
  1475. struct radeon_ps *new_rps)
  1476. {
  1477. struct kv_ps *new_ps = kv_get_ps(new_rps);
  1478. struct kv_power_info *pi = kv_get_pi(rdev);
  1479. int ret = 0;
  1480. u8 clk_bypass_cntl;
  1481. if (pi->caps_enable_dfs_bypass) {
  1482. clk_bypass_cntl = new_ps->need_dfs_bypass ?
  1483. pi->graphics_level[pi->graphics_boot_level].ClkBypassCntl : 0;
  1484. ret = kv_copy_bytes_to_smc(rdev,
  1485. (pi->dpm_table_start +
  1486. offsetof(SMU7_Fusion_DpmTable, GraphicsLevel) +
  1487. (pi->graphics_boot_level * sizeof(SMU7_Fusion_GraphicsLevel)) +
  1488. offsetof(SMU7_Fusion_GraphicsLevel, ClkBypassCntl)),
  1489. &clk_bypass_cntl,
  1490. sizeof(u8), pi->sram_end);
  1491. }
  1492. return ret;
  1493. }
  1494. static int kv_enable_nb_dpm(struct radeon_device *rdev)
  1495. {
  1496. struct kv_power_info *pi = kv_get_pi(rdev);
  1497. int ret = 0;
  1498. if (pi->enable_nb_dpm && !pi->nb_dpm_enabled) {
  1499. ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Enable);
  1500. if (ret == 0)
  1501. pi->nb_dpm_enabled = true;
  1502. }
  1503. return ret;
  1504. }
  1505. int kv_dpm_force_performance_level(struct radeon_device *rdev,
  1506. enum radeon_dpm_forced_level level)
  1507. {
  1508. int ret;
  1509. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  1510. ret = kv_force_dpm_highest(rdev);
  1511. if (ret)
  1512. return ret;
  1513. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1514. ret = kv_force_dpm_lowest(rdev);
  1515. if (ret)
  1516. return ret;
  1517. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  1518. ret = kv_unforce_levels(rdev);
  1519. if (ret)
  1520. return ret;
  1521. }
  1522. rdev->pm.dpm.forced_level = level;
  1523. return 0;
  1524. }
  1525. int kv_dpm_pre_set_power_state(struct radeon_device *rdev)
  1526. {
  1527. struct kv_power_info *pi = kv_get_pi(rdev);
  1528. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  1529. struct radeon_ps *new_ps = &requested_ps;
  1530. kv_update_requested_ps(rdev, new_ps);
  1531. kv_apply_state_adjust_rules(rdev,
  1532. &pi->requested_rps,
  1533. &pi->current_rps);
  1534. return 0;
  1535. }
  1536. int kv_dpm_set_power_state(struct radeon_device *rdev)
  1537. {
  1538. struct kv_power_info *pi = kv_get_pi(rdev);
  1539. struct radeon_ps *new_ps = &pi->requested_rps;
  1540. struct radeon_ps *old_ps = &pi->current_rps;
  1541. int ret;
  1542. if (pi->bapm_enable) {
  1543. ret = kv_smc_bapm_enable(rdev, rdev->pm.dpm.ac_power);
  1544. if (ret) {
  1545. DRM_ERROR("kv_smc_bapm_enable failed\n");
  1546. return ret;
  1547. }
  1548. }
  1549. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
  1550. if (pi->enable_dpm) {
  1551. kv_set_valid_clock_range(rdev, new_ps);
  1552. kv_update_dfs_bypass_settings(rdev, new_ps);
  1553. ret = kv_calculate_ds_divider(rdev);
  1554. if (ret) {
  1555. DRM_ERROR("kv_calculate_ds_divider failed\n");
  1556. return ret;
  1557. }
  1558. kv_calculate_nbps_level_settings(rdev);
  1559. kv_calculate_dpm_settings(rdev);
  1560. kv_force_lowest_valid(rdev);
  1561. kv_enable_new_levels(rdev);
  1562. kv_upload_dpm_settings(rdev);
  1563. kv_program_nbps_index_settings(rdev, new_ps);
  1564. kv_unforce_levels(rdev);
  1565. kv_set_enabled_levels(rdev);
  1566. kv_force_lowest_valid(rdev);
  1567. kv_unforce_levels(rdev);
  1568. ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
  1569. if (ret) {
  1570. DRM_ERROR("kv_update_vce_dpm failed\n");
  1571. return ret;
  1572. }
  1573. kv_update_sclk_t(rdev);
  1574. if (rdev->family == CHIP_MULLINS)
  1575. kv_enable_nb_dpm(rdev);
  1576. }
  1577. } else {
  1578. if (pi->enable_dpm) {
  1579. kv_set_valid_clock_range(rdev, new_ps);
  1580. kv_update_dfs_bypass_settings(rdev, new_ps);
  1581. ret = kv_calculate_ds_divider(rdev);
  1582. if (ret) {
  1583. DRM_ERROR("kv_calculate_ds_divider failed\n");
  1584. return ret;
  1585. }
  1586. kv_calculate_nbps_level_settings(rdev);
  1587. kv_calculate_dpm_settings(rdev);
  1588. kv_freeze_sclk_dpm(rdev, true);
  1589. kv_upload_dpm_settings(rdev);
  1590. kv_program_nbps_index_settings(rdev, new_ps);
  1591. kv_freeze_sclk_dpm(rdev, false);
  1592. kv_set_enabled_levels(rdev);
  1593. ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
  1594. if (ret) {
  1595. DRM_ERROR("kv_update_vce_dpm failed\n");
  1596. return ret;
  1597. }
  1598. kv_update_acp_boot_level(rdev);
  1599. kv_update_sclk_t(rdev);
  1600. kv_enable_nb_dpm(rdev);
  1601. }
  1602. }
  1603. return 0;
  1604. }
  1605. void kv_dpm_post_set_power_state(struct radeon_device *rdev)
  1606. {
  1607. struct kv_power_info *pi = kv_get_pi(rdev);
  1608. struct radeon_ps *new_ps = &pi->requested_rps;
  1609. kv_update_current_ps(rdev, new_ps);
  1610. }
  1611. void kv_dpm_setup_asic(struct radeon_device *rdev)
  1612. {
  1613. sumo_take_smu_control(rdev, true);
  1614. kv_init_powergate_state(rdev);
  1615. kv_init_sclk_t(rdev);
  1616. }
  1617. void kv_dpm_reset_asic(struct radeon_device *rdev)
  1618. {
  1619. struct kv_power_info *pi = kv_get_pi(rdev);
  1620. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
  1621. kv_force_lowest_valid(rdev);
  1622. kv_init_graphics_levels(rdev);
  1623. kv_program_bootup_state(rdev);
  1624. kv_upload_dpm_settings(rdev);
  1625. kv_force_lowest_valid(rdev);
  1626. kv_unforce_levels(rdev);
  1627. } else {
  1628. kv_init_graphics_levels(rdev);
  1629. kv_program_bootup_state(rdev);
  1630. kv_freeze_sclk_dpm(rdev, true);
  1631. kv_upload_dpm_settings(rdev);
  1632. kv_freeze_sclk_dpm(rdev, false);
  1633. kv_set_enabled_level(rdev, pi->graphics_boot_level);
  1634. }
  1635. }
  1636. //XXX use sumo_dpm_display_configuration_changed
  1637. static void kv_construct_max_power_limits_table(struct radeon_device *rdev,
  1638. struct radeon_clock_and_voltage_limits *table)
  1639. {
  1640. struct kv_power_info *pi = kv_get_pi(rdev);
  1641. if (pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries > 0) {
  1642. int idx = pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1;
  1643. table->sclk =
  1644. pi->sys_info.sclk_voltage_mapping_table.entries[idx].sclk_frequency;
  1645. table->vddc =
  1646. kv_convert_2bit_index_to_voltage(rdev,
  1647. pi->sys_info.sclk_voltage_mapping_table.entries[idx].vid_2bit);
  1648. }
  1649. table->mclk = pi->sys_info.nbp_memory_clock[0];
  1650. }
  1651. static void kv_patch_voltage_values(struct radeon_device *rdev)
  1652. {
  1653. int i;
  1654. struct radeon_uvd_clock_voltage_dependency_table *uvd_table =
  1655. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1656. struct radeon_vce_clock_voltage_dependency_table *vce_table =
  1657. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1658. struct radeon_clock_voltage_dependency_table *samu_table =
  1659. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
  1660. struct radeon_clock_voltage_dependency_table *acp_table =
  1661. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  1662. if (uvd_table->count) {
  1663. for (i = 0; i < uvd_table->count; i++)
  1664. uvd_table->entries[i].v =
  1665. kv_convert_8bit_index_to_voltage(rdev,
  1666. uvd_table->entries[i].v);
  1667. }
  1668. if (vce_table->count) {
  1669. for (i = 0; i < vce_table->count; i++)
  1670. vce_table->entries[i].v =
  1671. kv_convert_8bit_index_to_voltage(rdev,
  1672. vce_table->entries[i].v);
  1673. }
  1674. if (samu_table->count) {
  1675. for (i = 0; i < samu_table->count; i++)
  1676. samu_table->entries[i].v =
  1677. kv_convert_8bit_index_to_voltage(rdev,
  1678. samu_table->entries[i].v);
  1679. }
  1680. if (acp_table->count) {
  1681. for (i = 0; i < acp_table->count; i++)
  1682. acp_table->entries[i].v =
  1683. kv_convert_8bit_index_to_voltage(rdev,
  1684. acp_table->entries[i].v);
  1685. }
  1686. }
  1687. static void kv_construct_boot_state(struct radeon_device *rdev)
  1688. {
  1689. struct kv_power_info *pi = kv_get_pi(rdev);
  1690. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  1691. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  1692. pi->boot_pl.ds_divider_index = 0;
  1693. pi->boot_pl.ss_divider_index = 0;
  1694. pi->boot_pl.allow_gnb_slow = 1;
  1695. pi->boot_pl.force_nbp_state = 0;
  1696. pi->boot_pl.display_wm = 0;
  1697. pi->boot_pl.vce_wm = 0;
  1698. }
  1699. static int kv_force_dpm_highest(struct radeon_device *rdev)
  1700. {
  1701. int ret;
  1702. u32 enable_mask, i;
  1703. ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
  1704. if (ret)
  1705. return ret;
  1706. for (i = SMU7_MAX_LEVELS_GRAPHICS - 1; i > 0; i--) {
  1707. if (enable_mask & (1 << i))
  1708. break;
  1709. }
  1710. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
  1711. return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
  1712. else
  1713. return kv_set_enabled_level(rdev, i);
  1714. }
  1715. static int kv_force_dpm_lowest(struct radeon_device *rdev)
  1716. {
  1717. int ret;
  1718. u32 enable_mask, i;
  1719. ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
  1720. if (ret)
  1721. return ret;
  1722. for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
  1723. if (enable_mask & (1 << i))
  1724. break;
  1725. }
  1726. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
  1727. return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
  1728. else
  1729. return kv_set_enabled_level(rdev, i);
  1730. }
  1731. static u8 kv_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1732. u32 sclk, u32 min_sclk_in_sr)
  1733. {
  1734. struct kv_power_info *pi = kv_get_pi(rdev);
  1735. u32 i;
  1736. u32 temp;
  1737. u32 min = (min_sclk_in_sr > KV_MINIMUM_ENGINE_CLOCK) ?
  1738. min_sclk_in_sr : KV_MINIMUM_ENGINE_CLOCK;
  1739. if (sclk < min)
  1740. return 0;
  1741. if (!pi->caps_sclk_ds)
  1742. return 0;
  1743. for (i = KV_MAX_DEEPSLEEP_DIVIDER_ID; i > 0; i--) {
  1744. temp = sclk / sumo_get_sleep_divider_from_id(i);
  1745. if (temp >= min)
  1746. break;
  1747. }
  1748. return (u8)i;
  1749. }
  1750. static int kv_get_high_voltage_limit(struct radeon_device *rdev, int *limit)
  1751. {
  1752. struct kv_power_info *pi = kv_get_pi(rdev);
  1753. struct radeon_clock_voltage_dependency_table *table =
  1754. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1755. int i;
  1756. if (table && table->count) {
  1757. for (i = table->count - 1; i >= 0; i--) {
  1758. if (pi->high_voltage_t &&
  1759. (kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v) <=
  1760. pi->high_voltage_t)) {
  1761. *limit = i;
  1762. return 0;
  1763. }
  1764. }
  1765. } else {
  1766. struct sumo_sclk_voltage_mapping_table *table =
  1767. &pi->sys_info.sclk_voltage_mapping_table;
  1768. for (i = table->num_max_dpm_entries - 1; i >= 0; i--) {
  1769. if (pi->high_voltage_t &&
  1770. (kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit) <=
  1771. pi->high_voltage_t)) {
  1772. *limit = i;
  1773. return 0;
  1774. }
  1775. }
  1776. }
  1777. *limit = 0;
  1778. return 0;
  1779. }
  1780. static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
  1781. struct radeon_ps *new_rps,
  1782. struct radeon_ps *old_rps)
  1783. {
  1784. struct kv_ps *ps = kv_get_ps(new_rps);
  1785. struct kv_power_info *pi = kv_get_pi(rdev);
  1786. u32 min_sclk = 10000; /* ??? */
  1787. u32 sclk, mclk = 0;
  1788. int i, limit;
  1789. bool force_high;
  1790. struct radeon_clock_voltage_dependency_table *table =
  1791. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1792. u32 stable_p_state_sclk = 0;
  1793. struct radeon_clock_and_voltage_limits *max_limits =
  1794. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1795. if (new_rps->vce_active) {
  1796. new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  1797. new_rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  1798. } else {
  1799. new_rps->evclk = 0;
  1800. new_rps->ecclk = 0;
  1801. }
  1802. mclk = max_limits->mclk;
  1803. sclk = min_sclk;
  1804. if (pi->caps_stable_p_state) {
  1805. stable_p_state_sclk = (max_limits->sclk * 75) / 100;
  1806. for (i = table->count - 1; i >= 0; i++) {
  1807. if (stable_p_state_sclk >= table->entries[i].clk) {
  1808. stable_p_state_sclk = table->entries[i].clk;
  1809. break;
  1810. }
  1811. }
  1812. if (i > 0)
  1813. stable_p_state_sclk = table->entries[0].clk;
  1814. sclk = stable_p_state_sclk;
  1815. }
  1816. if (new_rps->vce_active) {
  1817. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  1818. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  1819. }
  1820. ps->need_dfs_bypass = true;
  1821. for (i = 0; i < ps->num_levels; i++) {
  1822. if (ps->levels[i].sclk < sclk)
  1823. ps->levels[i].sclk = sclk;
  1824. }
  1825. if (table && table->count) {
  1826. for (i = 0; i < ps->num_levels; i++) {
  1827. if (pi->high_voltage_t &&
  1828. (pi->high_voltage_t <
  1829. kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
  1830. kv_get_high_voltage_limit(rdev, &limit);
  1831. ps->levels[i].sclk = table->entries[limit].clk;
  1832. }
  1833. }
  1834. } else {
  1835. struct sumo_sclk_voltage_mapping_table *table =
  1836. &pi->sys_info.sclk_voltage_mapping_table;
  1837. for (i = 0; i < ps->num_levels; i++) {
  1838. if (pi->high_voltage_t &&
  1839. (pi->high_voltage_t <
  1840. kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
  1841. kv_get_high_voltage_limit(rdev, &limit);
  1842. ps->levels[i].sclk = table->entries[limit].sclk_frequency;
  1843. }
  1844. }
  1845. }
  1846. if (pi->caps_stable_p_state) {
  1847. for (i = 0; i < ps->num_levels; i++) {
  1848. ps->levels[i].sclk = stable_p_state_sclk;
  1849. }
  1850. }
  1851. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1852. new_rps->evclk || new_rps->ecclk;
  1853. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1854. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1855. pi->battery_state = true;
  1856. else
  1857. pi->battery_state = false;
  1858. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
  1859. ps->dpm0_pg_nb_ps_lo = 0x1;
  1860. ps->dpm0_pg_nb_ps_hi = 0x0;
  1861. ps->dpmx_nb_ps_lo = 0x1;
  1862. ps->dpmx_nb_ps_hi = 0x0;
  1863. } else {
  1864. ps->dpm0_pg_nb_ps_lo = 0x3;
  1865. ps->dpm0_pg_nb_ps_hi = 0x0;
  1866. ps->dpmx_nb_ps_lo = 0x3;
  1867. ps->dpmx_nb_ps_hi = 0x0;
  1868. if (pi->sys_info.nb_dpm_enable) {
  1869. force_high = (mclk >= pi->sys_info.nbp_memory_clock[3]) ||
  1870. pi->video_start || (rdev->pm.dpm.new_active_crtc_count >= 3) ||
  1871. pi->disable_nb_ps3_in_battery;
  1872. ps->dpm0_pg_nb_ps_lo = force_high ? 0x2 : 0x3;
  1873. ps->dpm0_pg_nb_ps_hi = 0x2;
  1874. ps->dpmx_nb_ps_lo = force_high ? 0x2 : 0x3;
  1875. ps->dpmx_nb_ps_hi = 0x2;
  1876. }
  1877. }
  1878. }
  1879. static void kv_dpm_power_level_enabled_for_throttle(struct radeon_device *rdev,
  1880. u32 index, bool enable)
  1881. {
  1882. struct kv_power_info *pi = kv_get_pi(rdev);
  1883. pi->graphics_level[index].EnabledForThrottle = enable ? 1 : 0;
  1884. }
  1885. static int kv_calculate_ds_divider(struct radeon_device *rdev)
  1886. {
  1887. struct kv_power_info *pi = kv_get_pi(rdev);
  1888. u32 sclk_in_sr = 10000; /* ??? */
  1889. u32 i;
  1890. if (pi->lowest_valid > pi->highest_valid)
  1891. return -EINVAL;
  1892. for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
  1893. pi->graphics_level[i].DeepSleepDivId =
  1894. kv_get_sleep_divider_id_from_clock(rdev,
  1895. be32_to_cpu(pi->graphics_level[i].SclkFrequency),
  1896. sclk_in_sr);
  1897. }
  1898. return 0;
  1899. }
  1900. static int kv_calculate_nbps_level_settings(struct radeon_device *rdev)
  1901. {
  1902. struct kv_power_info *pi = kv_get_pi(rdev);
  1903. u32 i;
  1904. bool force_high;
  1905. struct radeon_clock_and_voltage_limits *max_limits =
  1906. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1907. u32 mclk = max_limits->mclk;
  1908. if (pi->lowest_valid > pi->highest_valid)
  1909. return -EINVAL;
  1910. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
  1911. for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
  1912. pi->graphics_level[i].GnbSlow = 1;
  1913. pi->graphics_level[i].ForceNbPs1 = 0;
  1914. pi->graphics_level[i].UpH = 0;
  1915. }
  1916. if (!pi->sys_info.nb_dpm_enable)
  1917. return 0;
  1918. force_high = ((mclk >= pi->sys_info.nbp_memory_clock[3]) ||
  1919. (rdev->pm.dpm.new_active_crtc_count >= 3) || pi->video_start);
  1920. if (force_high) {
  1921. for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
  1922. pi->graphics_level[i].GnbSlow = 0;
  1923. } else {
  1924. if (pi->battery_state)
  1925. pi->graphics_level[0].ForceNbPs1 = 1;
  1926. pi->graphics_level[1].GnbSlow = 0;
  1927. pi->graphics_level[2].GnbSlow = 0;
  1928. pi->graphics_level[3].GnbSlow = 0;
  1929. pi->graphics_level[4].GnbSlow = 0;
  1930. }
  1931. } else {
  1932. for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
  1933. pi->graphics_level[i].GnbSlow = 1;
  1934. pi->graphics_level[i].ForceNbPs1 = 0;
  1935. pi->graphics_level[i].UpH = 0;
  1936. }
  1937. if (pi->sys_info.nb_dpm_enable && pi->battery_state) {
  1938. pi->graphics_level[pi->lowest_valid].UpH = 0x28;
  1939. pi->graphics_level[pi->lowest_valid].GnbSlow = 0;
  1940. if (pi->lowest_valid != pi->highest_valid)
  1941. pi->graphics_level[pi->lowest_valid].ForceNbPs1 = 1;
  1942. }
  1943. }
  1944. return 0;
  1945. }
  1946. static int kv_calculate_dpm_settings(struct radeon_device *rdev)
  1947. {
  1948. struct kv_power_info *pi = kv_get_pi(rdev);
  1949. u32 i;
  1950. if (pi->lowest_valid > pi->highest_valid)
  1951. return -EINVAL;
  1952. for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
  1953. pi->graphics_level[i].DisplayWatermark = (i == pi->highest_valid) ? 1 : 0;
  1954. return 0;
  1955. }
  1956. static void kv_init_graphics_levels(struct radeon_device *rdev)
  1957. {
  1958. struct kv_power_info *pi = kv_get_pi(rdev);
  1959. u32 i;
  1960. struct radeon_clock_voltage_dependency_table *table =
  1961. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1962. if (table && table->count) {
  1963. u32 vid_2bit;
  1964. pi->graphics_dpm_level_count = 0;
  1965. for (i = 0; i < table->count; i++) {
  1966. if (pi->high_voltage_t &&
  1967. (pi->high_voltage_t <
  1968. kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v)))
  1969. break;
  1970. kv_set_divider_value(rdev, i, table->entries[i].clk);
  1971. vid_2bit = kv_convert_vid7_to_vid2(rdev,
  1972. &pi->sys_info.vid_mapping_table,
  1973. table->entries[i].v);
  1974. kv_set_vid(rdev, i, vid_2bit);
  1975. kv_set_at(rdev, i, pi->at[i]);
  1976. kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
  1977. pi->graphics_dpm_level_count++;
  1978. }
  1979. } else {
  1980. struct sumo_sclk_voltage_mapping_table *table =
  1981. &pi->sys_info.sclk_voltage_mapping_table;
  1982. pi->graphics_dpm_level_count = 0;
  1983. for (i = 0; i < table->num_max_dpm_entries; i++) {
  1984. if (pi->high_voltage_t &&
  1985. pi->high_voltage_t <
  1986. kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit))
  1987. break;
  1988. kv_set_divider_value(rdev, i, table->entries[i].sclk_frequency);
  1989. kv_set_vid(rdev, i, table->entries[i].vid_2bit);
  1990. kv_set_at(rdev, i, pi->at[i]);
  1991. kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
  1992. pi->graphics_dpm_level_count++;
  1993. }
  1994. }
  1995. for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++)
  1996. kv_dpm_power_level_enable(rdev, i, false);
  1997. }
  1998. static void kv_enable_new_levels(struct radeon_device *rdev)
  1999. {
  2000. struct kv_power_info *pi = kv_get_pi(rdev);
  2001. u32 i;
  2002. for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
  2003. if (i >= pi->lowest_valid && i <= pi->highest_valid)
  2004. kv_dpm_power_level_enable(rdev, i, true);
  2005. }
  2006. }
  2007. static int kv_set_enabled_level(struct radeon_device *rdev, u32 level)
  2008. {
  2009. u32 new_mask = (1 << level);
  2010. return kv_send_msg_to_smc_with_parameter(rdev,
  2011. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2012. new_mask);
  2013. }
  2014. static int kv_set_enabled_levels(struct radeon_device *rdev)
  2015. {
  2016. struct kv_power_info *pi = kv_get_pi(rdev);
  2017. u32 i, new_mask = 0;
  2018. for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
  2019. new_mask |= (1 << i);
  2020. return kv_send_msg_to_smc_with_parameter(rdev,
  2021. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2022. new_mask);
  2023. }
  2024. static void kv_program_nbps_index_settings(struct radeon_device *rdev,
  2025. struct radeon_ps *new_rps)
  2026. {
  2027. struct kv_ps *new_ps = kv_get_ps(new_rps);
  2028. struct kv_power_info *pi = kv_get_pi(rdev);
  2029. u32 nbdpmconfig1;
  2030. if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
  2031. return;
  2032. if (pi->sys_info.nb_dpm_enable) {
  2033. nbdpmconfig1 = RREG32_SMC(NB_DPM_CONFIG_1);
  2034. nbdpmconfig1 &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK |
  2035. DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
  2036. nbdpmconfig1 |= (Dpm0PgNbPsLo(new_ps->dpm0_pg_nb_ps_lo) |
  2037. Dpm0PgNbPsHi(new_ps->dpm0_pg_nb_ps_hi) |
  2038. DpmXNbPsLo(new_ps->dpmx_nb_ps_lo) |
  2039. DpmXNbPsHi(new_ps->dpmx_nb_ps_hi));
  2040. WREG32_SMC(NB_DPM_CONFIG_1, nbdpmconfig1);
  2041. }
  2042. }
  2043. static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
  2044. int min_temp, int max_temp)
  2045. {
  2046. int low_temp = 0 * 1000;
  2047. int high_temp = 255 * 1000;
  2048. u32 tmp;
  2049. if (low_temp < min_temp)
  2050. low_temp = min_temp;
  2051. if (high_temp > max_temp)
  2052. high_temp = max_temp;
  2053. if (high_temp < low_temp) {
  2054. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  2055. return -EINVAL;
  2056. }
  2057. tmp = RREG32_SMC(CG_THERMAL_INT_CTRL);
  2058. tmp &= ~(DIG_THERM_INTH_MASK | DIG_THERM_INTL_MASK);
  2059. tmp |= (DIG_THERM_INTH(49 + (high_temp / 1000)) |
  2060. DIG_THERM_INTL(49 + (low_temp / 1000)));
  2061. WREG32_SMC(CG_THERMAL_INT_CTRL, tmp);
  2062. rdev->pm.dpm.thermal.min_temp = low_temp;
  2063. rdev->pm.dpm.thermal.max_temp = high_temp;
  2064. return 0;
  2065. }
  2066. union igp_info {
  2067. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  2068. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  2069. struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
  2070. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  2071. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  2072. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  2073. };
  2074. static int kv_parse_sys_info_table(struct radeon_device *rdev)
  2075. {
  2076. struct kv_power_info *pi = kv_get_pi(rdev);
  2077. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2078. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  2079. union igp_info *igp_info;
  2080. u8 frev, crev;
  2081. u16 data_offset;
  2082. int i;
  2083. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2084. &frev, &crev, &data_offset)) {
  2085. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  2086. data_offset);
  2087. if (crev != 8) {
  2088. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  2089. return -EINVAL;
  2090. }
  2091. pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_8.ulBootUpEngineClock);
  2092. pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_8.ulBootUpUMAClock);
  2093. pi->sys_info.bootup_nb_voltage_index =
  2094. le16_to_cpu(igp_info->info_8.usBootUpNBVoltage);
  2095. if (igp_info->info_8.ucHtcTmpLmt == 0)
  2096. pi->sys_info.htc_tmp_lmt = 203;
  2097. else
  2098. pi->sys_info.htc_tmp_lmt = igp_info->info_8.ucHtcTmpLmt;
  2099. if (igp_info->info_8.ucHtcHystLmt == 0)
  2100. pi->sys_info.htc_hyst_lmt = 5;
  2101. else
  2102. pi->sys_info.htc_hyst_lmt = igp_info->info_8.ucHtcHystLmt;
  2103. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  2104. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  2105. }
  2106. if (le32_to_cpu(igp_info->info_8.ulSystemConfig) & (1 << 3))
  2107. pi->sys_info.nb_dpm_enable = true;
  2108. else
  2109. pi->sys_info.nb_dpm_enable = false;
  2110. for (i = 0; i < KV_NUM_NBPSTATES; i++) {
  2111. pi->sys_info.nbp_memory_clock[i] =
  2112. le32_to_cpu(igp_info->info_8.ulNbpStateMemclkFreq[i]);
  2113. pi->sys_info.nbp_n_clock[i] =
  2114. le32_to_cpu(igp_info->info_8.ulNbpStateNClkFreq[i]);
  2115. }
  2116. if (le32_to_cpu(igp_info->info_8.ulGPUCapInfo) &
  2117. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  2118. pi->caps_enable_dfs_bypass = true;
  2119. sumo_construct_sclk_voltage_mapping_table(rdev,
  2120. &pi->sys_info.sclk_voltage_mapping_table,
  2121. igp_info->info_8.sAvail_SCLK);
  2122. sumo_construct_vid_mapping_table(rdev,
  2123. &pi->sys_info.vid_mapping_table,
  2124. igp_info->info_8.sAvail_SCLK);
  2125. kv_construct_max_power_limits_table(rdev,
  2126. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  2127. }
  2128. return 0;
  2129. }
  2130. union power_info {
  2131. struct _ATOM_POWERPLAY_INFO info;
  2132. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  2133. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  2134. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  2135. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  2136. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  2137. };
  2138. union pplib_clock_info {
  2139. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  2140. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  2141. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  2142. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  2143. };
  2144. union pplib_power_state {
  2145. struct _ATOM_PPLIB_STATE v1;
  2146. struct _ATOM_PPLIB_STATE_V2 v2;
  2147. };
  2148. static void kv_patch_boot_state(struct radeon_device *rdev,
  2149. struct kv_ps *ps)
  2150. {
  2151. struct kv_power_info *pi = kv_get_pi(rdev);
  2152. ps->num_levels = 1;
  2153. ps->levels[0] = pi->boot_pl;
  2154. }
  2155. static void kv_parse_pplib_non_clock_info(struct radeon_device *rdev,
  2156. struct radeon_ps *rps,
  2157. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  2158. u8 table_rev)
  2159. {
  2160. struct kv_ps *ps = kv_get_ps(rps);
  2161. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  2162. rps->class = le16_to_cpu(non_clock_info->usClassification);
  2163. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  2164. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  2165. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  2166. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  2167. } else {
  2168. rps->vclk = 0;
  2169. rps->dclk = 0;
  2170. }
  2171. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2172. rdev->pm.dpm.boot_ps = rps;
  2173. kv_patch_boot_state(rdev, ps);
  2174. }
  2175. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  2176. rdev->pm.dpm.uvd_ps = rps;
  2177. }
  2178. static void kv_parse_pplib_clock_info(struct radeon_device *rdev,
  2179. struct radeon_ps *rps, int index,
  2180. union pplib_clock_info *clock_info)
  2181. {
  2182. struct kv_power_info *pi = kv_get_pi(rdev);
  2183. struct kv_ps *ps = kv_get_ps(rps);
  2184. struct kv_pl *pl = &ps->levels[index];
  2185. u32 sclk;
  2186. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2187. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2188. pl->sclk = sclk;
  2189. pl->vddc_index = clock_info->sumo.vddcIndex;
  2190. ps->num_levels = index + 1;
  2191. if (pi->caps_sclk_ds) {
  2192. pl->ds_divider_index = 5;
  2193. pl->ss_divider_index = 5;
  2194. }
  2195. }
  2196. static int kv_parse_power_table(struct radeon_device *rdev)
  2197. {
  2198. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2199. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2200. union pplib_power_state *power_state;
  2201. int i, j, k, non_clock_array_index, clock_array_index;
  2202. union pplib_clock_info *clock_info;
  2203. struct _StateArray *state_array;
  2204. struct _ClockInfoArray *clock_info_array;
  2205. struct _NonClockInfoArray *non_clock_info_array;
  2206. union power_info *power_info;
  2207. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2208. u16 data_offset;
  2209. u8 frev, crev;
  2210. u8 *power_state_offset;
  2211. struct kv_ps *ps;
  2212. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2213. &frev, &crev, &data_offset))
  2214. return -EINVAL;
  2215. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2216. state_array = (struct _StateArray *)
  2217. (mode_info->atom_context->bios + data_offset +
  2218. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  2219. clock_info_array = (struct _ClockInfoArray *)
  2220. (mode_info->atom_context->bios + data_offset +
  2221. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  2222. non_clock_info_array = (struct _NonClockInfoArray *)
  2223. (mode_info->atom_context->bios + data_offset +
  2224. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  2225. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  2226. state_array->ucNumEntries, GFP_KERNEL);
  2227. if (!rdev->pm.dpm.ps)
  2228. return -ENOMEM;
  2229. power_state_offset = (u8 *)state_array->states;
  2230. for (i = 0; i < state_array->ucNumEntries; i++) {
  2231. u8 *idx;
  2232. power_state = (union pplib_power_state *)power_state_offset;
  2233. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  2234. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2235. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2236. if (!rdev->pm.power_state[i].clock_info)
  2237. return -EINVAL;
  2238. ps = kzalloc(sizeof(struct kv_ps), GFP_KERNEL);
  2239. if (ps == NULL) {
  2240. kfree(rdev->pm.dpm.ps);
  2241. return -ENOMEM;
  2242. }
  2243. rdev->pm.dpm.ps[i].ps_priv = ps;
  2244. k = 0;
  2245. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  2246. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2247. clock_array_index = idx[j];
  2248. if (clock_array_index >= clock_info_array->ucNumEntries)
  2249. continue;
  2250. if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
  2251. break;
  2252. clock_info = (union pplib_clock_info *)
  2253. ((u8 *)&clock_info_array->clockInfo[0] +
  2254. (clock_array_index * clock_info_array->ucEntrySize));
  2255. kv_parse_pplib_clock_info(rdev,
  2256. &rdev->pm.dpm.ps[i], k,
  2257. clock_info);
  2258. k++;
  2259. }
  2260. kv_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  2261. non_clock_info,
  2262. non_clock_info_array->ucEntrySize);
  2263. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  2264. }
  2265. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  2266. /* fill in the vce power states */
  2267. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  2268. u32 sclk;
  2269. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  2270. clock_info = (union pplib_clock_info *)
  2271. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  2272. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2273. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2274. rdev->pm.dpm.vce_states[i].sclk = sclk;
  2275. rdev->pm.dpm.vce_states[i].mclk = 0;
  2276. }
  2277. return 0;
  2278. }
  2279. int kv_dpm_init(struct radeon_device *rdev)
  2280. {
  2281. struct kv_power_info *pi;
  2282. int ret, i;
  2283. pi = kzalloc(sizeof(struct kv_power_info), GFP_KERNEL);
  2284. if (pi == NULL)
  2285. return -ENOMEM;
  2286. rdev->pm.dpm.priv = pi;
  2287. ret = r600_get_platform_caps(rdev);
  2288. if (ret)
  2289. return ret;
  2290. ret = r600_parse_extended_power_table(rdev);
  2291. if (ret)
  2292. return ret;
  2293. for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
  2294. pi->at[i] = TRINITY_AT_DFLT;
  2295. pi->sram_end = SMC_RAM_END;
  2296. pi->enable_nb_dpm = true;
  2297. pi->caps_power_containment = true;
  2298. pi->caps_cac = true;
  2299. pi->enable_didt = false;
  2300. if (pi->enable_didt) {
  2301. pi->caps_sq_ramping = true;
  2302. pi->caps_db_ramping = true;
  2303. pi->caps_td_ramping = true;
  2304. pi->caps_tcp_ramping = true;
  2305. }
  2306. pi->caps_sclk_ds = true;
  2307. pi->enable_auto_thermal_throttling = true;
  2308. pi->disable_nb_ps3_in_battery = false;
  2309. pi->bapm_enable = true;
  2310. pi->voltage_drop_t = 0;
  2311. pi->caps_sclk_throttle_low_notification = false;
  2312. pi->caps_fps = false; /* true? */
  2313. pi->caps_uvd_pg = true;
  2314. pi->caps_uvd_dpm = true;
  2315. pi->caps_vce_pg = false; /* XXX true */
  2316. pi->caps_samu_pg = false;
  2317. pi->caps_acp_pg = false;
  2318. pi->caps_stable_p_state = false;
  2319. ret = kv_parse_sys_info_table(rdev);
  2320. if (ret)
  2321. return ret;
  2322. kv_patch_voltage_values(rdev);
  2323. kv_construct_boot_state(rdev);
  2324. ret = kv_parse_power_table(rdev);
  2325. if (ret)
  2326. return ret;
  2327. pi->enable_dpm = true;
  2328. return 0;
  2329. }
  2330. void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  2331. struct seq_file *m)
  2332. {
  2333. struct kv_power_info *pi = kv_get_pi(rdev);
  2334. u32 current_index =
  2335. (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
  2336. CURR_SCLK_INDEX_SHIFT;
  2337. u32 sclk, tmp;
  2338. u16 vddc;
  2339. if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
  2340. seq_printf(m, "invalid dpm profile %d\n", current_index);
  2341. } else {
  2342. sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
  2343. tmp = (RREG32_SMC(SMU_VOLTAGE_STATUS) & SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
  2344. SMU_VOLTAGE_CURRENT_LEVEL_SHIFT;
  2345. vddc = kv_convert_8bit_index_to_voltage(rdev, (u16)tmp);
  2346. seq_printf(m, "power level %d sclk: %u vddc: %u\n",
  2347. current_index, sclk, vddc);
  2348. }
  2349. }
  2350. void kv_dpm_print_power_state(struct radeon_device *rdev,
  2351. struct radeon_ps *rps)
  2352. {
  2353. int i;
  2354. struct kv_ps *ps = kv_get_ps(rps);
  2355. r600_dpm_print_class_info(rps->class, rps->class2);
  2356. r600_dpm_print_cap_info(rps->caps);
  2357. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  2358. for (i = 0; i < ps->num_levels; i++) {
  2359. struct kv_pl *pl = &ps->levels[i];
  2360. printk("\t\tpower level %d sclk: %u vddc: %u\n",
  2361. i, pl->sclk,
  2362. kv_convert_8bit_index_to_voltage(rdev, pl->vddc_index));
  2363. }
  2364. r600_dpm_print_ps_status(rdev, rps);
  2365. }
  2366. void kv_dpm_fini(struct radeon_device *rdev)
  2367. {
  2368. int i;
  2369. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  2370. kfree(rdev->pm.dpm.ps[i].ps_priv);
  2371. }
  2372. kfree(rdev->pm.dpm.ps);
  2373. kfree(rdev->pm.dpm.priv);
  2374. r600_free_extended_power_table(rdev);
  2375. }
  2376. void kv_dpm_display_configuration_changed(struct radeon_device *rdev)
  2377. {
  2378. }
  2379. u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low)
  2380. {
  2381. struct kv_power_info *pi = kv_get_pi(rdev);
  2382. struct kv_ps *requested_state = kv_get_ps(&pi->requested_rps);
  2383. if (low)
  2384. return requested_state->levels[0].sclk;
  2385. else
  2386. return requested_state->levels[requested_state->num_levels - 1].sclk;
  2387. }
  2388. u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low)
  2389. {
  2390. struct kv_power_info *pi = kv_get_pi(rdev);
  2391. return pi->sys_info.bootup_uma_clk;
  2392. }