evergreen_hdmi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. * Rafał Miłecki
  26. */
  27. #include <linux/hdmi.h>
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "evergreend.h"
  33. #include "atom.h"
  34. extern void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder);
  35. extern void dce6_afmt_write_sad_regs(struct drm_encoder *encoder);
  36. extern void dce6_afmt_select_pin(struct drm_encoder *encoder);
  37. extern void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
  38. struct drm_display_mode *mode);
  39. /*
  40. * update the N and CTS parameters for a given pixel clock rate
  41. */
  42. static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  43. {
  44. struct drm_device *dev = encoder->dev;
  45. struct radeon_device *rdev = dev->dev_private;
  46. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  49. uint32_t offset = dig->afmt->offset;
  50. WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
  51. WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
  52. WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
  53. WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
  54. WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
  55. WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
  56. }
  57. static void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
  58. struct drm_display_mode *mode)
  59. {
  60. struct radeon_device *rdev = encoder->dev->dev_private;
  61. struct drm_connector *connector;
  62. struct radeon_connector *radeon_connector = NULL;
  63. u32 tmp = 0;
  64. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  65. if (connector->encoder == encoder) {
  66. radeon_connector = to_radeon_connector(connector);
  67. break;
  68. }
  69. }
  70. if (!radeon_connector) {
  71. DRM_ERROR("Couldn't find encoder's connector\n");
  72. return;
  73. }
  74. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  75. if (connector->latency_present[1])
  76. tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
  77. AUDIO_LIPSYNC(connector->audio_latency[1]);
  78. else
  79. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  80. } else {
  81. if (connector->latency_present[0])
  82. tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
  83. AUDIO_LIPSYNC(connector->audio_latency[0]);
  84. else
  85. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  86. }
  87. WREG32(AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
  88. }
  89. static void dce4_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  90. {
  91. struct radeon_device *rdev = encoder->dev->dev_private;
  92. struct drm_connector *connector;
  93. struct radeon_connector *radeon_connector = NULL;
  94. u32 tmp;
  95. u8 *sadb;
  96. int sad_count;
  97. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  98. if (connector->encoder == encoder) {
  99. radeon_connector = to_radeon_connector(connector);
  100. break;
  101. }
  102. }
  103. if (!radeon_connector) {
  104. DRM_ERROR("Couldn't find encoder's connector\n");
  105. return;
  106. }
  107. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  108. if (sad_count <= 0) {
  109. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  110. return;
  111. }
  112. /* program the speaker allocation */
  113. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  114. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  115. /* set HDMI mode */
  116. tmp |= HDMI_CONNECTION;
  117. if (sad_count)
  118. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  119. else
  120. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  121. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  122. kfree(sadb);
  123. }
  124. static void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder)
  125. {
  126. struct radeon_device *rdev = encoder->dev->dev_private;
  127. struct drm_connector *connector;
  128. struct radeon_connector *radeon_connector = NULL;
  129. struct cea_sad *sads;
  130. int i, sad_count;
  131. static const u16 eld_reg_to_type[][2] = {
  132. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  133. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  134. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  135. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  136. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  137. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  138. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  139. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  140. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  141. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  142. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  143. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  144. };
  145. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  146. if (connector->encoder == encoder) {
  147. radeon_connector = to_radeon_connector(connector);
  148. break;
  149. }
  150. }
  151. if (!radeon_connector) {
  152. DRM_ERROR("Couldn't find encoder's connector\n");
  153. return;
  154. }
  155. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  156. if (sad_count <= 0) {
  157. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  158. return;
  159. }
  160. BUG_ON(!sads);
  161. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  162. u32 value = 0;
  163. u8 stereo_freqs = 0;
  164. int max_channels = -1;
  165. int j;
  166. for (j = 0; j < sad_count; j++) {
  167. struct cea_sad *sad = &sads[j];
  168. if (sad->format == eld_reg_to_type[i][1]) {
  169. if (sad->channels > max_channels) {
  170. value = MAX_CHANNELS(sad->channels) |
  171. DESCRIPTOR_BYTE_2(sad->byte2) |
  172. SUPPORTED_FREQUENCIES(sad->freq);
  173. max_channels = sad->channels;
  174. }
  175. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  176. stereo_freqs |= sad->freq;
  177. else
  178. break;
  179. }
  180. }
  181. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  182. WREG32(eld_reg_to_type[i][0], value);
  183. }
  184. kfree(sads);
  185. }
  186. /*
  187. * build a HDMI Video Info Frame
  188. */
  189. static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  190. void *buffer, size_t size)
  191. {
  192. struct drm_device *dev = encoder->dev;
  193. struct radeon_device *rdev = dev->dev_private;
  194. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  195. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  196. uint32_t offset = dig->afmt->offset;
  197. uint8_t *frame = buffer + 3;
  198. uint8_t *header = buffer;
  199. WREG32(AFMT_AVI_INFO0 + offset,
  200. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  201. WREG32(AFMT_AVI_INFO1 + offset,
  202. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  203. WREG32(AFMT_AVI_INFO2 + offset,
  204. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  205. WREG32(AFMT_AVI_INFO3 + offset,
  206. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  207. }
  208. static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  209. {
  210. struct drm_device *dev = encoder->dev;
  211. struct radeon_device *rdev = dev->dev_private;
  212. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  213. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  214. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  215. u32 base_rate = 24000;
  216. u32 max_ratio = clock / base_rate;
  217. u32 dto_phase;
  218. u32 dto_modulo = clock;
  219. u32 wallclock_ratio;
  220. u32 dto_cntl;
  221. if (!dig || !dig->afmt)
  222. return;
  223. if (ASIC_IS_DCE6(rdev)) {
  224. dto_phase = 24 * 1000;
  225. } else {
  226. if (max_ratio >= 8) {
  227. dto_phase = 192 * 1000;
  228. wallclock_ratio = 3;
  229. } else if (max_ratio >= 4) {
  230. dto_phase = 96 * 1000;
  231. wallclock_ratio = 2;
  232. } else if (max_ratio >= 2) {
  233. dto_phase = 48 * 1000;
  234. wallclock_ratio = 1;
  235. } else {
  236. dto_phase = 24 * 1000;
  237. wallclock_ratio = 0;
  238. }
  239. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  240. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  241. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  242. }
  243. /* XXX two dtos; generally use dto0 for hdmi */
  244. /* Express [24MHz / target pixel clock] as an exact rational
  245. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  246. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  247. */
  248. WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
  249. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  250. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  251. }
  252. /*
  253. * update the info frames with the data from the current display mode
  254. */
  255. void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  256. {
  257. struct drm_device *dev = encoder->dev;
  258. struct radeon_device *rdev = dev->dev_private;
  259. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  260. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  261. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  262. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  263. struct hdmi_avi_infoframe frame;
  264. uint32_t offset;
  265. ssize_t err;
  266. uint32_t val;
  267. int bpc = 8;
  268. if (!dig || !dig->afmt)
  269. return;
  270. /* Silent, r600_hdmi_enable will raise WARN for us */
  271. if (!dig->afmt->enabled)
  272. return;
  273. offset = dig->afmt->offset;
  274. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  275. if (encoder->crtc) {
  276. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  277. bpc = radeon_crtc->bpc;
  278. }
  279. /* disable audio prior to setting up hw */
  280. if (ASIC_IS_DCE6(rdev)) {
  281. dig->afmt->pin = dce6_audio_get_pin(rdev);
  282. dce6_audio_enable(rdev, dig->afmt->pin, false);
  283. } else {
  284. dig->afmt->pin = r600_audio_get_pin(rdev);
  285. r600_audio_enable(rdev, dig->afmt->pin, false);
  286. }
  287. evergreen_audio_set_dto(encoder, mode->clock);
  288. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  289. HDMI_NULL_SEND); /* send null packets when required */
  290. WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  291. val = RREG32(HDMI_CONTROL + offset);
  292. val &= ~HDMI_DEEP_COLOR_ENABLE;
  293. val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
  294. switch (bpc) {
  295. case 0:
  296. case 6:
  297. case 8:
  298. case 16:
  299. default:
  300. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  301. connector->name, bpc);
  302. break;
  303. case 10:
  304. val |= HDMI_DEEP_COLOR_ENABLE;
  305. val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
  306. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  307. connector->name);
  308. break;
  309. case 12:
  310. val |= HDMI_DEEP_COLOR_ENABLE;
  311. val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
  312. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  313. connector->name);
  314. break;
  315. }
  316. WREG32(HDMI_CONTROL + offset, val);
  317. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  318. HDMI_NULL_SEND | /* send null packets when required */
  319. HDMI_GC_SEND | /* send general control packets */
  320. HDMI_GC_CONT); /* send general control packets every frame */
  321. WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
  322. HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  323. HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
  324. WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
  325. AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
  326. WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
  327. HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  328. WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  329. WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
  330. HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
  331. HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  332. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  333. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  334. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  335. if (bpc > 8)
  336. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  337. HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  338. else
  339. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  340. HDMI_ACR_SOURCE | /* select SW CTS value */
  341. HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  342. evergreen_hdmi_update_ACR(encoder, mode->clock);
  343. WREG32(AFMT_60958_0 + offset,
  344. AFMT_60958_CS_CHANNEL_NUMBER_L(1));
  345. WREG32(AFMT_60958_1 + offset,
  346. AFMT_60958_CS_CHANNEL_NUMBER_R(2));
  347. WREG32(AFMT_60958_2 + offset,
  348. AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
  349. AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
  350. AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
  351. AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
  352. AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
  353. AFMT_60958_CS_CHANNEL_NUMBER_7(8));
  354. if (ASIC_IS_DCE6(rdev)) {
  355. dce6_afmt_write_speaker_allocation(encoder);
  356. } else {
  357. dce4_afmt_write_speaker_allocation(encoder);
  358. }
  359. WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
  360. AFMT_AUDIO_CHANNEL_ENABLE(0xff));
  361. /* fglrx sets 0x40 in 0x5f80 here */
  362. if (ASIC_IS_DCE6(rdev)) {
  363. dce6_afmt_select_pin(encoder);
  364. dce6_afmt_write_sad_regs(encoder);
  365. dce6_afmt_write_latency_fields(encoder, mode);
  366. } else {
  367. evergreen_hdmi_write_sad_regs(encoder);
  368. dce4_afmt_write_latency_fields(encoder, mode);
  369. }
  370. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  371. if (err < 0) {
  372. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  373. return;
  374. }
  375. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  376. if (err < 0) {
  377. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  378. return;
  379. }
  380. evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  381. WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
  382. HDMI_AVI_INFO_SEND | /* enable AVI info frames */
  383. HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
  384. WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
  385. HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
  386. ~HDMI_AVI_INFO_LINE_MASK);
  387. WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
  388. AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
  389. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  390. WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  391. WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  392. WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
  393. WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
  394. /* enable audio after to setting up hw */
  395. if (ASIC_IS_DCE6(rdev))
  396. dce6_audio_enable(rdev, dig->afmt->pin, true);
  397. else
  398. r600_audio_enable(rdev, dig->afmt->pin, true);
  399. }
  400. void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
  401. {
  402. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  403. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  404. if (!dig || !dig->afmt)
  405. return;
  406. /* Silent, r600_hdmi_enable will raise WARN for us */
  407. if (enable && dig->afmt->enabled)
  408. return;
  409. if (!enable && !dig->afmt->enabled)
  410. return;
  411. dig->afmt->enabled = enable;
  412. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  413. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  414. }