evergreen_cs.c 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. int r600_dma_cs_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples; /* unused */
  44. struct radeon_bo *cb_color_bo[12];
  45. u32 cb_color_bo_offset[12];
  46. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  47. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  48. u32 cb_color_info[12];
  49. u32 cb_color_view[12];
  50. u32 cb_color_pitch[12];
  51. u32 cb_color_slice[12];
  52. u32 cb_color_slice_idx[12];
  53. u32 cb_color_attrib[12];
  54. u32 cb_color_cmask_slice[8];/* unused */
  55. u32 cb_color_fmask_slice[8];/* unused */
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask; /* unused */
  58. u32 vgt_strmout_config;
  59. u32 vgt_strmout_buffer_config;
  60. struct radeon_bo *vgt_strmout_bo[4];
  61. u32 vgt_strmout_bo_offset[4];
  62. u32 vgt_strmout_size[4];
  63. u32 db_depth_control;
  64. u32 db_depth_view;
  65. u32 db_depth_slice;
  66. u32 db_depth_size;
  67. u32 db_z_info;
  68. u32 db_z_read_offset;
  69. u32 db_z_write_offset;
  70. struct radeon_bo *db_z_read_bo;
  71. struct radeon_bo *db_z_write_bo;
  72. u32 db_s_info;
  73. u32 db_s_read_offset;
  74. u32 db_s_write_offset;
  75. struct radeon_bo *db_s_read_bo;
  76. struct radeon_bo *db_s_write_bo;
  77. bool sx_misc_kill_all_prims;
  78. bool cb_dirty;
  79. bool db_dirty;
  80. bool streamout_dirty;
  81. u32 htile_offset;
  82. u32 htile_surface;
  83. struct radeon_bo *htile_bo;
  84. };
  85. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  86. {
  87. if (tiling_flags & RADEON_TILING_MACRO)
  88. return ARRAY_2D_TILED_THIN1;
  89. else if (tiling_flags & RADEON_TILING_MICRO)
  90. return ARRAY_1D_TILED_THIN1;
  91. else
  92. return ARRAY_LINEAR_GENERAL;
  93. }
  94. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  95. {
  96. switch (nbanks) {
  97. case 2:
  98. return ADDR_SURF_2_BANK;
  99. case 4:
  100. return ADDR_SURF_4_BANK;
  101. case 8:
  102. default:
  103. return ADDR_SURF_8_BANK;
  104. case 16:
  105. return ADDR_SURF_16_BANK;
  106. }
  107. }
  108. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  109. {
  110. int i;
  111. for (i = 0; i < 8; i++) {
  112. track->cb_color_fmask_bo[i] = NULL;
  113. track->cb_color_cmask_bo[i] = NULL;
  114. track->cb_color_cmask_slice[i] = 0;
  115. track->cb_color_fmask_slice[i] = 0;
  116. }
  117. for (i = 0; i < 12; i++) {
  118. track->cb_color_bo[i] = NULL;
  119. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  120. track->cb_color_info[i] = 0;
  121. track->cb_color_view[i] = 0xFFFFFFFF;
  122. track->cb_color_pitch[i] = 0;
  123. track->cb_color_slice[i] = 0xfffffff;
  124. track->cb_color_slice_idx[i] = 0;
  125. }
  126. track->cb_target_mask = 0xFFFFFFFF;
  127. track->cb_shader_mask = 0xFFFFFFFF;
  128. track->cb_dirty = true;
  129. track->db_depth_slice = 0xffffffff;
  130. track->db_depth_view = 0xFFFFC000;
  131. track->db_depth_size = 0xFFFFFFFF;
  132. track->db_depth_control = 0xFFFFFFFF;
  133. track->db_z_info = 0xFFFFFFFF;
  134. track->db_z_read_offset = 0xFFFFFFFF;
  135. track->db_z_write_offset = 0xFFFFFFFF;
  136. track->db_z_read_bo = NULL;
  137. track->db_z_write_bo = NULL;
  138. track->db_s_info = 0xFFFFFFFF;
  139. track->db_s_read_offset = 0xFFFFFFFF;
  140. track->db_s_write_offset = 0xFFFFFFFF;
  141. track->db_s_read_bo = NULL;
  142. track->db_s_write_bo = NULL;
  143. track->db_dirty = true;
  144. track->htile_bo = NULL;
  145. track->htile_offset = 0xFFFFFFFF;
  146. track->htile_surface = 0;
  147. for (i = 0; i < 4; i++) {
  148. track->vgt_strmout_size[i] = 0;
  149. track->vgt_strmout_bo[i] = NULL;
  150. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  151. }
  152. track->streamout_dirty = true;
  153. track->sx_misc_kill_all_prims = false;
  154. }
  155. struct eg_surface {
  156. /* value gathered from cs */
  157. unsigned nbx;
  158. unsigned nby;
  159. unsigned format;
  160. unsigned mode;
  161. unsigned nbanks;
  162. unsigned bankw;
  163. unsigned bankh;
  164. unsigned tsplit;
  165. unsigned mtilea;
  166. unsigned nsamples;
  167. /* output value */
  168. unsigned bpe;
  169. unsigned layer_size;
  170. unsigned palign;
  171. unsigned halign;
  172. unsigned long base_align;
  173. };
  174. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  175. struct eg_surface *surf,
  176. const char *prefix)
  177. {
  178. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  179. surf->base_align = surf->bpe;
  180. surf->palign = 1;
  181. surf->halign = 1;
  182. return 0;
  183. }
  184. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  185. struct eg_surface *surf,
  186. const char *prefix)
  187. {
  188. struct evergreen_cs_track *track = p->track;
  189. unsigned palign;
  190. palign = MAX(64, track->group_size / surf->bpe);
  191. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  192. surf->base_align = track->group_size;
  193. surf->palign = palign;
  194. surf->halign = 1;
  195. if (surf->nbx & (palign - 1)) {
  196. if (prefix) {
  197. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  198. __func__, __LINE__, prefix, surf->nbx, palign);
  199. }
  200. return -EINVAL;
  201. }
  202. return 0;
  203. }
  204. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  205. struct eg_surface *surf,
  206. const char *prefix)
  207. {
  208. struct evergreen_cs_track *track = p->track;
  209. unsigned palign;
  210. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  211. palign = MAX(8, palign);
  212. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  213. surf->base_align = track->group_size;
  214. surf->palign = palign;
  215. surf->halign = 8;
  216. if ((surf->nbx & (palign - 1))) {
  217. if (prefix) {
  218. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  219. __func__, __LINE__, prefix, surf->nbx, palign,
  220. track->group_size, surf->bpe, surf->nsamples);
  221. }
  222. return -EINVAL;
  223. }
  224. if ((surf->nby & (8 - 1))) {
  225. if (prefix) {
  226. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  227. __func__, __LINE__, prefix, surf->nby);
  228. }
  229. return -EINVAL;
  230. }
  231. return 0;
  232. }
  233. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  234. struct eg_surface *surf,
  235. const char *prefix)
  236. {
  237. struct evergreen_cs_track *track = p->track;
  238. unsigned palign, halign, tileb, slice_pt;
  239. unsigned mtile_pr, mtile_ps, mtileb;
  240. tileb = 64 * surf->bpe * surf->nsamples;
  241. slice_pt = 1;
  242. if (tileb > surf->tsplit) {
  243. slice_pt = tileb / surf->tsplit;
  244. }
  245. tileb = tileb / slice_pt;
  246. /* macro tile width & height */
  247. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  248. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  249. mtileb = (palign / 8) * (halign / 8) * tileb;
  250. mtile_pr = surf->nbx / palign;
  251. mtile_ps = (mtile_pr * surf->nby) / halign;
  252. surf->layer_size = mtile_ps * mtileb * slice_pt;
  253. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  254. surf->palign = palign;
  255. surf->halign = halign;
  256. if ((surf->nbx & (palign - 1))) {
  257. if (prefix) {
  258. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  259. __func__, __LINE__, prefix, surf->nbx, palign);
  260. }
  261. return -EINVAL;
  262. }
  263. if ((surf->nby & (halign - 1))) {
  264. if (prefix) {
  265. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  266. __func__, __LINE__, prefix, surf->nby, halign);
  267. }
  268. return -EINVAL;
  269. }
  270. return 0;
  271. }
  272. static int evergreen_surface_check(struct radeon_cs_parser *p,
  273. struct eg_surface *surf,
  274. const char *prefix)
  275. {
  276. /* some common value computed here */
  277. surf->bpe = r600_fmt_get_blocksize(surf->format);
  278. switch (surf->mode) {
  279. case ARRAY_LINEAR_GENERAL:
  280. return evergreen_surface_check_linear(p, surf, prefix);
  281. case ARRAY_LINEAR_ALIGNED:
  282. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  283. case ARRAY_1D_TILED_THIN1:
  284. return evergreen_surface_check_1d(p, surf, prefix);
  285. case ARRAY_2D_TILED_THIN1:
  286. return evergreen_surface_check_2d(p, surf, prefix);
  287. default:
  288. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  289. __func__, __LINE__, prefix, surf->mode);
  290. return -EINVAL;
  291. }
  292. return -EINVAL;
  293. }
  294. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  295. struct eg_surface *surf,
  296. const char *prefix)
  297. {
  298. switch (surf->mode) {
  299. case ARRAY_2D_TILED_THIN1:
  300. break;
  301. case ARRAY_LINEAR_GENERAL:
  302. case ARRAY_LINEAR_ALIGNED:
  303. case ARRAY_1D_TILED_THIN1:
  304. return 0;
  305. default:
  306. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  307. __func__, __LINE__, prefix, surf->mode);
  308. return -EINVAL;
  309. }
  310. switch (surf->nbanks) {
  311. case 0: surf->nbanks = 2; break;
  312. case 1: surf->nbanks = 4; break;
  313. case 2: surf->nbanks = 8; break;
  314. case 3: surf->nbanks = 16; break;
  315. default:
  316. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  317. __func__, __LINE__, prefix, surf->nbanks);
  318. return -EINVAL;
  319. }
  320. switch (surf->bankw) {
  321. case 0: surf->bankw = 1; break;
  322. case 1: surf->bankw = 2; break;
  323. case 2: surf->bankw = 4; break;
  324. case 3: surf->bankw = 8; break;
  325. default:
  326. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  327. __func__, __LINE__, prefix, surf->bankw);
  328. return -EINVAL;
  329. }
  330. switch (surf->bankh) {
  331. case 0: surf->bankh = 1; break;
  332. case 1: surf->bankh = 2; break;
  333. case 2: surf->bankh = 4; break;
  334. case 3: surf->bankh = 8; break;
  335. default:
  336. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  337. __func__, __LINE__, prefix, surf->bankh);
  338. return -EINVAL;
  339. }
  340. switch (surf->mtilea) {
  341. case 0: surf->mtilea = 1; break;
  342. case 1: surf->mtilea = 2; break;
  343. case 2: surf->mtilea = 4; break;
  344. case 3: surf->mtilea = 8; break;
  345. default:
  346. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  347. __func__, __LINE__, prefix, surf->mtilea);
  348. return -EINVAL;
  349. }
  350. switch (surf->tsplit) {
  351. case 0: surf->tsplit = 64; break;
  352. case 1: surf->tsplit = 128; break;
  353. case 2: surf->tsplit = 256; break;
  354. case 3: surf->tsplit = 512; break;
  355. case 4: surf->tsplit = 1024; break;
  356. case 5: surf->tsplit = 2048; break;
  357. case 6: surf->tsplit = 4096; break;
  358. default:
  359. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  360. __func__, __LINE__, prefix, surf->tsplit);
  361. return -EINVAL;
  362. }
  363. return 0;
  364. }
  365. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  366. {
  367. struct evergreen_cs_track *track = p->track;
  368. struct eg_surface surf;
  369. unsigned pitch, slice, mslice;
  370. unsigned long offset;
  371. int r;
  372. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  373. pitch = track->cb_color_pitch[id];
  374. slice = track->cb_color_slice[id];
  375. surf.nbx = (pitch + 1) * 8;
  376. surf.nby = ((slice + 1) * 64) / surf.nbx;
  377. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  378. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  379. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  380. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  381. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  382. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  383. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  384. surf.nsamples = 1;
  385. if (!r600_fmt_is_valid_color(surf.format)) {
  386. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  387. __func__, __LINE__, surf.format,
  388. id, track->cb_color_info[id]);
  389. return -EINVAL;
  390. }
  391. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  392. if (r) {
  393. return r;
  394. }
  395. r = evergreen_surface_check(p, &surf, "cb");
  396. if (r) {
  397. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  398. __func__, __LINE__, id, track->cb_color_pitch[id],
  399. track->cb_color_slice[id], track->cb_color_attrib[id],
  400. track->cb_color_info[id]);
  401. return r;
  402. }
  403. offset = track->cb_color_bo_offset[id] << 8;
  404. if (offset & (surf.base_align - 1)) {
  405. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  406. __func__, __LINE__, id, offset, surf.base_align);
  407. return -EINVAL;
  408. }
  409. offset += surf.layer_size * mslice;
  410. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  411. /* old ddx are broken they allocate bo with w*h*bpp but
  412. * program slice with ALIGN(h, 8), catch this and patch
  413. * command stream.
  414. */
  415. if (!surf.mode) {
  416. volatile u32 *ib = p->ib.ptr;
  417. unsigned long tmp, nby, bsize, size, min = 0;
  418. /* find the height the ddx wants */
  419. if (surf.nby > 8) {
  420. min = surf.nby - 8;
  421. }
  422. bsize = radeon_bo_size(track->cb_color_bo[id]);
  423. tmp = track->cb_color_bo_offset[id] << 8;
  424. for (nby = surf.nby; nby > min; nby--) {
  425. size = nby * surf.nbx * surf.bpe * surf.nsamples;
  426. if ((tmp + size * mslice) <= bsize) {
  427. break;
  428. }
  429. }
  430. if (nby > min) {
  431. surf.nby = nby;
  432. slice = ((nby * surf.nbx) / 64) - 1;
  433. if (!evergreen_surface_check(p, &surf, "cb")) {
  434. /* check if this one works */
  435. tmp += surf.layer_size * mslice;
  436. if (tmp <= bsize) {
  437. ib[track->cb_color_slice_idx[id]] = slice;
  438. goto old_ddx_ok;
  439. }
  440. }
  441. }
  442. }
  443. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  444. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  445. __func__, __LINE__, id, surf.layer_size,
  446. track->cb_color_bo_offset[id] << 8, mslice,
  447. radeon_bo_size(track->cb_color_bo[id]), slice);
  448. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  449. __func__, __LINE__, surf.nbx, surf.nby,
  450. surf.mode, surf.bpe, surf.nsamples,
  451. surf.bankw, surf.bankh,
  452. surf.tsplit, surf.mtilea);
  453. return -EINVAL;
  454. }
  455. old_ddx_ok:
  456. return 0;
  457. }
  458. static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
  459. unsigned nbx, unsigned nby)
  460. {
  461. struct evergreen_cs_track *track = p->track;
  462. unsigned long size;
  463. if (track->htile_bo == NULL) {
  464. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  465. __func__, __LINE__, track->db_z_info);
  466. return -EINVAL;
  467. }
  468. if (G_028ABC_LINEAR(track->htile_surface)) {
  469. /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
  470. nbx = round_up(nbx, 16 * 8);
  471. /* height is npipes htiles aligned == npipes * 8 pixel aligned */
  472. nby = round_up(nby, track->npipes * 8);
  473. } else {
  474. /* always assume 8x8 htile */
  475. /* align is htile align * 8, htile align vary according to
  476. * number of pipe and tile width and nby
  477. */
  478. switch (track->npipes) {
  479. case 8:
  480. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  481. nbx = round_up(nbx, 64 * 8);
  482. nby = round_up(nby, 64 * 8);
  483. break;
  484. case 4:
  485. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  486. nbx = round_up(nbx, 64 * 8);
  487. nby = round_up(nby, 32 * 8);
  488. break;
  489. case 2:
  490. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  491. nbx = round_up(nbx, 32 * 8);
  492. nby = round_up(nby, 32 * 8);
  493. break;
  494. case 1:
  495. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  496. nbx = round_up(nbx, 32 * 8);
  497. nby = round_up(nby, 16 * 8);
  498. break;
  499. default:
  500. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  501. __func__, __LINE__, track->npipes);
  502. return -EINVAL;
  503. }
  504. }
  505. /* compute number of htile */
  506. nbx = nbx >> 3;
  507. nby = nby >> 3;
  508. /* size must be aligned on npipes * 2K boundary */
  509. size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
  510. size += track->htile_offset;
  511. if (size > radeon_bo_size(track->htile_bo)) {
  512. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  513. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  514. size, nbx, nby);
  515. return -EINVAL;
  516. }
  517. return 0;
  518. }
  519. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  520. {
  521. struct evergreen_cs_track *track = p->track;
  522. struct eg_surface surf;
  523. unsigned pitch, slice, mslice;
  524. unsigned long offset;
  525. int r;
  526. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  527. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  528. slice = track->db_depth_slice;
  529. surf.nbx = (pitch + 1) * 8;
  530. surf.nby = ((slice + 1) * 64) / surf.nbx;
  531. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  532. surf.format = G_028044_FORMAT(track->db_s_info);
  533. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  534. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  535. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  536. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  537. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  538. surf.nsamples = 1;
  539. if (surf.format != 1) {
  540. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  541. __func__, __LINE__, surf.format);
  542. return -EINVAL;
  543. }
  544. /* replace by color format so we can use same code */
  545. surf.format = V_028C70_COLOR_8;
  546. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  547. if (r) {
  548. return r;
  549. }
  550. r = evergreen_surface_check(p, &surf, NULL);
  551. if (r) {
  552. /* old userspace doesn't compute proper depth/stencil alignment
  553. * check that alignment against a bigger byte per elements and
  554. * only report if that alignment is wrong too.
  555. */
  556. surf.format = V_028C70_COLOR_8_8_8_8;
  557. r = evergreen_surface_check(p, &surf, "stencil");
  558. if (r) {
  559. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  560. __func__, __LINE__, track->db_depth_size,
  561. track->db_depth_slice, track->db_s_info, track->db_z_info);
  562. }
  563. return r;
  564. }
  565. offset = track->db_s_read_offset << 8;
  566. if (offset & (surf.base_align - 1)) {
  567. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  568. __func__, __LINE__, offset, surf.base_align);
  569. return -EINVAL;
  570. }
  571. offset += surf.layer_size * mslice;
  572. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  573. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  574. "offset %ld, max layer %d, bo size %ld)\n",
  575. __func__, __LINE__, surf.layer_size,
  576. (unsigned long)track->db_s_read_offset << 8, mslice,
  577. radeon_bo_size(track->db_s_read_bo));
  578. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  579. __func__, __LINE__, track->db_depth_size,
  580. track->db_depth_slice, track->db_s_info, track->db_z_info);
  581. return -EINVAL;
  582. }
  583. offset = track->db_s_write_offset << 8;
  584. if (offset & (surf.base_align - 1)) {
  585. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  586. __func__, __LINE__, offset, surf.base_align);
  587. return -EINVAL;
  588. }
  589. offset += surf.layer_size * mslice;
  590. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  591. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  592. "offset %ld, max layer %d, bo size %ld)\n",
  593. __func__, __LINE__, surf.layer_size,
  594. (unsigned long)track->db_s_write_offset << 8, mslice,
  595. radeon_bo_size(track->db_s_write_bo));
  596. return -EINVAL;
  597. }
  598. /* hyperz */
  599. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  600. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  601. if (r) {
  602. return r;
  603. }
  604. }
  605. return 0;
  606. }
  607. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  608. {
  609. struct evergreen_cs_track *track = p->track;
  610. struct eg_surface surf;
  611. unsigned pitch, slice, mslice;
  612. unsigned long offset;
  613. int r;
  614. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  615. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  616. slice = track->db_depth_slice;
  617. surf.nbx = (pitch + 1) * 8;
  618. surf.nby = ((slice + 1) * 64) / surf.nbx;
  619. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  620. surf.format = G_028040_FORMAT(track->db_z_info);
  621. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  622. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  623. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  624. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  625. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  626. surf.nsamples = 1;
  627. switch (surf.format) {
  628. case V_028040_Z_16:
  629. surf.format = V_028C70_COLOR_16;
  630. break;
  631. case V_028040_Z_24:
  632. case V_028040_Z_32_FLOAT:
  633. surf.format = V_028C70_COLOR_8_8_8_8;
  634. break;
  635. default:
  636. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  637. __func__, __LINE__, surf.format);
  638. return -EINVAL;
  639. }
  640. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  641. if (r) {
  642. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  643. __func__, __LINE__, track->db_depth_size,
  644. track->db_depth_slice, track->db_z_info);
  645. return r;
  646. }
  647. r = evergreen_surface_check(p, &surf, "depth");
  648. if (r) {
  649. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  650. __func__, __LINE__, track->db_depth_size,
  651. track->db_depth_slice, track->db_z_info);
  652. return r;
  653. }
  654. offset = track->db_z_read_offset << 8;
  655. if (offset & (surf.base_align - 1)) {
  656. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  657. __func__, __LINE__, offset, surf.base_align);
  658. return -EINVAL;
  659. }
  660. offset += surf.layer_size * mslice;
  661. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  662. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  663. "offset %ld, max layer %d, bo size %ld)\n",
  664. __func__, __LINE__, surf.layer_size,
  665. (unsigned long)track->db_z_read_offset << 8, mslice,
  666. radeon_bo_size(track->db_z_read_bo));
  667. return -EINVAL;
  668. }
  669. offset = track->db_z_write_offset << 8;
  670. if (offset & (surf.base_align - 1)) {
  671. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  672. __func__, __LINE__, offset, surf.base_align);
  673. return -EINVAL;
  674. }
  675. offset += surf.layer_size * mslice;
  676. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  677. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  678. "offset %ld, max layer %d, bo size %ld)\n",
  679. __func__, __LINE__, surf.layer_size,
  680. (unsigned long)track->db_z_write_offset << 8, mslice,
  681. radeon_bo_size(track->db_z_write_bo));
  682. return -EINVAL;
  683. }
  684. /* hyperz */
  685. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  686. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  687. if (r) {
  688. return r;
  689. }
  690. }
  691. return 0;
  692. }
  693. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  694. struct radeon_bo *texture,
  695. struct radeon_bo *mipmap,
  696. unsigned idx)
  697. {
  698. struct eg_surface surf;
  699. unsigned long toffset, moffset;
  700. unsigned dim, llevel, mslice, width, height, depth, i;
  701. u32 texdw[8];
  702. int r;
  703. texdw[0] = radeon_get_ib_value(p, idx + 0);
  704. texdw[1] = radeon_get_ib_value(p, idx + 1);
  705. texdw[2] = radeon_get_ib_value(p, idx + 2);
  706. texdw[3] = radeon_get_ib_value(p, idx + 3);
  707. texdw[4] = radeon_get_ib_value(p, idx + 4);
  708. texdw[5] = radeon_get_ib_value(p, idx + 5);
  709. texdw[6] = radeon_get_ib_value(p, idx + 6);
  710. texdw[7] = radeon_get_ib_value(p, idx + 7);
  711. dim = G_030000_DIM(texdw[0]);
  712. llevel = G_030014_LAST_LEVEL(texdw[5]);
  713. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  714. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  715. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  716. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  717. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  718. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  719. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  720. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  721. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  722. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  723. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  724. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  725. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  726. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  727. surf.nsamples = 1;
  728. toffset = texdw[2] << 8;
  729. moffset = texdw[3] << 8;
  730. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  731. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  732. __func__, __LINE__, surf.format);
  733. return -EINVAL;
  734. }
  735. switch (dim) {
  736. case V_030000_SQ_TEX_DIM_1D:
  737. case V_030000_SQ_TEX_DIM_2D:
  738. case V_030000_SQ_TEX_DIM_CUBEMAP:
  739. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  740. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  741. depth = 1;
  742. break;
  743. case V_030000_SQ_TEX_DIM_2D_MSAA:
  744. case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  745. surf.nsamples = 1 << llevel;
  746. llevel = 0;
  747. depth = 1;
  748. break;
  749. case V_030000_SQ_TEX_DIM_3D:
  750. break;
  751. default:
  752. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  753. __func__, __LINE__, dim);
  754. return -EINVAL;
  755. }
  756. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  757. if (r) {
  758. return r;
  759. }
  760. /* align height */
  761. evergreen_surface_check(p, &surf, NULL);
  762. surf.nby = ALIGN(surf.nby, surf.halign);
  763. r = evergreen_surface_check(p, &surf, "texture");
  764. if (r) {
  765. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  766. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  767. texdw[5], texdw[6], texdw[7]);
  768. return r;
  769. }
  770. /* check texture size */
  771. if (toffset & (surf.base_align - 1)) {
  772. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  773. __func__, __LINE__, toffset, surf.base_align);
  774. return -EINVAL;
  775. }
  776. if (surf.nsamples <= 1 && moffset & (surf.base_align - 1)) {
  777. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  778. __func__, __LINE__, moffset, surf.base_align);
  779. return -EINVAL;
  780. }
  781. if (dim == SQ_TEX_DIM_3D) {
  782. toffset += surf.layer_size * depth;
  783. } else {
  784. toffset += surf.layer_size * mslice;
  785. }
  786. if (toffset > radeon_bo_size(texture)) {
  787. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  788. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  789. __func__, __LINE__, surf.layer_size,
  790. (unsigned long)texdw[2] << 8, mslice,
  791. depth, radeon_bo_size(texture),
  792. surf.nbx, surf.nby);
  793. return -EINVAL;
  794. }
  795. if (!mipmap) {
  796. if (llevel) {
  797. dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
  798. __func__, __LINE__);
  799. return -EINVAL;
  800. } else {
  801. return 0; /* everything's ok */
  802. }
  803. }
  804. /* check mipmap size */
  805. for (i = 1; i <= llevel; i++) {
  806. unsigned w, h, d;
  807. w = r600_mip_minify(width, i);
  808. h = r600_mip_minify(height, i);
  809. d = r600_mip_minify(depth, i);
  810. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  811. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  812. switch (surf.mode) {
  813. case ARRAY_2D_TILED_THIN1:
  814. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  815. surf.mode = ARRAY_1D_TILED_THIN1;
  816. }
  817. /* recompute alignment */
  818. evergreen_surface_check(p, &surf, NULL);
  819. break;
  820. case ARRAY_LINEAR_GENERAL:
  821. case ARRAY_LINEAR_ALIGNED:
  822. case ARRAY_1D_TILED_THIN1:
  823. break;
  824. default:
  825. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  826. __func__, __LINE__, surf.mode);
  827. return -EINVAL;
  828. }
  829. surf.nbx = ALIGN(surf.nbx, surf.palign);
  830. surf.nby = ALIGN(surf.nby, surf.halign);
  831. r = evergreen_surface_check(p, &surf, "mipmap");
  832. if (r) {
  833. return r;
  834. }
  835. if (dim == SQ_TEX_DIM_3D) {
  836. moffset += surf.layer_size * d;
  837. } else {
  838. moffset += surf.layer_size * mslice;
  839. }
  840. if (moffset > radeon_bo_size(mipmap)) {
  841. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  842. "offset %ld, coffset %ld, max layer %d, depth %d, "
  843. "bo size %ld) level0 (%d %d %d)\n",
  844. __func__, __LINE__, i, surf.layer_size,
  845. (unsigned long)texdw[3] << 8, moffset, mslice,
  846. d, radeon_bo_size(mipmap),
  847. width, height, depth);
  848. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  849. __func__, __LINE__, surf.nbx, surf.nby,
  850. surf.mode, surf.bpe, surf.nsamples,
  851. surf.bankw, surf.bankh,
  852. surf.tsplit, surf.mtilea);
  853. return -EINVAL;
  854. }
  855. }
  856. return 0;
  857. }
  858. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  859. {
  860. struct evergreen_cs_track *track = p->track;
  861. unsigned tmp, i;
  862. int r;
  863. unsigned buffer_mask = 0;
  864. /* check streamout */
  865. if (track->streamout_dirty && track->vgt_strmout_config) {
  866. for (i = 0; i < 4; i++) {
  867. if (track->vgt_strmout_config & (1 << i)) {
  868. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  869. }
  870. }
  871. for (i = 0; i < 4; i++) {
  872. if (buffer_mask & (1 << i)) {
  873. if (track->vgt_strmout_bo[i]) {
  874. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  875. (u64)track->vgt_strmout_size[i];
  876. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  877. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  878. i, offset,
  879. radeon_bo_size(track->vgt_strmout_bo[i]));
  880. return -EINVAL;
  881. }
  882. } else {
  883. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  884. return -EINVAL;
  885. }
  886. }
  887. }
  888. track->streamout_dirty = false;
  889. }
  890. if (track->sx_misc_kill_all_prims)
  891. return 0;
  892. /* check that we have a cb for each enabled target
  893. */
  894. if (track->cb_dirty) {
  895. tmp = track->cb_target_mask;
  896. for (i = 0; i < 8; i++) {
  897. u32 format = G_028C70_FORMAT(track->cb_color_info[i]);
  898. if (format != V_028C70_COLOR_INVALID &&
  899. (tmp >> (i * 4)) & 0xF) {
  900. /* at least one component is enabled */
  901. if (track->cb_color_bo[i] == NULL) {
  902. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  903. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  904. return -EINVAL;
  905. }
  906. /* check cb */
  907. r = evergreen_cs_track_validate_cb(p, i);
  908. if (r) {
  909. return r;
  910. }
  911. }
  912. }
  913. track->cb_dirty = false;
  914. }
  915. if (track->db_dirty) {
  916. /* Check stencil buffer */
  917. if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
  918. G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  919. r = evergreen_cs_track_validate_stencil(p);
  920. if (r)
  921. return r;
  922. }
  923. /* Check depth buffer */
  924. if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
  925. G_028800_Z_ENABLE(track->db_depth_control)) {
  926. r = evergreen_cs_track_validate_depth(p);
  927. if (r)
  928. return r;
  929. }
  930. track->db_dirty = false;
  931. }
  932. return 0;
  933. }
  934. /**
  935. * evergreen_cs_packet_parse_vline() - parse userspace VLINE packet
  936. * @parser: parser structure holding parsing context.
  937. *
  938. * This is an Evergreen(+)-specific function for parsing VLINE packets.
  939. * Real work is done by r600_cs_common_vline_parse function.
  940. * Here we just set up ASIC-specific register table and call
  941. * the common implementation function.
  942. */
  943. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  944. {
  945. static uint32_t vline_start_end[6] = {
  946. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC0_REGISTER_OFFSET,
  947. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC1_REGISTER_OFFSET,
  948. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC2_REGISTER_OFFSET,
  949. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC3_REGISTER_OFFSET,
  950. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC4_REGISTER_OFFSET,
  951. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC5_REGISTER_OFFSET
  952. };
  953. static uint32_t vline_status[6] = {
  954. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  955. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  956. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  957. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  958. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  959. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET
  960. };
  961. return r600_cs_common_vline_parse(p, vline_start_end, vline_status);
  962. }
  963. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  964. struct radeon_cs_packet *pkt,
  965. unsigned idx, unsigned reg)
  966. {
  967. int r;
  968. switch (reg) {
  969. case EVERGREEN_VLINE_START_END:
  970. r = evergreen_cs_packet_parse_vline(p);
  971. if (r) {
  972. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  973. idx, reg);
  974. return r;
  975. }
  976. break;
  977. default:
  978. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  979. reg, idx);
  980. return -EINVAL;
  981. }
  982. return 0;
  983. }
  984. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  985. struct radeon_cs_packet *pkt)
  986. {
  987. unsigned reg, i;
  988. unsigned idx;
  989. int r;
  990. idx = pkt->idx + 1;
  991. reg = pkt->reg;
  992. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  993. r = evergreen_packet0_check(p, pkt, idx, reg);
  994. if (r) {
  995. return r;
  996. }
  997. }
  998. return 0;
  999. }
  1000. /**
  1001. * evergreen_cs_check_reg() - check if register is authorized or not
  1002. * @parser: parser structure holding parsing context
  1003. * @reg: register we are testing
  1004. * @idx: index into the cs buffer
  1005. *
  1006. * This function will test against evergreen_reg_safe_bm and return 0
  1007. * if register is safe. If register is not flag as safe this function
  1008. * will test it against a list of register needind special handling.
  1009. */
  1010. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1011. {
  1012. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1013. struct radeon_cs_reloc *reloc;
  1014. u32 last_reg;
  1015. u32 m, i, tmp, *ib;
  1016. int r;
  1017. if (p->rdev->family >= CHIP_CAYMAN)
  1018. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1019. else
  1020. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1021. i = (reg >> 7);
  1022. if (i >= last_reg) {
  1023. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1024. return -EINVAL;
  1025. }
  1026. m = 1 << ((reg >> 2) & 31);
  1027. if (p->rdev->family >= CHIP_CAYMAN) {
  1028. if (!(cayman_reg_safe_bm[i] & m))
  1029. return 0;
  1030. } else {
  1031. if (!(evergreen_reg_safe_bm[i] & m))
  1032. return 0;
  1033. }
  1034. ib = p->ib.ptr;
  1035. switch (reg) {
  1036. /* force following reg to 0 in an attempt to disable out buffer
  1037. * which will need us to better understand how it works to perform
  1038. * security check on it (Jerome)
  1039. */
  1040. case SQ_ESGS_RING_SIZE:
  1041. case SQ_GSVS_RING_SIZE:
  1042. case SQ_ESTMP_RING_SIZE:
  1043. case SQ_GSTMP_RING_SIZE:
  1044. case SQ_HSTMP_RING_SIZE:
  1045. case SQ_LSTMP_RING_SIZE:
  1046. case SQ_PSTMP_RING_SIZE:
  1047. case SQ_VSTMP_RING_SIZE:
  1048. case SQ_ESGS_RING_ITEMSIZE:
  1049. case SQ_ESTMP_RING_ITEMSIZE:
  1050. case SQ_GSTMP_RING_ITEMSIZE:
  1051. case SQ_GSVS_RING_ITEMSIZE:
  1052. case SQ_GS_VERT_ITEMSIZE:
  1053. case SQ_GS_VERT_ITEMSIZE_1:
  1054. case SQ_GS_VERT_ITEMSIZE_2:
  1055. case SQ_GS_VERT_ITEMSIZE_3:
  1056. case SQ_GSVS_RING_OFFSET_1:
  1057. case SQ_GSVS_RING_OFFSET_2:
  1058. case SQ_GSVS_RING_OFFSET_3:
  1059. case SQ_HSTMP_RING_ITEMSIZE:
  1060. case SQ_LSTMP_RING_ITEMSIZE:
  1061. case SQ_PSTMP_RING_ITEMSIZE:
  1062. case SQ_VSTMP_RING_ITEMSIZE:
  1063. case VGT_TF_RING_SIZE:
  1064. /* get value to populate the IB don't remove */
  1065. /*tmp =radeon_get_ib_value(p, idx);
  1066. ib[idx] = 0;*/
  1067. break;
  1068. case SQ_ESGS_RING_BASE:
  1069. case SQ_GSVS_RING_BASE:
  1070. case SQ_ESTMP_RING_BASE:
  1071. case SQ_GSTMP_RING_BASE:
  1072. case SQ_HSTMP_RING_BASE:
  1073. case SQ_LSTMP_RING_BASE:
  1074. case SQ_PSTMP_RING_BASE:
  1075. case SQ_VSTMP_RING_BASE:
  1076. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1077. if (r) {
  1078. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1079. "0x%04X\n", reg);
  1080. return -EINVAL;
  1081. }
  1082. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1083. break;
  1084. case DB_DEPTH_CONTROL:
  1085. track->db_depth_control = radeon_get_ib_value(p, idx);
  1086. track->db_dirty = true;
  1087. break;
  1088. case CAYMAN_DB_EQAA:
  1089. if (p->rdev->family < CHIP_CAYMAN) {
  1090. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1091. "0x%04X\n", reg);
  1092. return -EINVAL;
  1093. }
  1094. break;
  1095. case CAYMAN_DB_DEPTH_INFO:
  1096. if (p->rdev->family < CHIP_CAYMAN) {
  1097. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1098. "0x%04X\n", reg);
  1099. return -EINVAL;
  1100. }
  1101. break;
  1102. case DB_Z_INFO:
  1103. track->db_z_info = radeon_get_ib_value(p, idx);
  1104. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1105. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1106. if (r) {
  1107. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1108. "0x%04X\n", reg);
  1109. return -EINVAL;
  1110. }
  1111. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1112. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1113. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1114. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1115. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  1116. unsigned bankw, bankh, mtaspect, tile_split;
  1117. evergreen_tiling_fields(reloc->tiling_flags,
  1118. &bankw, &bankh, &mtaspect,
  1119. &tile_split);
  1120. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1121. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1122. DB_BANK_WIDTH(bankw) |
  1123. DB_BANK_HEIGHT(bankh) |
  1124. DB_MACRO_TILE_ASPECT(mtaspect);
  1125. }
  1126. }
  1127. track->db_dirty = true;
  1128. break;
  1129. case DB_STENCIL_INFO:
  1130. track->db_s_info = radeon_get_ib_value(p, idx);
  1131. track->db_dirty = true;
  1132. break;
  1133. case DB_DEPTH_VIEW:
  1134. track->db_depth_view = radeon_get_ib_value(p, idx);
  1135. track->db_dirty = true;
  1136. break;
  1137. case DB_DEPTH_SIZE:
  1138. track->db_depth_size = radeon_get_ib_value(p, idx);
  1139. track->db_dirty = true;
  1140. break;
  1141. case R_02805C_DB_DEPTH_SLICE:
  1142. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1143. track->db_dirty = true;
  1144. break;
  1145. case DB_Z_READ_BASE:
  1146. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1147. if (r) {
  1148. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1149. "0x%04X\n", reg);
  1150. return -EINVAL;
  1151. }
  1152. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1153. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1154. track->db_z_read_bo = reloc->robj;
  1155. track->db_dirty = true;
  1156. break;
  1157. case DB_Z_WRITE_BASE:
  1158. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1159. if (r) {
  1160. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1161. "0x%04X\n", reg);
  1162. return -EINVAL;
  1163. }
  1164. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1165. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1166. track->db_z_write_bo = reloc->robj;
  1167. track->db_dirty = true;
  1168. break;
  1169. case DB_STENCIL_READ_BASE:
  1170. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1171. if (r) {
  1172. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1173. "0x%04X\n", reg);
  1174. return -EINVAL;
  1175. }
  1176. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1177. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1178. track->db_s_read_bo = reloc->robj;
  1179. track->db_dirty = true;
  1180. break;
  1181. case DB_STENCIL_WRITE_BASE:
  1182. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1183. if (r) {
  1184. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1185. "0x%04X\n", reg);
  1186. return -EINVAL;
  1187. }
  1188. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1189. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1190. track->db_s_write_bo = reloc->robj;
  1191. track->db_dirty = true;
  1192. break;
  1193. case VGT_STRMOUT_CONFIG:
  1194. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1195. track->streamout_dirty = true;
  1196. break;
  1197. case VGT_STRMOUT_BUFFER_CONFIG:
  1198. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1199. track->streamout_dirty = true;
  1200. break;
  1201. case VGT_STRMOUT_BUFFER_BASE_0:
  1202. case VGT_STRMOUT_BUFFER_BASE_1:
  1203. case VGT_STRMOUT_BUFFER_BASE_2:
  1204. case VGT_STRMOUT_BUFFER_BASE_3:
  1205. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1206. if (r) {
  1207. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1208. "0x%04X\n", reg);
  1209. return -EINVAL;
  1210. }
  1211. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1212. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1213. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1214. track->vgt_strmout_bo[tmp] = reloc->robj;
  1215. track->streamout_dirty = true;
  1216. break;
  1217. case VGT_STRMOUT_BUFFER_SIZE_0:
  1218. case VGT_STRMOUT_BUFFER_SIZE_1:
  1219. case VGT_STRMOUT_BUFFER_SIZE_2:
  1220. case VGT_STRMOUT_BUFFER_SIZE_3:
  1221. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1222. /* size in register is DWs, convert to bytes */
  1223. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1224. track->streamout_dirty = true;
  1225. break;
  1226. case CP_COHER_BASE:
  1227. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1228. if (r) {
  1229. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1230. "0x%04X\n", reg);
  1231. return -EINVAL;
  1232. }
  1233. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1234. case CB_TARGET_MASK:
  1235. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1236. track->cb_dirty = true;
  1237. break;
  1238. case CB_SHADER_MASK:
  1239. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1240. track->cb_dirty = true;
  1241. break;
  1242. case PA_SC_AA_CONFIG:
  1243. if (p->rdev->family >= CHIP_CAYMAN) {
  1244. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1245. "0x%04X\n", reg);
  1246. return -EINVAL;
  1247. }
  1248. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1249. track->nsamples = 1 << tmp;
  1250. break;
  1251. case CAYMAN_PA_SC_AA_CONFIG:
  1252. if (p->rdev->family < CHIP_CAYMAN) {
  1253. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1254. "0x%04X\n", reg);
  1255. return -EINVAL;
  1256. }
  1257. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1258. track->nsamples = 1 << tmp;
  1259. break;
  1260. case CB_COLOR0_VIEW:
  1261. case CB_COLOR1_VIEW:
  1262. case CB_COLOR2_VIEW:
  1263. case CB_COLOR3_VIEW:
  1264. case CB_COLOR4_VIEW:
  1265. case CB_COLOR5_VIEW:
  1266. case CB_COLOR6_VIEW:
  1267. case CB_COLOR7_VIEW:
  1268. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1269. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1270. track->cb_dirty = true;
  1271. break;
  1272. case CB_COLOR8_VIEW:
  1273. case CB_COLOR9_VIEW:
  1274. case CB_COLOR10_VIEW:
  1275. case CB_COLOR11_VIEW:
  1276. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1277. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1278. track->cb_dirty = true;
  1279. break;
  1280. case CB_COLOR0_INFO:
  1281. case CB_COLOR1_INFO:
  1282. case CB_COLOR2_INFO:
  1283. case CB_COLOR3_INFO:
  1284. case CB_COLOR4_INFO:
  1285. case CB_COLOR5_INFO:
  1286. case CB_COLOR6_INFO:
  1287. case CB_COLOR7_INFO:
  1288. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1289. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1290. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1291. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1292. if (r) {
  1293. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1294. "0x%04X\n", reg);
  1295. return -EINVAL;
  1296. }
  1297. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1298. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1299. }
  1300. track->cb_dirty = true;
  1301. break;
  1302. case CB_COLOR8_INFO:
  1303. case CB_COLOR9_INFO:
  1304. case CB_COLOR10_INFO:
  1305. case CB_COLOR11_INFO:
  1306. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1307. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1308. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1309. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1310. if (r) {
  1311. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1312. "0x%04X\n", reg);
  1313. return -EINVAL;
  1314. }
  1315. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1316. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1317. }
  1318. track->cb_dirty = true;
  1319. break;
  1320. case CB_COLOR0_PITCH:
  1321. case CB_COLOR1_PITCH:
  1322. case CB_COLOR2_PITCH:
  1323. case CB_COLOR3_PITCH:
  1324. case CB_COLOR4_PITCH:
  1325. case CB_COLOR5_PITCH:
  1326. case CB_COLOR6_PITCH:
  1327. case CB_COLOR7_PITCH:
  1328. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1329. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1330. track->cb_dirty = true;
  1331. break;
  1332. case CB_COLOR8_PITCH:
  1333. case CB_COLOR9_PITCH:
  1334. case CB_COLOR10_PITCH:
  1335. case CB_COLOR11_PITCH:
  1336. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1337. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1338. track->cb_dirty = true;
  1339. break;
  1340. case CB_COLOR0_SLICE:
  1341. case CB_COLOR1_SLICE:
  1342. case CB_COLOR2_SLICE:
  1343. case CB_COLOR3_SLICE:
  1344. case CB_COLOR4_SLICE:
  1345. case CB_COLOR5_SLICE:
  1346. case CB_COLOR6_SLICE:
  1347. case CB_COLOR7_SLICE:
  1348. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1349. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1350. track->cb_color_slice_idx[tmp] = idx;
  1351. track->cb_dirty = true;
  1352. break;
  1353. case CB_COLOR8_SLICE:
  1354. case CB_COLOR9_SLICE:
  1355. case CB_COLOR10_SLICE:
  1356. case CB_COLOR11_SLICE:
  1357. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1358. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1359. track->cb_color_slice_idx[tmp] = idx;
  1360. track->cb_dirty = true;
  1361. break;
  1362. case CB_COLOR0_ATTRIB:
  1363. case CB_COLOR1_ATTRIB:
  1364. case CB_COLOR2_ATTRIB:
  1365. case CB_COLOR3_ATTRIB:
  1366. case CB_COLOR4_ATTRIB:
  1367. case CB_COLOR5_ATTRIB:
  1368. case CB_COLOR6_ATTRIB:
  1369. case CB_COLOR7_ATTRIB:
  1370. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1371. if (r) {
  1372. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1373. "0x%04X\n", reg);
  1374. return -EINVAL;
  1375. }
  1376. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1377. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  1378. unsigned bankw, bankh, mtaspect, tile_split;
  1379. evergreen_tiling_fields(reloc->tiling_flags,
  1380. &bankw, &bankh, &mtaspect,
  1381. &tile_split);
  1382. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1383. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1384. CB_BANK_WIDTH(bankw) |
  1385. CB_BANK_HEIGHT(bankh) |
  1386. CB_MACRO_TILE_ASPECT(mtaspect);
  1387. }
  1388. }
  1389. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1390. track->cb_color_attrib[tmp] = ib[idx];
  1391. track->cb_dirty = true;
  1392. break;
  1393. case CB_COLOR8_ATTRIB:
  1394. case CB_COLOR9_ATTRIB:
  1395. case CB_COLOR10_ATTRIB:
  1396. case CB_COLOR11_ATTRIB:
  1397. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1398. if (r) {
  1399. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1400. "0x%04X\n", reg);
  1401. return -EINVAL;
  1402. }
  1403. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1404. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  1405. unsigned bankw, bankh, mtaspect, tile_split;
  1406. evergreen_tiling_fields(reloc->tiling_flags,
  1407. &bankw, &bankh, &mtaspect,
  1408. &tile_split);
  1409. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1410. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1411. CB_BANK_WIDTH(bankw) |
  1412. CB_BANK_HEIGHT(bankh) |
  1413. CB_MACRO_TILE_ASPECT(mtaspect);
  1414. }
  1415. }
  1416. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1417. track->cb_color_attrib[tmp] = ib[idx];
  1418. track->cb_dirty = true;
  1419. break;
  1420. case CB_COLOR0_FMASK:
  1421. case CB_COLOR1_FMASK:
  1422. case CB_COLOR2_FMASK:
  1423. case CB_COLOR3_FMASK:
  1424. case CB_COLOR4_FMASK:
  1425. case CB_COLOR5_FMASK:
  1426. case CB_COLOR6_FMASK:
  1427. case CB_COLOR7_FMASK:
  1428. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1429. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1430. if (r) {
  1431. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1432. return -EINVAL;
  1433. }
  1434. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1435. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1436. break;
  1437. case CB_COLOR0_CMASK:
  1438. case CB_COLOR1_CMASK:
  1439. case CB_COLOR2_CMASK:
  1440. case CB_COLOR3_CMASK:
  1441. case CB_COLOR4_CMASK:
  1442. case CB_COLOR5_CMASK:
  1443. case CB_COLOR6_CMASK:
  1444. case CB_COLOR7_CMASK:
  1445. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1446. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1447. if (r) {
  1448. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1449. return -EINVAL;
  1450. }
  1451. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1452. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1453. break;
  1454. case CB_COLOR0_FMASK_SLICE:
  1455. case CB_COLOR1_FMASK_SLICE:
  1456. case CB_COLOR2_FMASK_SLICE:
  1457. case CB_COLOR3_FMASK_SLICE:
  1458. case CB_COLOR4_FMASK_SLICE:
  1459. case CB_COLOR5_FMASK_SLICE:
  1460. case CB_COLOR6_FMASK_SLICE:
  1461. case CB_COLOR7_FMASK_SLICE:
  1462. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1463. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1464. break;
  1465. case CB_COLOR0_CMASK_SLICE:
  1466. case CB_COLOR1_CMASK_SLICE:
  1467. case CB_COLOR2_CMASK_SLICE:
  1468. case CB_COLOR3_CMASK_SLICE:
  1469. case CB_COLOR4_CMASK_SLICE:
  1470. case CB_COLOR5_CMASK_SLICE:
  1471. case CB_COLOR6_CMASK_SLICE:
  1472. case CB_COLOR7_CMASK_SLICE:
  1473. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1474. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1475. break;
  1476. case CB_COLOR0_BASE:
  1477. case CB_COLOR1_BASE:
  1478. case CB_COLOR2_BASE:
  1479. case CB_COLOR3_BASE:
  1480. case CB_COLOR4_BASE:
  1481. case CB_COLOR5_BASE:
  1482. case CB_COLOR6_BASE:
  1483. case CB_COLOR7_BASE:
  1484. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1485. if (r) {
  1486. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1487. "0x%04X\n", reg);
  1488. return -EINVAL;
  1489. }
  1490. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1491. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1492. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1493. track->cb_color_bo[tmp] = reloc->robj;
  1494. track->cb_dirty = true;
  1495. break;
  1496. case CB_COLOR8_BASE:
  1497. case CB_COLOR9_BASE:
  1498. case CB_COLOR10_BASE:
  1499. case CB_COLOR11_BASE:
  1500. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1501. if (r) {
  1502. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1503. "0x%04X\n", reg);
  1504. return -EINVAL;
  1505. }
  1506. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1507. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1508. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1509. track->cb_color_bo[tmp] = reloc->robj;
  1510. track->cb_dirty = true;
  1511. break;
  1512. case DB_HTILE_DATA_BASE:
  1513. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1514. if (r) {
  1515. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1516. "0x%04X\n", reg);
  1517. return -EINVAL;
  1518. }
  1519. track->htile_offset = radeon_get_ib_value(p, idx);
  1520. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1521. track->htile_bo = reloc->robj;
  1522. track->db_dirty = true;
  1523. break;
  1524. case DB_HTILE_SURFACE:
  1525. /* 8x8 only */
  1526. track->htile_surface = radeon_get_ib_value(p, idx);
  1527. /* force 8x8 htile width and height */
  1528. ib[idx] |= 3;
  1529. track->db_dirty = true;
  1530. break;
  1531. case CB_IMMED0_BASE:
  1532. case CB_IMMED1_BASE:
  1533. case CB_IMMED2_BASE:
  1534. case CB_IMMED3_BASE:
  1535. case CB_IMMED4_BASE:
  1536. case CB_IMMED5_BASE:
  1537. case CB_IMMED6_BASE:
  1538. case CB_IMMED7_BASE:
  1539. case CB_IMMED8_BASE:
  1540. case CB_IMMED9_BASE:
  1541. case CB_IMMED10_BASE:
  1542. case CB_IMMED11_BASE:
  1543. case SQ_PGM_START_FS:
  1544. case SQ_PGM_START_ES:
  1545. case SQ_PGM_START_VS:
  1546. case SQ_PGM_START_GS:
  1547. case SQ_PGM_START_PS:
  1548. case SQ_PGM_START_HS:
  1549. case SQ_PGM_START_LS:
  1550. case SQ_CONST_MEM_BASE:
  1551. case SQ_ALU_CONST_CACHE_GS_0:
  1552. case SQ_ALU_CONST_CACHE_GS_1:
  1553. case SQ_ALU_CONST_CACHE_GS_2:
  1554. case SQ_ALU_CONST_CACHE_GS_3:
  1555. case SQ_ALU_CONST_CACHE_GS_4:
  1556. case SQ_ALU_CONST_CACHE_GS_5:
  1557. case SQ_ALU_CONST_CACHE_GS_6:
  1558. case SQ_ALU_CONST_CACHE_GS_7:
  1559. case SQ_ALU_CONST_CACHE_GS_8:
  1560. case SQ_ALU_CONST_CACHE_GS_9:
  1561. case SQ_ALU_CONST_CACHE_GS_10:
  1562. case SQ_ALU_CONST_CACHE_GS_11:
  1563. case SQ_ALU_CONST_CACHE_GS_12:
  1564. case SQ_ALU_CONST_CACHE_GS_13:
  1565. case SQ_ALU_CONST_CACHE_GS_14:
  1566. case SQ_ALU_CONST_CACHE_GS_15:
  1567. case SQ_ALU_CONST_CACHE_PS_0:
  1568. case SQ_ALU_CONST_CACHE_PS_1:
  1569. case SQ_ALU_CONST_CACHE_PS_2:
  1570. case SQ_ALU_CONST_CACHE_PS_3:
  1571. case SQ_ALU_CONST_CACHE_PS_4:
  1572. case SQ_ALU_CONST_CACHE_PS_5:
  1573. case SQ_ALU_CONST_CACHE_PS_6:
  1574. case SQ_ALU_CONST_CACHE_PS_7:
  1575. case SQ_ALU_CONST_CACHE_PS_8:
  1576. case SQ_ALU_CONST_CACHE_PS_9:
  1577. case SQ_ALU_CONST_CACHE_PS_10:
  1578. case SQ_ALU_CONST_CACHE_PS_11:
  1579. case SQ_ALU_CONST_CACHE_PS_12:
  1580. case SQ_ALU_CONST_CACHE_PS_13:
  1581. case SQ_ALU_CONST_CACHE_PS_14:
  1582. case SQ_ALU_CONST_CACHE_PS_15:
  1583. case SQ_ALU_CONST_CACHE_VS_0:
  1584. case SQ_ALU_CONST_CACHE_VS_1:
  1585. case SQ_ALU_CONST_CACHE_VS_2:
  1586. case SQ_ALU_CONST_CACHE_VS_3:
  1587. case SQ_ALU_CONST_CACHE_VS_4:
  1588. case SQ_ALU_CONST_CACHE_VS_5:
  1589. case SQ_ALU_CONST_CACHE_VS_6:
  1590. case SQ_ALU_CONST_CACHE_VS_7:
  1591. case SQ_ALU_CONST_CACHE_VS_8:
  1592. case SQ_ALU_CONST_CACHE_VS_9:
  1593. case SQ_ALU_CONST_CACHE_VS_10:
  1594. case SQ_ALU_CONST_CACHE_VS_11:
  1595. case SQ_ALU_CONST_CACHE_VS_12:
  1596. case SQ_ALU_CONST_CACHE_VS_13:
  1597. case SQ_ALU_CONST_CACHE_VS_14:
  1598. case SQ_ALU_CONST_CACHE_VS_15:
  1599. case SQ_ALU_CONST_CACHE_HS_0:
  1600. case SQ_ALU_CONST_CACHE_HS_1:
  1601. case SQ_ALU_CONST_CACHE_HS_2:
  1602. case SQ_ALU_CONST_CACHE_HS_3:
  1603. case SQ_ALU_CONST_CACHE_HS_4:
  1604. case SQ_ALU_CONST_CACHE_HS_5:
  1605. case SQ_ALU_CONST_CACHE_HS_6:
  1606. case SQ_ALU_CONST_CACHE_HS_7:
  1607. case SQ_ALU_CONST_CACHE_HS_8:
  1608. case SQ_ALU_CONST_CACHE_HS_9:
  1609. case SQ_ALU_CONST_CACHE_HS_10:
  1610. case SQ_ALU_CONST_CACHE_HS_11:
  1611. case SQ_ALU_CONST_CACHE_HS_12:
  1612. case SQ_ALU_CONST_CACHE_HS_13:
  1613. case SQ_ALU_CONST_CACHE_HS_14:
  1614. case SQ_ALU_CONST_CACHE_HS_15:
  1615. case SQ_ALU_CONST_CACHE_LS_0:
  1616. case SQ_ALU_CONST_CACHE_LS_1:
  1617. case SQ_ALU_CONST_CACHE_LS_2:
  1618. case SQ_ALU_CONST_CACHE_LS_3:
  1619. case SQ_ALU_CONST_CACHE_LS_4:
  1620. case SQ_ALU_CONST_CACHE_LS_5:
  1621. case SQ_ALU_CONST_CACHE_LS_6:
  1622. case SQ_ALU_CONST_CACHE_LS_7:
  1623. case SQ_ALU_CONST_CACHE_LS_8:
  1624. case SQ_ALU_CONST_CACHE_LS_9:
  1625. case SQ_ALU_CONST_CACHE_LS_10:
  1626. case SQ_ALU_CONST_CACHE_LS_11:
  1627. case SQ_ALU_CONST_CACHE_LS_12:
  1628. case SQ_ALU_CONST_CACHE_LS_13:
  1629. case SQ_ALU_CONST_CACHE_LS_14:
  1630. case SQ_ALU_CONST_CACHE_LS_15:
  1631. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1632. if (r) {
  1633. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1634. "0x%04X\n", reg);
  1635. return -EINVAL;
  1636. }
  1637. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1638. break;
  1639. case SX_MEMORY_EXPORT_BASE:
  1640. if (p->rdev->family >= CHIP_CAYMAN) {
  1641. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1642. "0x%04X\n", reg);
  1643. return -EINVAL;
  1644. }
  1645. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1646. if (r) {
  1647. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1648. "0x%04X\n", reg);
  1649. return -EINVAL;
  1650. }
  1651. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1652. break;
  1653. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1654. if (p->rdev->family < CHIP_CAYMAN) {
  1655. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1656. "0x%04X\n", reg);
  1657. return -EINVAL;
  1658. }
  1659. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1660. if (r) {
  1661. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1662. "0x%04X\n", reg);
  1663. return -EINVAL;
  1664. }
  1665. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1666. break;
  1667. case SX_MISC:
  1668. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1669. break;
  1670. default:
  1671. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1672. return -EINVAL;
  1673. }
  1674. return 0;
  1675. }
  1676. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1677. {
  1678. u32 last_reg, m, i;
  1679. if (p->rdev->family >= CHIP_CAYMAN)
  1680. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1681. else
  1682. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1683. i = (reg >> 7);
  1684. if (i >= last_reg) {
  1685. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1686. return false;
  1687. }
  1688. m = 1 << ((reg >> 2) & 31);
  1689. if (p->rdev->family >= CHIP_CAYMAN) {
  1690. if (!(cayman_reg_safe_bm[i] & m))
  1691. return true;
  1692. } else {
  1693. if (!(evergreen_reg_safe_bm[i] & m))
  1694. return true;
  1695. }
  1696. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1697. return false;
  1698. }
  1699. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1700. struct radeon_cs_packet *pkt)
  1701. {
  1702. struct radeon_cs_reloc *reloc;
  1703. struct evergreen_cs_track *track;
  1704. volatile u32 *ib;
  1705. unsigned idx;
  1706. unsigned i;
  1707. unsigned start_reg, end_reg, reg;
  1708. int r;
  1709. u32 idx_value;
  1710. track = (struct evergreen_cs_track *)p->track;
  1711. ib = p->ib.ptr;
  1712. idx = pkt->idx + 1;
  1713. idx_value = radeon_get_ib_value(p, idx);
  1714. switch (pkt->opcode) {
  1715. case PACKET3_SET_PREDICATION:
  1716. {
  1717. int pred_op;
  1718. int tmp;
  1719. uint64_t offset;
  1720. if (pkt->count != 1) {
  1721. DRM_ERROR("bad SET PREDICATION\n");
  1722. return -EINVAL;
  1723. }
  1724. tmp = radeon_get_ib_value(p, idx + 1);
  1725. pred_op = (tmp >> 16) & 0x7;
  1726. /* for the clear predicate operation */
  1727. if (pred_op == 0)
  1728. return 0;
  1729. if (pred_op > 2) {
  1730. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1731. return -EINVAL;
  1732. }
  1733. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1734. if (r) {
  1735. DRM_ERROR("bad SET PREDICATION\n");
  1736. return -EINVAL;
  1737. }
  1738. offset = reloc->gpu_offset +
  1739. (idx_value & 0xfffffff0) +
  1740. ((u64)(tmp & 0xff) << 32);
  1741. ib[idx + 0] = offset;
  1742. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1743. }
  1744. break;
  1745. case PACKET3_CONTEXT_CONTROL:
  1746. if (pkt->count != 1) {
  1747. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1748. return -EINVAL;
  1749. }
  1750. break;
  1751. case PACKET3_INDEX_TYPE:
  1752. case PACKET3_NUM_INSTANCES:
  1753. case PACKET3_CLEAR_STATE:
  1754. if (pkt->count) {
  1755. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1756. return -EINVAL;
  1757. }
  1758. break;
  1759. case CAYMAN_PACKET3_DEALLOC_STATE:
  1760. if (p->rdev->family < CHIP_CAYMAN) {
  1761. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1762. return -EINVAL;
  1763. }
  1764. if (pkt->count) {
  1765. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1766. return -EINVAL;
  1767. }
  1768. break;
  1769. case PACKET3_INDEX_BASE:
  1770. {
  1771. uint64_t offset;
  1772. if (pkt->count != 1) {
  1773. DRM_ERROR("bad INDEX_BASE\n");
  1774. return -EINVAL;
  1775. }
  1776. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1777. if (r) {
  1778. DRM_ERROR("bad INDEX_BASE\n");
  1779. return -EINVAL;
  1780. }
  1781. offset = reloc->gpu_offset +
  1782. idx_value +
  1783. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1784. ib[idx+0] = offset;
  1785. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1786. r = evergreen_cs_track_check(p);
  1787. if (r) {
  1788. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1789. return r;
  1790. }
  1791. break;
  1792. }
  1793. case PACKET3_DRAW_INDEX:
  1794. {
  1795. uint64_t offset;
  1796. if (pkt->count != 3) {
  1797. DRM_ERROR("bad DRAW_INDEX\n");
  1798. return -EINVAL;
  1799. }
  1800. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1801. if (r) {
  1802. DRM_ERROR("bad DRAW_INDEX\n");
  1803. return -EINVAL;
  1804. }
  1805. offset = reloc->gpu_offset +
  1806. idx_value +
  1807. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1808. ib[idx+0] = offset;
  1809. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1810. r = evergreen_cs_track_check(p);
  1811. if (r) {
  1812. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1813. return r;
  1814. }
  1815. break;
  1816. }
  1817. case PACKET3_DRAW_INDEX_2:
  1818. {
  1819. uint64_t offset;
  1820. if (pkt->count != 4) {
  1821. DRM_ERROR("bad DRAW_INDEX_2\n");
  1822. return -EINVAL;
  1823. }
  1824. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1825. if (r) {
  1826. DRM_ERROR("bad DRAW_INDEX_2\n");
  1827. return -EINVAL;
  1828. }
  1829. offset = reloc->gpu_offset +
  1830. radeon_get_ib_value(p, idx+1) +
  1831. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1832. ib[idx+1] = offset;
  1833. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1834. r = evergreen_cs_track_check(p);
  1835. if (r) {
  1836. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1837. return r;
  1838. }
  1839. break;
  1840. }
  1841. case PACKET3_DRAW_INDEX_AUTO:
  1842. if (pkt->count != 1) {
  1843. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1844. return -EINVAL;
  1845. }
  1846. r = evergreen_cs_track_check(p);
  1847. if (r) {
  1848. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1849. return r;
  1850. }
  1851. break;
  1852. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  1853. if (pkt->count != 2) {
  1854. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  1855. return -EINVAL;
  1856. }
  1857. r = evergreen_cs_track_check(p);
  1858. if (r) {
  1859. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1860. return r;
  1861. }
  1862. break;
  1863. case PACKET3_DRAW_INDEX_IMMD:
  1864. if (pkt->count < 2) {
  1865. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1866. return -EINVAL;
  1867. }
  1868. r = evergreen_cs_track_check(p);
  1869. if (r) {
  1870. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1871. return r;
  1872. }
  1873. break;
  1874. case PACKET3_DRAW_INDEX_OFFSET:
  1875. if (pkt->count != 2) {
  1876. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  1877. return -EINVAL;
  1878. }
  1879. r = evergreen_cs_track_check(p);
  1880. if (r) {
  1881. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1882. return r;
  1883. }
  1884. break;
  1885. case PACKET3_DRAW_INDEX_OFFSET_2:
  1886. if (pkt->count != 3) {
  1887. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  1888. return -EINVAL;
  1889. }
  1890. r = evergreen_cs_track_check(p);
  1891. if (r) {
  1892. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1893. return r;
  1894. }
  1895. break;
  1896. case PACKET3_DISPATCH_DIRECT:
  1897. if (pkt->count != 3) {
  1898. DRM_ERROR("bad DISPATCH_DIRECT\n");
  1899. return -EINVAL;
  1900. }
  1901. r = evergreen_cs_track_check(p);
  1902. if (r) {
  1903. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1904. return r;
  1905. }
  1906. break;
  1907. case PACKET3_DISPATCH_INDIRECT:
  1908. if (pkt->count != 1) {
  1909. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1910. return -EINVAL;
  1911. }
  1912. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1913. if (r) {
  1914. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1915. return -EINVAL;
  1916. }
  1917. ib[idx+0] = idx_value + (u32)(reloc->gpu_offset & 0xffffffff);
  1918. r = evergreen_cs_track_check(p);
  1919. if (r) {
  1920. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1921. return r;
  1922. }
  1923. break;
  1924. case PACKET3_WAIT_REG_MEM:
  1925. if (pkt->count != 5) {
  1926. DRM_ERROR("bad WAIT_REG_MEM\n");
  1927. return -EINVAL;
  1928. }
  1929. /* bit 4 is reg (0) or mem (1) */
  1930. if (idx_value & 0x10) {
  1931. uint64_t offset;
  1932. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1933. if (r) {
  1934. DRM_ERROR("bad WAIT_REG_MEM\n");
  1935. return -EINVAL;
  1936. }
  1937. offset = reloc->gpu_offset +
  1938. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1939. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1940. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  1941. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1942. } else if (idx_value & 0x100) {
  1943. DRM_ERROR("cannot use PFP on REG wait\n");
  1944. return -EINVAL;
  1945. }
  1946. break;
  1947. case PACKET3_CP_DMA:
  1948. {
  1949. u32 command, size, info;
  1950. u64 offset, tmp;
  1951. if (pkt->count != 4) {
  1952. DRM_ERROR("bad CP DMA\n");
  1953. return -EINVAL;
  1954. }
  1955. command = radeon_get_ib_value(p, idx+4);
  1956. size = command & 0x1fffff;
  1957. info = radeon_get_ib_value(p, idx+1);
  1958. if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
  1959. (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
  1960. ((((info & 0x00300000) >> 20) == 0) &&
  1961. (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
  1962. ((((info & 0x60000000) >> 29) == 0) &&
  1963. (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
  1964. /* non mem to mem copies requires dw aligned count */
  1965. if (size % 4) {
  1966. DRM_ERROR("CP DMA command requires dw count alignment\n");
  1967. return -EINVAL;
  1968. }
  1969. }
  1970. if (command & PACKET3_CP_DMA_CMD_SAS) {
  1971. /* src address space is register */
  1972. /* GDS is ok */
  1973. if (((info & 0x60000000) >> 29) != 1) {
  1974. DRM_ERROR("CP DMA SAS not supported\n");
  1975. return -EINVAL;
  1976. }
  1977. } else {
  1978. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  1979. DRM_ERROR("CP DMA SAIC only supported for registers\n");
  1980. return -EINVAL;
  1981. }
  1982. /* src address space is memory */
  1983. if (((info & 0x60000000) >> 29) == 0) {
  1984. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1985. if (r) {
  1986. DRM_ERROR("bad CP DMA SRC\n");
  1987. return -EINVAL;
  1988. }
  1989. tmp = radeon_get_ib_value(p, idx) +
  1990. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1991. offset = reloc->gpu_offset + tmp;
  1992. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  1993. dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
  1994. tmp + size, radeon_bo_size(reloc->robj));
  1995. return -EINVAL;
  1996. }
  1997. ib[idx] = offset;
  1998. ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1999. } else if (((info & 0x60000000) >> 29) != 2) {
  2000. DRM_ERROR("bad CP DMA SRC_SEL\n");
  2001. return -EINVAL;
  2002. }
  2003. }
  2004. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2005. /* dst address space is register */
  2006. /* GDS is ok */
  2007. if (((info & 0x00300000) >> 20) != 1) {
  2008. DRM_ERROR("CP DMA DAS not supported\n");
  2009. return -EINVAL;
  2010. }
  2011. } else {
  2012. /* dst address space is memory */
  2013. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2014. DRM_ERROR("CP DMA DAIC only supported for registers\n");
  2015. return -EINVAL;
  2016. }
  2017. if (((info & 0x00300000) >> 20) == 0) {
  2018. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2019. if (r) {
  2020. DRM_ERROR("bad CP DMA DST\n");
  2021. return -EINVAL;
  2022. }
  2023. tmp = radeon_get_ib_value(p, idx+2) +
  2024. ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
  2025. offset = reloc->gpu_offset + tmp;
  2026. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2027. dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
  2028. tmp + size, radeon_bo_size(reloc->robj));
  2029. return -EINVAL;
  2030. }
  2031. ib[idx+2] = offset;
  2032. ib[idx+3] = upper_32_bits(offset) & 0xff;
  2033. } else {
  2034. DRM_ERROR("bad CP DMA DST_SEL\n");
  2035. return -EINVAL;
  2036. }
  2037. }
  2038. break;
  2039. }
  2040. case PACKET3_SURFACE_SYNC:
  2041. if (pkt->count != 3) {
  2042. DRM_ERROR("bad SURFACE_SYNC\n");
  2043. return -EINVAL;
  2044. }
  2045. /* 0xffffffff/0x0 is flush all cache flag */
  2046. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  2047. radeon_get_ib_value(p, idx + 2) != 0) {
  2048. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2049. if (r) {
  2050. DRM_ERROR("bad SURFACE_SYNC\n");
  2051. return -EINVAL;
  2052. }
  2053. ib[idx+2] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  2054. }
  2055. break;
  2056. case PACKET3_EVENT_WRITE:
  2057. if (pkt->count != 2 && pkt->count != 0) {
  2058. DRM_ERROR("bad EVENT_WRITE\n");
  2059. return -EINVAL;
  2060. }
  2061. if (pkt->count) {
  2062. uint64_t offset;
  2063. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2064. if (r) {
  2065. DRM_ERROR("bad EVENT_WRITE\n");
  2066. return -EINVAL;
  2067. }
  2068. offset = reloc->gpu_offset +
  2069. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  2070. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2071. ib[idx+1] = offset & 0xfffffff8;
  2072. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2073. }
  2074. break;
  2075. case PACKET3_EVENT_WRITE_EOP:
  2076. {
  2077. uint64_t offset;
  2078. if (pkt->count != 4) {
  2079. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2080. return -EINVAL;
  2081. }
  2082. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2083. if (r) {
  2084. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2085. return -EINVAL;
  2086. }
  2087. offset = reloc->gpu_offset +
  2088. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2089. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2090. ib[idx+1] = offset & 0xfffffffc;
  2091. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2092. break;
  2093. }
  2094. case PACKET3_EVENT_WRITE_EOS:
  2095. {
  2096. uint64_t offset;
  2097. if (pkt->count != 3) {
  2098. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2099. return -EINVAL;
  2100. }
  2101. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2102. if (r) {
  2103. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2104. return -EINVAL;
  2105. }
  2106. offset = reloc->gpu_offset +
  2107. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2108. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2109. ib[idx+1] = offset & 0xfffffffc;
  2110. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2111. break;
  2112. }
  2113. case PACKET3_SET_CONFIG_REG:
  2114. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2115. end_reg = 4 * pkt->count + start_reg - 4;
  2116. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2117. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2118. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2119. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2120. return -EINVAL;
  2121. }
  2122. for (i = 0; i < pkt->count; i++) {
  2123. reg = start_reg + (4 * i);
  2124. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2125. if (r)
  2126. return r;
  2127. }
  2128. break;
  2129. case PACKET3_SET_CONTEXT_REG:
  2130. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2131. end_reg = 4 * pkt->count + start_reg - 4;
  2132. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2133. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2134. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2135. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2136. return -EINVAL;
  2137. }
  2138. for (i = 0; i < pkt->count; i++) {
  2139. reg = start_reg + (4 * i);
  2140. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2141. if (r)
  2142. return r;
  2143. }
  2144. break;
  2145. case PACKET3_SET_RESOURCE:
  2146. if (pkt->count % 8) {
  2147. DRM_ERROR("bad SET_RESOURCE\n");
  2148. return -EINVAL;
  2149. }
  2150. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2151. end_reg = 4 * pkt->count + start_reg - 4;
  2152. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2153. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2154. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2155. DRM_ERROR("bad SET_RESOURCE\n");
  2156. return -EINVAL;
  2157. }
  2158. for (i = 0; i < (pkt->count / 8); i++) {
  2159. struct radeon_bo *texture, *mipmap;
  2160. u32 toffset, moffset;
  2161. u32 size, offset, mip_address, tex_dim;
  2162. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2163. case SQ_TEX_VTX_VALID_TEXTURE:
  2164. /* tex base */
  2165. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2166. if (r) {
  2167. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2168. return -EINVAL;
  2169. }
  2170. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2171. ib[idx+1+(i*8)+1] |=
  2172. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  2173. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  2174. unsigned bankw, bankh, mtaspect, tile_split;
  2175. evergreen_tiling_fields(reloc->tiling_flags,
  2176. &bankw, &bankh, &mtaspect,
  2177. &tile_split);
  2178. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2179. ib[idx+1+(i*8)+7] |=
  2180. TEX_BANK_WIDTH(bankw) |
  2181. TEX_BANK_HEIGHT(bankh) |
  2182. MACRO_TILE_ASPECT(mtaspect) |
  2183. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2184. }
  2185. }
  2186. texture = reloc->robj;
  2187. toffset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  2188. /* tex mip base */
  2189. tex_dim = ib[idx+1+(i*8)+0] & 0x7;
  2190. mip_address = ib[idx+1+(i*8)+3];
  2191. if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
  2192. !mip_address &&
  2193. !radeon_cs_packet_next_is_pkt3_nop(p)) {
  2194. /* MIP_ADDRESS should point to FMASK for an MSAA texture.
  2195. * It should be 0 if FMASK is disabled. */
  2196. moffset = 0;
  2197. mipmap = NULL;
  2198. } else {
  2199. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2200. if (r) {
  2201. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2202. return -EINVAL;
  2203. }
  2204. moffset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  2205. mipmap = reloc->robj;
  2206. }
  2207. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2208. if (r)
  2209. return r;
  2210. ib[idx+1+(i*8)+2] += toffset;
  2211. ib[idx+1+(i*8)+3] += moffset;
  2212. break;
  2213. case SQ_TEX_VTX_VALID_BUFFER:
  2214. {
  2215. uint64_t offset64;
  2216. /* vtx base */
  2217. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2218. if (r) {
  2219. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2220. return -EINVAL;
  2221. }
  2222. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2223. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2224. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2225. /* force size to size of the buffer */
  2226. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2227. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2228. }
  2229. offset64 = reloc->gpu_offset + offset;
  2230. ib[idx+1+(i*8)+0] = offset64;
  2231. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2232. (upper_32_bits(offset64) & 0xff);
  2233. break;
  2234. }
  2235. case SQ_TEX_VTX_INVALID_TEXTURE:
  2236. case SQ_TEX_VTX_INVALID_BUFFER:
  2237. default:
  2238. DRM_ERROR("bad SET_RESOURCE\n");
  2239. return -EINVAL;
  2240. }
  2241. }
  2242. break;
  2243. case PACKET3_SET_ALU_CONST:
  2244. /* XXX fix me ALU const buffers only */
  2245. break;
  2246. case PACKET3_SET_BOOL_CONST:
  2247. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2248. end_reg = 4 * pkt->count + start_reg - 4;
  2249. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2250. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2251. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2252. DRM_ERROR("bad SET_BOOL_CONST\n");
  2253. return -EINVAL;
  2254. }
  2255. break;
  2256. case PACKET3_SET_LOOP_CONST:
  2257. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2258. end_reg = 4 * pkt->count + start_reg - 4;
  2259. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2260. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2261. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2262. DRM_ERROR("bad SET_LOOP_CONST\n");
  2263. return -EINVAL;
  2264. }
  2265. break;
  2266. case PACKET3_SET_CTL_CONST:
  2267. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2268. end_reg = 4 * pkt->count + start_reg - 4;
  2269. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2270. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2271. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2272. DRM_ERROR("bad SET_CTL_CONST\n");
  2273. return -EINVAL;
  2274. }
  2275. break;
  2276. case PACKET3_SET_SAMPLER:
  2277. if (pkt->count % 3) {
  2278. DRM_ERROR("bad SET_SAMPLER\n");
  2279. return -EINVAL;
  2280. }
  2281. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2282. end_reg = 4 * pkt->count + start_reg - 4;
  2283. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2284. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2285. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2286. DRM_ERROR("bad SET_SAMPLER\n");
  2287. return -EINVAL;
  2288. }
  2289. break;
  2290. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2291. if (pkt->count != 4) {
  2292. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2293. return -EINVAL;
  2294. }
  2295. /* Updating memory at DST_ADDRESS. */
  2296. if (idx_value & 0x1) {
  2297. u64 offset;
  2298. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2299. if (r) {
  2300. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2301. return -EINVAL;
  2302. }
  2303. offset = radeon_get_ib_value(p, idx+1);
  2304. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2305. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2306. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2307. offset + 4, radeon_bo_size(reloc->robj));
  2308. return -EINVAL;
  2309. }
  2310. offset += reloc->gpu_offset;
  2311. ib[idx+1] = offset;
  2312. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2313. }
  2314. /* Reading data from SRC_ADDRESS. */
  2315. if (((idx_value >> 1) & 0x3) == 2) {
  2316. u64 offset;
  2317. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2318. if (r) {
  2319. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2320. return -EINVAL;
  2321. }
  2322. offset = radeon_get_ib_value(p, idx+3);
  2323. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2324. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2325. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2326. offset + 4, radeon_bo_size(reloc->robj));
  2327. return -EINVAL;
  2328. }
  2329. offset += reloc->gpu_offset;
  2330. ib[idx+3] = offset;
  2331. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2332. }
  2333. break;
  2334. case PACKET3_MEM_WRITE:
  2335. {
  2336. u64 offset;
  2337. if (pkt->count != 3) {
  2338. DRM_ERROR("bad MEM_WRITE (invalid count)\n");
  2339. return -EINVAL;
  2340. }
  2341. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2342. if (r) {
  2343. DRM_ERROR("bad MEM_WRITE (missing reloc)\n");
  2344. return -EINVAL;
  2345. }
  2346. offset = radeon_get_ib_value(p, idx+0);
  2347. offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL;
  2348. if (offset & 0x7) {
  2349. DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n");
  2350. return -EINVAL;
  2351. }
  2352. if ((offset + 8) > radeon_bo_size(reloc->robj)) {
  2353. DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n",
  2354. offset + 8, radeon_bo_size(reloc->robj));
  2355. return -EINVAL;
  2356. }
  2357. offset += reloc->gpu_offset;
  2358. ib[idx+0] = offset;
  2359. ib[idx+1] = upper_32_bits(offset) & 0xff;
  2360. break;
  2361. }
  2362. case PACKET3_COPY_DW:
  2363. if (pkt->count != 4) {
  2364. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2365. return -EINVAL;
  2366. }
  2367. if (idx_value & 0x1) {
  2368. u64 offset;
  2369. /* SRC is memory. */
  2370. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2371. if (r) {
  2372. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2373. return -EINVAL;
  2374. }
  2375. offset = radeon_get_ib_value(p, idx+1);
  2376. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2377. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2378. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2379. offset + 4, radeon_bo_size(reloc->robj));
  2380. return -EINVAL;
  2381. }
  2382. offset += reloc->gpu_offset;
  2383. ib[idx+1] = offset;
  2384. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2385. } else {
  2386. /* SRC is a reg. */
  2387. reg = radeon_get_ib_value(p, idx+1) << 2;
  2388. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2389. return -EINVAL;
  2390. }
  2391. if (idx_value & 0x2) {
  2392. u64 offset;
  2393. /* DST is memory. */
  2394. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2395. if (r) {
  2396. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2397. return -EINVAL;
  2398. }
  2399. offset = radeon_get_ib_value(p, idx+3);
  2400. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2401. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2402. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2403. offset + 4, radeon_bo_size(reloc->robj));
  2404. return -EINVAL;
  2405. }
  2406. offset += reloc->gpu_offset;
  2407. ib[idx+3] = offset;
  2408. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2409. } else {
  2410. /* DST is a reg. */
  2411. reg = radeon_get_ib_value(p, idx+3) << 2;
  2412. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2413. return -EINVAL;
  2414. }
  2415. break;
  2416. case PACKET3_NOP:
  2417. break;
  2418. default:
  2419. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2420. return -EINVAL;
  2421. }
  2422. return 0;
  2423. }
  2424. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2425. {
  2426. struct radeon_cs_packet pkt;
  2427. struct evergreen_cs_track *track;
  2428. u32 tmp;
  2429. int r;
  2430. if (p->track == NULL) {
  2431. /* initialize tracker, we are in kms */
  2432. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2433. if (track == NULL)
  2434. return -ENOMEM;
  2435. evergreen_cs_track_init(track);
  2436. if (p->rdev->family >= CHIP_CAYMAN)
  2437. tmp = p->rdev->config.cayman.tile_config;
  2438. else
  2439. tmp = p->rdev->config.evergreen.tile_config;
  2440. switch (tmp & 0xf) {
  2441. case 0:
  2442. track->npipes = 1;
  2443. break;
  2444. case 1:
  2445. default:
  2446. track->npipes = 2;
  2447. break;
  2448. case 2:
  2449. track->npipes = 4;
  2450. break;
  2451. case 3:
  2452. track->npipes = 8;
  2453. break;
  2454. }
  2455. switch ((tmp & 0xf0) >> 4) {
  2456. case 0:
  2457. track->nbanks = 4;
  2458. break;
  2459. case 1:
  2460. default:
  2461. track->nbanks = 8;
  2462. break;
  2463. case 2:
  2464. track->nbanks = 16;
  2465. break;
  2466. }
  2467. switch ((tmp & 0xf00) >> 8) {
  2468. case 0:
  2469. track->group_size = 256;
  2470. break;
  2471. case 1:
  2472. default:
  2473. track->group_size = 512;
  2474. break;
  2475. }
  2476. switch ((tmp & 0xf000) >> 12) {
  2477. case 0:
  2478. track->row_size = 1;
  2479. break;
  2480. case 1:
  2481. default:
  2482. track->row_size = 2;
  2483. break;
  2484. case 2:
  2485. track->row_size = 4;
  2486. break;
  2487. }
  2488. p->track = track;
  2489. }
  2490. do {
  2491. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  2492. if (r) {
  2493. kfree(p->track);
  2494. p->track = NULL;
  2495. return r;
  2496. }
  2497. p->idx += pkt.count + 2;
  2498. switch (pkt.type) {
  2499. case RADEON_PACKET_TYPE0:
  2500. r = evergreen_cs_parse_packet0(p, &pkt);
  2501. break;
  2502. case RADEON_PACKET_TYPE2:
  2503. break;
  2504. case RADEON_PACKET_TYPE3:
  2505. r = evergreen_packet3_check(p, &pkt);
  2506. break;
  2507. default:
  2508. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2509. kfree(p->track);
  2510. p->track = NULL;
  2511. return -EINVAL;
  2512. }
  2513. if (r) {
  2514. kfree(p->track);
  2515. p->track = NULL;
  2516. return r;
  2517. }
  2518. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2519. #if 0
  2520. for (r = 0; r < p->ib.length_dw; r++) {
  2521. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2522. mdelay(1);
  2523. }
  2524. #endif
  2525. kfree(p->track);
  2526. p->track = NULL;
  2527. return 0;
  2528. }
  2529. /**
  2530. * evergreen_dma_cs_parse() - parse the DMA IB
  2531. * @p: parser structure holding parsing context.
  2532. *
  2533. * Parses the DMA IB from the CS ioctl and updates
  2534. * the GPU addresses based on the reloc information and
  2535. * checks for errors. (Evergreen-Cayman)
  2536. * Returns 0 for success and an error on failure.
  2537. **/
  2538. int evergreen_dma_cs_parse(struct radeon_cs_parser *p)
  2539. {
  2540. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  2541. struct radeon_cs_reloc *src_reloc, *dst_reloc, *dst2_reloc;
  2542. u32 header, cmd, count, sub_cmd;
  2543. volatile u32 *ib = p->ib.ptr;
  2544. u32 idx;
  2545. u64 src_offset, dst_offset, dst2_offset;
  2546. int r;
  2547. do {
  2548. if (p->idx >= ib_chunk->length_dw) {
  2549. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  2550. p->idx, ib_chunk->length_dw);
  2551. return -EINVAL;
  2552. }
  2553. idx = p->idx;
  2554. header = radeon_get_ib_value(p, idx);
  2555. cmd = GET_DMA_CMD(header);
  2556. count = GET_DMA_COUNT(header);
  2557. sub_cmd = GET_DMA_SUB_CMD(header);
  2558. switch (cmd) {
  2559. case DMA_PACKET_WRITE:
  2560. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2561. if (r) {
  2562. DRM_ERROR("bad DMA_PACKET_WRITE\n");
  2563. return -EINVAL;
  2564. }
  2565. switch (sub_cmd) {
  2566. /* tiled */
  2567. case 8:
  2568. dst_offset = radeon_get_ib_value(p, idx+1);
  2569. dst_offset <<= 8;
  2570. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2571. p->idx += count + 7;
  2572. break;
  2573. /* linear */
  2574. case 0:
  2575. dst_offset = radeon_get_ib_value(p, idx+1);
  2576. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2577. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2578. ib[idx+2] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2579. p->idx += count + 3;
  2580. break;
  2581. default:
  2582. DRM_ERROR("bad DMA_PACKET_WRITE [%6d] 0x%08x sub cmd is not 0 or 8\n", idx, header);
  2583. return -EINVAL;
  2584. }
  2585. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2586. dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n",
  2587. dst_offset, radeon_bo_size(dst_reloc->robj));
  2588. return -EINVAL;
  2589. }
  2590. break;
  2591. case DMA_PACKET_COPY:
  2592. r = r600_dma_cs_next_reloc(p, &src_reloc);
  2593. if (r) {
  2594. DRM_ERROR("bad DMA_PACKET_COPY\n");
  2595. return -EINVAL;
  2596. }
  2597. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2598. if (r) {
  2599. DRM_ERROR("bad DMA_PACKET_COPY\n");
  2600. return -EINVAL;
  2601. }
  2602. switch (sub_cmd) {
  2603. /* Copy L2L, DW aligned */
  2604. case 0x00:
  2605. /* L2L, dw */
  2606. src_offset = radeon_get_ib_value(p, idx+2);
  2607. src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2608. dst_offset = radeon_get_ib_value(p, idx+1);
  2609. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
  2610. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2611. dev_warn(p->dev, "DMA L2L, dw src buffer too small (%llu %lu)\n",
  2612. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2613. return -EINVAL;
  2614. }
  2615. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2616. dev_warn(p->dev, "DMA L2L, dw dst buffer too small (%llu %lu)\n",
  2617. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2618. return -EINVAL;
  2619. }
  2620. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2621. ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2622. ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2623. ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2624. p->idx += 5;
  2625. break;
  2626. /* Copy L2T/T2L */
  2627. case 0x08:
  2628. /* detile bit */
  2629. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2630. /* tiled src, linear dst */
  2631. src_offset = radeon_get_ib_value(p, idx+1);
  2632. src_offset <<= 8;
  2633. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2634. dst_offset = radeon_get_ib_value(p, idx + 7);
  2635. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2636. ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2637. ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2638. } else {
  2639. /* linear src, tiled dst */
  2640. src_offset = radeon_get_ib_value(p, idx+7);
  2641. src_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2642. ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2643. ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2644. dst_offset = radeon_get_ib_value(p, idx+1);
  2645. dst_offset <<= 8;
  2646. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2647. }
  2648. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2649. dev_warn(p->dev, "DMA L2T, src buffer too small (%llu %lu)\n",
  2650. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2651. return -EINVAL;
  2652. }
  2653. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2654. dev_warn(p->dev, "DMA L2T, dst buffer too small (%llu %lu)\n",
  2655. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2656. return -EINVAL;
  2657. }
  2658. p->idx += 9;
  2659. break;
  2660. /* Copy L2L, byte aligned */
  2661. case 0x40:
  2662. /* L2L, byte */
  2663. src_offset = radeon_get_ib_value(p, idx+2);
  2664. src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2665. dst_offset = radeon_get_ib_value(p, idx+1);
  2666. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
  2667. if ((src_offset + count) > radeon_bo_size(src_reloc->robj)) {
  2668. dev_warn(p->dev, "DMA L2L, byte src buffer too small (%llu %lu)\n",
  2669. src_offset + count, radeon_bo_size(src_reloc->robj));
  2670. return -EINVAL;
  2671. }
  2672. if ((dst_offset + count) > radeon_bo_size(dst_reloc->robj)) {
  2673. dev_warn(p->dev, "DMA L2L, byte dst buffer too small (%llu %lu)\n",
  2674. dst_offset + count, radeon_bo_size(dst_reloc->robj));
  2675. return -EINVAL;
  2676. }
  2677. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xffffffff);
  2678. ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xffffffff);
  2679. ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2680. ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2681. p->idx += 5;
  2682. break;
  2683. /* Copy L2L, partial */
  2684. case 0x41:
  2685. /* L2L, partial */
  2686. if (p->family < CHIP_CAYMAN) {
  2687. DRM_ERROR("L2L Partial is cayman only !\n");
  2688. return -EINVAL;
  2689. }
  2690. ib[idx+1] += (u32)(src_reloc->gpu_offset & 0xffffffff);
  2691. ib[idx+2] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2692. ib[idx+4] += (u32)(dst_reloc->gpu_offset & 0xffffffff);
  2693. ib[idx+5] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2694. p->idx += 9;
  2695. break;
  2696. /* Copy L2L, DW aligned, broadcast */
  2697. case 0x44:
  2698. /* L2L, dw, broadcast */
  2699. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2700. if (r) {
  2701. DRM_ERROR("bad L2L, dw, broadcast DMA_PACKET_COPY\n");
  2702. return -EINVAL;
  2703. }
  2704. dst_offset = radeon_get_ib_value(p, idx+1);
  2705. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2706. dst2_offset = radeon_get_ib_value(p, idx+2);
  2707. dst2_offset |= ((u64)(radeon_get_ib_value(p, idx+5) & 0xff)) << 32;
  2708. src_offset = radeon_get_ib_value(p, idx+3);
  2709. src_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
  2710. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2711. dev_warn(p->dev, "DMA L2L, dw, broadcast src buffer too small (%llu %lu)\n",
  2712. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2713. return -EINVAL;
  2714. }
  2715. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2716. dev_warn(p->dev, "DMA L2L, dw, broadcast dst buffer too small (%llu %lu)\n",
  2717. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2718. return -EINVAL;
  2719. }
  2720. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2721. dev_warn(p->dev, "DMA L2L, dw, broadcast dst2 buffer too small (%llu %lu)\n",
  2722. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2723. return -EINVAL;
  2724. }
  2725. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2726. ib[idx+2] += (u32)(dst2_reloc->gpu_offset & 0xfffffffc);
  2727. ib[idx+3] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2728. ib[idx+4] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2729. ib[idx+5] += upper_32_bits(dst2_reloc->gpu_offset) & 0xff;
  2730. ib[idx+6] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2731. p->idx += 7;
  2732. break;
  2733. /* Copy L2T Frame to Field */
  2734. case 0x48:
  2735. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2736. DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
  2737. return -EINVAL;
  2738. }
  2739. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2740. if (r) {
  2741. DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
  2742. return -EINVAL;
  2743. }
  2744. dst_offset = radeon_get_ib_value(p, idx+1);
  2745. dst_offset <<= 8;
  2746. dst2_offset = radeon_get_ib_value(p, idx+2);
  2747. dst2_offset <<= 8;
  2748. src_offset = radeon_get_ib_value(p, idx+8);
  2749. src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
  2750. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2751. dev_warn(p->dev, "DMA L2T, frame to fields src buffer too small (%llu %lu)\n",
  2752. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2753. return -EINVAL;
  2754. }
  2755. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2756. dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
  2757. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2758. return -EINVAL;
  2759. }
  2760. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2761. dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
  2762. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2763. return -EINVAL;
  2764. }
  2765. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2766. ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
  2767. ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2768. ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2769. p->idx += 10;
  2770. break;
  2771. /* Copy L2T/T2L, partial */
  2772. case 0x49:
  2773. /* L2T, T2L partial */
  2774. if (p->family < CHIP_CAYMAN) {
  2775. DRM_ERROR("L2T, T2L Partial is cayman only !\n");
  2776. return -EINVAL;
  2777. }
  2778. /* detile bit */
  2779. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2780. /* tiled src, linear dst */
  2781. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2782. ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2783. ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2784. } else {
  2785. /* linear src, tiled dst */
  2786. ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2787. ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2788. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2789. }
  2790. p->idx += 12;
  2791. break;
  2792. /* Copy L2T broadcast */
  2793. case 0x4b:
  2794. /* L2T, broadcast */
  2795. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2796. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2797. return -EINVAL;
  2798. }
  2799. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2800. if (r) {
  2801. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2802. return -EINVAL;
  2803. }
  2804. dst_offset = radeon_get_ib_value(p, idx+1);
  2805. dst_offset <<= 8;
  2806. dst2_offset = radeon_get_ib_value(p, idx+2);
  2807. dst2_offset <<= 8;
  2808. src_offset = radeon_get_ib_value(p, idx+8);
  2809. src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
  2810. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2811. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2812. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2813. return -EINVAL;
  2814. }
  2815. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2816. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  2817. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2818. return -EINVAL;
  2819. }
  2820. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2821. dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
  2822. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2823. return -EINVAL;
  2824. }
  2825. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2826. ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
  2827. ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2828. ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2829. p->idx += 10;
  2830. break;
  2831. /* Copy L2T/T2L (tile units) */
  2832. case 0x4c:
  2833. /* L2T, T2L */
  2834. /* detile bit */
  2835. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2836. /* tiled src, linear dst */
  2837. src_offset = radeon_get_ib_value(p, idx+1);
  2838. src_offset <<= 8;
  2839. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2840. dst_offset = radeon_get_ib_value(p, idx+7);
  2841. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2842. ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2843. ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2844. } else {
  2845. /* linear src, tiled dst */
  2846. src_offset = radeon_get_ib_value(p, idx+7);
  2847. src_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2848. ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2849. ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2850. dst_offset = radeon_get_ib_value(p, idx+1);
  2851. dst_offset <<= 8;
  2852. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2853. }
  2854. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2855. dev_warn(p->dev, "DMA L2T, T2L src buffer too small (%llu %lu)\n",
  2856. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2857. return -EINVAL;
  2858. }
  2859. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2860. dev_warn(p->dev, "DMA L2T, T2L dst buffer too small (%llu %lu)\n",
  2861. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2862. return -EINVAL;
  2863. }
  2864. p->idx += 9;
  2865. break;
  2866. /* Copy T2T, partial (tile units) */
  2867. case 0x4d:
  2868. /* T2T partial */
  2869. if (p->family < CHIP_CAYMAN) {
  2870. DRM_ERROR("L2T, T2L Partial is cayman only !\n");
  2871. return -EINVAL;
  2872. }
  2873. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2874. ib[idx+4] += (u32)(dst_reloc->gpu_offset >> 8);
  2875. p->idx += 13;
  2876. break;
  2877. /* Copy L2T broadcast (tile units) */
  2878. case 0x4f:
  2879. /* L2T, broadcast */
  2880. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2881. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2882. return -EINVAL;
  2883. }
  2884. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2885. if (r) {
  2886. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2887. return -EINVAL;
  2888. }
  2889. dst_offset = radeon_get_ib_value(p, idx+1);
  2890. dst_offset <<= 8;
  2891. dst2_offset = radeon_get_ib_value(p, idx+2);
  2892. dst2_offset <<= 8;
  2893. src_offset = radeon_get_ib_value(p, idx+8);
  2894. src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
  2895. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2896. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2897. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2898. return -EINVAL;
  2899. }
  2900. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2901. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  2902. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2903. return -EINVAL;
  2904. }
  2905. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2906. dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
  2907. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2908. return -EINVAL;
  2909. }
  2910. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2911. ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
  2912. ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2913. ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2914. p->idx += 10;
  2915. break;
  2916. default:
  2917. DRM_ERROR("bad DMA_PACKET_COPY [%6d] 0x%08x invalid sub cmd\n", idx, header);
  2918. return -EINVAL;
  2919. }
  2920. break;
  2921. case DMA_PACKET_CONSTANT_FILL:
  2922. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2923. if (r) {
  2924. DRM_ERROR("bad DMA_PACKET_CONSTANT_FILL\n");
  2925. return -EINVAL;
  2926. }
  2927. dst_offset = radeon_get_ib_value(p, idx+1);
  2928. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0x00ff0000)) << 16;
  2929. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2930. dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n",
  2931. dst_offset, radeon_bo_size(dst_reloc->robj));
  2932. return -EINVAL;
  2933. }
  2934. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2935. ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) << 16) & 0x00ff0000;
  2936. p->idx += 4;
  2937. break;
  2938. case DMA_PACKET_NOP:
  2939. p->idx += 1;
  2940. break;
  2941. default:
  2942. DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
  2943. return -EINVAL;
  2944. }
  2945. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2946. #if 0
  2947. for (r = 0; r < p->ib->length_dw; r++) {
  2948. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2949. mdelay(1);
  2950. }
  2951. #endif
  2952. return 0;
  2953. }
  2954. /* vm parser */
  2955. static bool evergreen_vm_reg_valid(u32 reg)
  2956. {
  2957. /* context regs are fine */
  2958. if (reg >= 0x28000)
  2959. return true;
  2960. /* check config regs */
  2961. switch (reg) {
  2962. case WAIT_UNTIL:
  2963. case GRBM_GFX_INDEX:
  2964. case CP_STRMOUT_CNTL:
  2965. case CP_COHER_CNTL:
  2966. case CP_COHER_SIZE:
  2967. case VGT_VTX_VECT_EJECT_REG:
  2968. case VGT_CACHE_INVALIDATION:
  2969. case VGT_GS_VERTEX_REUSE:
  2970. case VGT_PRIMITIVE_TYPE:
  2971. case VGT_INDEX_TYPE:
  2972. case VGT_NUM_INDICES:
  2973. case VGT_NUM_INSTANCES:
  2974. case VGT_COMPUTE_DIM_X:
  2975. case VGT_COMPUTE_DIM_Y:
  2976. case VGT_COMPUTE_DIM_Z:
  2977. case VGT_COMPUTE_START_X:
  2978. case VGT_COMPUTE_START_Y:
  2979. case VGT_COMPUTE_START_Z:
  2980. case VGT_COMPUTE_INDEX:
  2981. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  2982. case VGT_HS_OFFCHIP_PARAM:
  2983. case PA_CL_ENHANCE:
  2984. case PA_SU_LINE_STIPPLE_VALUE:
  2985. case PA_SC_LINE_STIPPLE_STATE:
  2986. case PA_SC_ENHANCE:
  2987. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  2988. case SQ_DYN_GPR_SIMD_LOCK_EN:
  2989. case SQ_CONFIG:
  2990. case SQ_GPR_RESOURCE_MGMT_1:
  2991. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  2992. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  2993. case SQ_CONST_MEM_BASE:
  2994. case SQ_STATIC_THREAD_MGMT_1:
  2995. case SQ_STATIC_THREAD_MGMT_2:
  2996. case SQ_STATIC_THREAD_MGMT_3:
  2997. case SPI_CONFIG_CNTL:
  2998. case SPI_CONFIG_CNTL_1:
  2999. case TA_CNTL_AUX:
  3000. case DB_DEBUG:
  3001. case DB_DEBUG2:
  3002. case DB_DEBUG3:
  3003. case DB_DEBUG4:
  3004. case DB_WATERMARKS:
  3005. case TD_PS_BORDER_COLOR_INDEX:
  3006. case TD_PS_BORDER_COLOR_RED:
  3007. case TD_PS_BORDER_COLOR_GREEN:
  3008. case TD_PS_BORDER_COLOR_BLUE:
  3009. case TD_PS_BORDER_COLOR_ALPHA:
  3010. case TD_VS_BORDER_COLOR_INDEX:
  3011. case TD_VS_BORDER_COLOR_RED:
  3012. case TD_VS_BORDER_COLOR_GREEN:
  3013. case TD_VS_BORDER_COLOR_BLUE:
  3014. case TD_VS_BORDER_COLOR_ALPHA:
  3015. case TD_GS_BORDER_COLOR_INDEX:
  3016. case TD_GS_BORDER_COLOR_RED:
  3017. case TD_GS_BORDER_COLOR_GREEN:
  3018. case TD_GS_BORDER_COLOR_BLUE:
  3019. case TD_GS_BORDER_COLOR_ALPHA:
  3020. case TD_HS_BORDER_COLOR_INDEX:
  3021. case TD_HS_BORDER_COLOR_RED:
  3022. case TD_HS_BORDER_COLOR_GREEN:
  3023. case TD_HS_BORDER_COLOR_BLUE:
  3024. case TD_HS_BORDER_COLOR_ALPHA:
  3025. case TD_LS_BORDER_COLOR_INDEX:
  3026. case TD_LS_BORDER_COLOR_RED:
  3027. case TD_LS_BORDER_COLOR_GREEN:
  3028. case TD_LS_BORDER_COLOR_BLUE:
  3029. case TD_LS_BORDER_COLOR_ALPHA:
  3030. case TD_CS_BORDER_COLOR_INDEX:
  3031. case TD_CS_BORDER_COLOR_RED:
  3032. case TD_CS_BORDER_COLOR_GREEN:
  3033. case TD_CS_BORDER_COLOR_BLUE:
  3034. case TD_CS_BORDER_COLOR_ALPHA:
  3035. case SQ_ESGS_RING_SIZE:
  3036. case SQ_GSVS_RING_SIZE:
  3037. case SQ_ESTMP_RING_SIZE:
  3038. case SQ_GSTMP_RING_SIZE:
  3039. case SQ_HSTMP_RING_SIZE:
  3040. case SQ_LSTMP_RING_SIZE:
  3041. case SQ_PSTMP_RING_SIZE:
  3042. case SQ_VSTMP_RING_SIZE:
  3043. case SQ_ESGS_RING_ITEMSIZE:
  3044. case SQ_ESTMP_RING_ITEMSIZE:
  3045. case SQ_GSTMP_RING_ITEMSIZE:
  3046. case SQ_GSVS_RING_ITEMSIZE:
  3047. case SQ_GS_VERT_ITEMSIZE:
  3048. case SQ_GS_VERT_ITEMSIZE_1:
  3049. case SQ_GS_VERT_ITEMSIZE_2:
  3050. case SQ_GS_VERT_ITEMSIZE_3:
  3051. case SQ_GSVS_RING_OFFSET_1:
  3052. case SQ_GSVS_RING_OFFSET_2:
  3053. case SQ_GSVS_RING_OFFSET_3:
  3054. case SQ_HSTMP_RING_ITEMSIZE:
  3055. case SQ_LSTMP_RING_ITEMSIZE:
  3056. case SQ_PSTMP_RING_ITEMSIZE:
  3057. case SQ_VSTMP_RING_ITEMSIZE:
  3058. case VGT_TF_RING_SIZE:
  3059. case SQ_ESGS_RING_BASE:
  3060. case SQ_GSVS_RING_BASE:
  3061. case SQ_ESTMP_RING_BASE:
  3062. case SQ_GSTMP_RING_BASE:
  3063. case SQ_HSTMP_RING_BASE:
  3064. case SQ_LSTMP_RING_BASE:
  3065. case SQ_PSTMP_RING_BASE:
  3066. case SQ_VSTMP_RING_BASE:
  3067. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  3068. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  3069. return true;
  3070. default:
  3071. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  3072. return false;
  3073. }
  3074. }
  3075. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  3076. u32 *ib, struct radeon_cs_packet *pkt)
  3077. {
  3078. u32 idx = pkt->idx + 1;
  3079. u32 idx_value = ib[idx];
  3080. u32 start_reg, end_reg, reg, i;
  3081. u32 command, info;
  3082. switch (pkt->opcode) {
  3083. case PACKET3_NOP:
  3084. case PACKET3_SET_BASE:
  3085. case PACKET3_CLEAR_STATE:
  3086. case PACKET3_INDEX_BUFFER_SIZE:
  3087. case PACKET3_DISPATCH_DIRECT:
  3088. case PACKET3_DISPATCH_INDIRECT:
  3089. case PACKET3_MODE_CONTROL:
  3090. case PACKET3_SET_PREDICATION:
  3091. case PACKET3_COND_EXEC:
  3092. case PACKET3_PRED_EXEC:
  3093. case PACKET3_DRAW_INDIRECT:
  3094. case PACKET3_DRAW_INDEX_INDIRECT:
  3095. case PACKET3_INDEX_BASE:
  3096. case PACKET3_DRAW_INDEX_2:
  3097. case PACKET3_CONTEXT_CONTROL:
  3098. case PACKET3_DRAW_INDEX_OFFSET:
  3099. case PACKET3_INDEX_TYPE:
  3100. case PACKET3_DRAW_INDEX:
  3101. case PACKET3_DRAW_INDEX_AUTO:
  3102. case PACKET3_DRAW_INDEX_IMMD:
  3103. case PACKET3_NUM_INSTANCES:
  3104. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  3105. case PACKET3_STRMOUT_BUFFER_UPDATE:
  3106. case PACKET3_DRAW_INDEX_OFFSET_2:
  3107. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  3108. case PACKET3_MPEG_INDEX:
  3109. case PACKET3_WAIT_REG_MEM:
  3110. case PACKET3_MEM_WRITE:
  3111. case PACKET3_SURFACE_SYNC:
  3112. case PACKET3_EVENT_WRITE:
  3113. case PACKET3_EVENT_WRITE_EOP:
  3114. case PACKET3_EVENT_WRITE_EOS:
  3115. case PACKET3_SET_CONTEXT_REG:
  3116. case PACKET3_SET_BOOL_CONST:
  3117. case PACKET3_SET_LOOP_CONST:
  3118. case PACKET3_SET_RESOURCE:
  3119. case PACKET3_SET_SAMPLER:
  3120. case PACKET3_SET_CTL_CONST:
  3121. case PACKET3_SET_RESOURCE_OFFSET:
  3122. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  3123. case PACKET3_SET_RESOURCE_INDIRECT:
  3124. case CAYMAN_PACKET3_DEALLOC_STATE:
  3125. break;
  3126. case PACKET3_COND_WRITE:
  3127. if (idx_value & 0x100) {
  3128. reg = ib[idx + 5] * 4;
  3129. if (!evergreen_vm_reg_valid(reg))
  3130. return -EINVAL;
  3131. }
  3132. break;
  3133. case PACKET3_COPY_DW:
  3134. if (idx_value & 0x2) {
  3135. reg = ib[idx + 3] * 4;
  3136. if (!evergreen_vm_reg_valid(reg))
  3137. return -EINVAL;
  3138. }
  3139. break;
  3140. case PACKET3_SET_CONFIG_REG:
  3141. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  3142. end_reg = 4 * pkt->count + start_reg - 4;
  3143. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  3144. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  3145. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  3146. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  3147. return -EINVAL;
  3148. }
  3149. for (i = 0; i < pkt->count; i++) {
  3150. reg = start_reg + (4 * i);
  3151. if (!evergreen_vm_reg_valid(reg))
  3152. return -EINVAL;
  3153. }
  3154. break;
  3155. case PACKET3_CP_DMA:
  3156. command = ib[idx + 4];
  3157. info = ib[idx + 1];
  3158. if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
  3159. (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
  3160. ((((info & 0x00300000) >> 20) == 0) &&
  3161. (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
  3162. ((((info & 0x60000000) >> 29) == 0) &&
  3163. (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
  3164. /* non mem to mem copies requires dw aligned count */
  3165. if ((command & 0x1fffff) % 4) {
  3166. DRM_ERROR("CP DMA command requires dw count alignment\n");
  3167. return -EINVAL;
  3168. }
  3169. }
  3170. if (command & PACKET3_CP_DMA_CMD_SAS) {
  3171. /* src address space is register */
  3172. if (((info & 0x60000000) >> 29) == 0) {
  3173. start_reg = idx_value << 2;
  3174. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  3175. reg = start_reg;
  3176. if (!evergreen_vm_reg_valid(reg)) {
  3177. DRM_ERROR("CP DMA Bad SRC register\n");
  3178. return -EINVAL;
  3179. }
  3180. } else {
  3181. for (i = 0; i < (command & 0x1fffff); i++) {
  3182. reg = start_reg + (4 * i);
  3183. if (!evergreen_vm_reg_valid(reg)) {
  3184. DRM_ERROR("CP DMA Bad SRC register\n");
  3185. return -EINVAL;
  3186. }
  3187. }
  3188. }
  3189. }
  3190. }
  3191. if (command & PACKET3_CP_DMA_CMD_DAS) {
  3192. /* dst address space is register */
  3193. if (((info & 0x00300000) >> 20) == 0) {
  3194. start_reg = ib[idx + 2];
  3195. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  3196. reg = start_reg;
  3197. if (!evergreen_vm_reg_valid(reg)) {
  3198. DRM_ERROR("CP DMA Bad DST register\n");
  3199. return -EINVAL;
  3200. }
  3201. } else {
  3202. for (i = 0; i < (command & 0x1fffff); i++) {
  3203. reg = start_reg + (4 * i);
  3204. if (!evergreen_vm_reg_valid(reg)) {
  3205. DRM_ERROR("CP DMA Bad DST register\n");
  3206. return -EINVAL;
  3207. }
  3208. }
  3209. }
  3210. }
  3211. }
  3212. break;
  3213. default:
  3214. return -EINVAL;
  3215. }
  3216. return 0;
  3217. }
  3218. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3219. {
  3220. int ret = 0;
  3221. u32 idx = 0;
  3222. struct radeon_cs_packet pkt;
  3223. do {
  3224. pkt.idx = idx;
  3225. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  3226. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  3227. pkt.one_reg_wr = 0;
  3228. switch (pkt.type) {
  3229. case RADEON_PACKET_TYPE0:
  3230. dev_err(rdev->dev, "Packet0 not allowed!\n");
  3231. ret = -EINVAL;
  3232. break;
  3233. case RADEON_PACKET_TYPE2:
  3234. idx += 1;
  3235. break;
  3236. case RADEON_PACKET_TYPE3:
  3237. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  3238. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  3239. idx += pkt.count + 2;
  3240. break;
  3241. default:
  3242. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  3243. ret = -EINVAL;
  3244. break;
  3245. }
  3246. if (ret)
  3247. break;
  3248. } while (idx < ib->length_dw);
  3249. return ret;
  3250. }
  3251. /**
  3252. * evergreen_dma_ib_parse() - parse the DMA IB for VM
  3253. * @rdev: radeon_device pointer
  3254. * @ib: radeon_ib pointer
  3255. *
  3256. * Parses the DMA IB from the VM CS ioctl
  3257. * checks for errors. (Cayman-SI)
  3258. * Returns 0 for success and an error on failure.
  3259. **/
  3260. int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3261. {
  3262. u32 idx = 0;
  3263. u32 header, cmd, count, sub_cmd;
  3264. do {
  3265. header = ib->ptr[idx];
  3266. cmd = GET_DMA_CMD(header);
  3267. count = GET_DMA_COUNT(header);
  3268. sub_cmd = GET_DMA_SUB_CMD(header);
  3269. switch (cmd) {
  3270. case DMA_PACKET_WRITE:
  3271. switch (sub_cmd) {
  3272. /* tiled */
  3273. case 8:
  3274. idx += count + 7;
  3275. break;
  3276. /* linear */
  3277. case 0:
  3278. idx += count + 3;
  3279. break;
  3280. default:
  3281. DRM_ERROR("bad DMA_PACKET_WRITE [%6d] 0x%08x sub cmd is not 0 or 8\n", idx, ib->ptr[idx]);
  3282. return -EINVAL;
  3283. }
  3284. break;
  3285. case DMA_PACKET_COPY:
  3286. switch (sub_cmd) {
  3287. /* Copy L2L, DW aligned */
  3288. case 0x00:
  3289. idx += 5;
  3290. break;
  3291. /* Copy L2T/T2L */
  3292. case 0x08:
  3293. idx += 9;
  3294. break;
  3295. /* Copy L2L, byte aligned */
  3296. case 0x40:
  3297. idx += 5;
  3298. break;
  3299. /* Copy L2L, partial */
  3300. case 0x41:
  3301. idx += 9;
  3302. break;
  3303. /* Copy L2L, DW aligned, broadcast */
  3304. case 0x44:
  3305. idx += 7;
  3306. break;
  3307. /* Copy L2T Frame to Field */
  3308. case 0x48:
  3309. idx += 10;
  3310. break;
  3311. /* Copy L2T/T2L, partial */
  3312. case 0x49:
  3313. idx += 12;
  3314. break;
  3315. /* Copy L2T broadcast */
  3316. case 0x4b:
  3317. idx += 10;
  3318. break;
  3319. /* Copy L2T/T2L (tile units) */
  3320. case 0x4c:
  3321. idx += 9;
  3322. break;
  3323. /* Copy T2T, partial (tile units) */
  3324. case 0x4d:
  3325. idx += 13;
  3326. break;
  3327. /* Copy L2T broadcast (tile units) */
  3328. case 0x4f:
  3329. idx += 10;
  3330. break;
  3331. default:
  3332. DRM_ERROR("bad DMA_PACKET_COPY [%6d] 0x%08x invalid sub cmd\n", idx, ib->ptr[idx]);
  3333. return -EINVAL;
  3334. }
  3335. break;
  3336. case DMA_PACKET_CONSTANT_FILL:
  3337. idx += 4;
  3338. break;
  3339. case DMA_PACKET_NOP:
  3340. idx += 1;
  3341. break;
  3342. default:
  3343. DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
  3344. return -EINVAL;
  3345. }
  3346. } while (idx < ib->length_dw);
  3347. return 0;
  3348. }