dce3_1_afmt.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * Copyright 2014 Rafał Miłecki
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/hdmi.h>
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "r600d.h"
  28. static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  29. {
  30. struct radeon_device *rdev = encoder->dev->dev_private;
  31. struct drm_connector *connector;
  32. struct radeon_connector *radeon_connector = NULL;
  33. u32 tmp;
  34. u8 *sadb;
  35. int sad_count;
  36. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  37. if (connector->encoder == encoder) {
  38. radeon_connector = to_radeon_connector(connector);
  39. break;
  40. }
  41. }
  42. if (!radeon_connector) {
  43. DRM_ERROR("Couldn't find encoder's connector\n");
  44. return;
  45. }
  46. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  47. if (sad_count < 0) {
  48. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  49. return;
  50. }
  51. /* program the speaker allocation */
  52. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  53. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  54. /* set HDMI mode */
  55. tmp |= HDMI_CONNECTION;
  56. if (sad_count)
  57. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  58. else
  59. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  60. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  61. kfree(sadb);
  62. }
  63. static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
  64. {
  65. struct radeon_device *rdev = encoder->dev->dev_private;
  66. struct drm_connector *connector;
  67. struct radeon_connector *radeon_connector = NULL;
  68. struct cea_sad *sads;
  69. int i, sad_count;
  70. static const u16 eld_reg_to_type[][2] = {
  71. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  72. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  73. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  74. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  75. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  76. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  77. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  78. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  79. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  80. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  81. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  82. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  83. };
  84. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  85. if (connector->encoder == encoder) {
  86. radeon_connector = to_radeon_connector(connector);
  87. break;
  88. }
  89. }
  90. if (!radeon_connector) {
  91. DRM_ERROR("Couldn't find encoder's connector\n");
  92. return;
  93. }
  94. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  95. if (sad_count < 0) {
  96. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  97. return;
  98. }
  99. BUG_ON(!sads);
  100. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  101. u32 value = 0;
  102. u8 stereo_freqs = 0;
  103. int max_channels = -1;
  104. int j;
  105. for (j = 0; j < sad_count; j++) {
  106. struct cea_sad *sad = &sads[j];
  107. if (sad->format == eld_reg_to_type[i][1]) {
  108. if (sad->channels > max_channels) {
  109. value = MAX_CHANNELS(sad->channels) |
  110. DESCRIPTOR_BYTE_2(sad->byte2) |
  111. SUPPORTED_FREQUENCIES(sad->freq);
  112. max_channels = sad->channels;
  113. }
  114. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  115. stereo_freqs |= sad->freq;
  116. else
  117. break;
  118. }
  119. }
  120. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  121. WREG32(eld_reg_to_type[i][0], value);
  122. }
  123. kfree(sads);
  124. }
  125. /*
  126. * update the info frames with the data from the current display mode
  127. */
  128. void dce3_1_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  129. {
  130. struct drm_device *dev = encoder->dev;
  131. struct radeon_device *rdev = dev->dev_private;
  132. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  133. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  134. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  135. struct hdmi_avi_infoframe frame;
  136. uint32_t offset;
  137. ssize_t err;
  138. if (!dig || !dig->afmt)
  139. return;
  140. /* Silent, r600_hdmi_enable will raise WARN for us */
  141. if (!dig->afmt->enabled)
  142. return;
  143. offset = dig->afmt->offset;
  144. /* disable audio prior to setting up hw */
  145. dig->afmt->pin = r600_audio_get_pin(rdev);
  146. r600_audio_enable(rdev, dig->afmt->pin, false);
  147. r600_audio_set_dto(encoder, mode->clock);
  148. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  149. HDMI0_NULL_SEND); /* send null packets when required */
  150. WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
  151. if (ASIC_IS_DCE32(rdev)) {
  152. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  153. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  154. HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  155. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  156. AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
  157. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  158. } else {
  159. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  160. HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
  161. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  162. HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
  163. HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  164. }
  165. if (ASIC_IS_DCE32(rdev)) {
  166. dce3_2_afmt_write_speaker_allocation(encoder);
  167. dce3_2_afmt_write_sad_regs(encoder);
  168. }
  169. WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
  170. HDMI0_ACR_SOURCE | /* select SW CTS value - XXX verify that hw CTS works on all families */
  171. HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  172. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  173. HDMI0_NULL_SEND | /* send null packets when required */
  174. HDMI0_GC_SEND | /* send general control packets */
  175. HDMI0_GC_CONT); /* send general control packets every frame */
  176. /* TODO: HDMI0_AUDIO_INFO_UPDATE */
  177. WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
  178. HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
  179. HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
  180. HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  181. HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
  182. WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
  183. HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
  184. HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  185. WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
  186. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  187. if (err < 0) {
  188. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  189. return;
  190. }
  191. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  192. if (err < 0) {
  193. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  194. return;
  195. }
  196. r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  197. r600_hdmi_update_ACR(encoder, mode->clock);
  198. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  199. WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  200. WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
  201. WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
  202. WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
  203. r600_hdmi_audio_workaround(encoder);
  204. /* enable audio after to setting up hw */
  205. r600_audio_enable(rdev, dig->afmt->pin, true);
  206. }