cik_sdma.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "radeon.h"
  27. #include "radeon_asic.h"
  28. #include "radeon_trace.h"
  29. #include "cikd.h"
  30. /* sdma */
  31. #define CIK_SDMA_UCODE_SIZE 1050
  32. #define CIK_SDMA_UCODE_VERSION 64
  33. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
  34. /*
  35. * sDMA - System DMA
  36. * Starting with CIK, the GPU has new asynchronous
  37. * DMA engines. These engines are used for compute
  38. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  39. * and each one supports 1 ring buffer used for gfx
  40. * and 2 queues used for compute.
  41. *
  42. * The programming model is very similar to the CP
  43. * (ring buffer, IBs, etc.), but sDMA has it's own
  44. * packet format that is different from the PM4 format
  45. * used by the CP. sDMA supports copying data, writing
  46. * embedded data, solid fills, and a number of other
  47. * things. It also has support for tiling/detiling of
  48. * buffers.
  49. */
  50. /**
  51. * cik_sdma_get_rptr - get the current read pointer
  52. *
  53. * @rdev: radeon_device pointer
  54. * @ring: radeon ring pointer
  55. *
  56. * Get the current rptr from the hardware (CIK+).
  57. */
  58. uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
  59. struct radeon_ring *ring)
  60. {
  61. u32 rptr, reg;
  62. if (rdev->wb.enabled) {
  63. rptr = rdev->wb.wb[ring->rptr_offs/4];
  64. } else {
  65. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  66. reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
  67. else
  68. reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
  69. rptr = RREG32(reg);
  70. }
  71. return (rptr & 0x3fffc) >> 2;
  72. }
  73. /**
  74. * cik_sdma_get_wptr - get the current write pointer
  75. *
  76. * @rdev: radeon_device pointer
  77. * @ring: radeon ring pointer
  78. *
  79. * Get the current wptr from the hardware (CIK+).
  80. */
  81. uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
  82. struct radeon_ring *ring)
  83. {
  84. u32 reg;
  85. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  86. reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
  87. else
  88. reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
  89. return (RREG32(reg) & 0x3fffc) >> 2;
  90. }
  91. /**
  92. * cik_sdma_set_wptr - commit the write pointer
  93. *
  94. * @rdev: radeon_device pointer
  95. * @ring: radeon ring pointer
  96. *
  97. * Write the wptr back to the hardware (CIK+).
  98. */
  99. void cik_sdma_set_wptr(struct radeon_device *rdev,
  100. struct radeon_ring *ring)
  101. {
  102. u32 reg;
  103. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  104. reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
  105. else
  106. reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
  107. WREG32(reg, (ring->wptr << 2) & 0x3fffc);
  108. }
  109. /**
  110. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  111. *
  112. * @rdev: radeon_device pointer
  113. * @ib: IB object to schedule
  114. *
  115. * Schedule an IB in the DMA ring (CIK).
  116. */
  117. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  118. struct radeon_ib *ib)
  119. {
  120. struct radeon_ring *ring = &rdev->ring[ib->ring];
  121. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  122. if (rdev->wb.enabled) {
  123. u32 next_rptr = ring->wptr + 5;
  124. while ((next_rptr & 7) != 4)
  125. next_rptr++;
  126. next_rptr += 4;
  127. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  128. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  129. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  130. radeon_ring_write(ring, 1); /* number of DWs to follow */
  131. radeon_ring_write(ring, next_rptr);
  132. }
  133. /* IB packet must end on a 8 DW boundary */
  134. while ((ring->wptr & 7) != 4)
  135. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  136. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  137. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  138. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr));
  139. radeon_ring_write(ring, ib->length_dw);
  140. }
  141. /**
  142. * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  143. *
  144. * @rdev: radeon_device pointer
  145. * @ridx: radeon ring index
  146. *
  147. * Emit an hdp flush packet on the requested DMA ring.
  148. */
  149. static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
  150. int ridx)
  151. {
  152. struct radeon_ring *ring = &rdev->ring[ridx];
  153. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  154. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  155. u32 ref_and_mask;
  156. if (ridx == R600_RING_TYPE_DMA_INDEX)
  157. ref_and_mask = SDMA0;
  158. else
  159. ref_and_mask = SDMA1;
  160. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  161. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  162. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  163. radeon_ring_write(ring, ref_and_mask); /* reference */
  164. radeon_ring_write(ring, ref_and_mask); /* mask */
  165. radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  166. }
  167. /**
  168. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  169. *
  170. * @rdev: radeon_device pointer
  171. * @fence: radeon fence object
  172. *
  173. * Add a DMA fence packet to the ring to write
  174. * the fence seq number and DMA trap packet to generate
  175. * an interrupt if needed (CIK).
  176. */
  177. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  178. struct radeon_fence *fence)
  179. {
  180. struct radeon_ring *ring = &rdev->ring[fence->ring];
  181. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  182. /* write the fence */
  183. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  184. radeon_ring_write(ring, lower_32_bits(addr));
  185. radeon_ring_write(ring, upper_32_bits(addr));
  186. radeon_ring_write(ring, fence->seq);
  187. /* generate an interrupt */
  188. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  189. /* flush HDP */
  190. cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
  191. }
  192. /**
  193. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  194. *
  195. * @rdev: radeon_device pointer
  196. * @ring: radeon_ring structure holding ring information
  197. * @semaphore: radeon semaphore object
  198. * @emit_wait: wait or signal semaphore
  199. *
  200. * Add a DMA semaphore packet to the ring wait on or signal
  201. * other rings (CIK).
  202. */
  203. bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  204. struct radeon_ring *ring,
  205. struct radeon_semaphore *semaphore,
  206. bool emit_wait)
  207. {
  208. u64 addr = semaphore->gpu_addr;
  209. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  210. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  211. radeon_ring_write(ring, addr & 0xfffffff8);
  212. radeon_ring_write(ring, upper_32_bits(addr));
  213. return true;
  214. }
  215. /**
  216. * cik_sdma_gfx_stop - stop the gfx async dma engines
  217. *
  218. * @rdev: radeon_device pointer
  219. *
  220. * Stop the gfx async dma ring buffers (CIK).
  221. */
  222. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  223. {
  224. u32 rb_cntl, reg_offset;
  225. int i;
  226. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  227. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  228. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  229. for (i = 0; i < 2; i++) {
  230. if (i == 0)
  231. reg_offset = SDMA0_REGISTER_OFFSET;
  232. else
  233. reg_offset = SDMA1_REGISTER_OFFSET;
  234. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  235. rb_cntl &= ~SDMA_RB_ENABLE;
  236. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  237. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  238. }
  239. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  240. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  241. }
  242. /**
  243. * cik_sdma_rlc_stop - stop the compute async dma engines
  244. *
  245. * @rdev: radeon_device pointer
  246. *
  247. * Stop the compute async dma queues (CIK).
  248. */
  249. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  250. {
  251. /* XXX todo */
  252. }
  253. /**
  254. * cik_sdma_enable - stop the async dma engines
  255. *
  256. * @rdev: radeon_device pointer
  257. * @enable: enable/disable the DMA MEs.
  258. *
  259. * Halt or unhalt the async dma engines (CIK).
  260. */
  261. void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  262. {
  263. u32 me_cntl, reg_offset;
  264. int i;
  265. if (enable == false) {
  266. cik_sdma_gfx_stop(rdev);
  267. cik_sdma_rlc_stop(rdev);
  268. }
  269. for (i = 0; i < 2; i++) {
  270. if (i == 0)
  271. reg_offset = SDMA0_REGISTER_OFFSET;
  272. else
  273. reg_offset = SDMA1_REGISTER_OFFSET;
  274. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  275. if (enable)
  276. me_cntl &= ~SDMA_HALT;
  277. else
  278. me_cntl |= SDMA_HALT;
  279. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  280. }
  281. }
  282. /**
  283. * cik_sdma_gfx_resume - setup and start the async dma engines
  284. *
  285. * @rdev: radeon_device pointer
  286. *
  287. * Set up the gfx DMA ring buffers and enable them (CIK).
  288. * Returns 0 for success, error for failure.
  289. */
  290. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  291. {
  292. struct radeon_ring *ring;
  293. u32 rb_cntl, ib_cntl;
  294. u32 rb_bufsz;
  295. u32 reg_offset, wb_offset;
  296. int i, r;
  297. for (i = 0; i < 2; i++) {
  298. if (i == 0) {
  299. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  300. reg_offset = SDMA0_REGISTER_OFFSET;
  301. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  302. } else {
  303. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  304. reg_offset = SDMA1_REGISTER_OFFSET;
  305. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  306. }
  307. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  308. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  309. /* Set ring buffer size in dwords */
  310. rb_bufsz = order_base_2(ring->ring_size / 4);
  311. rb_cntl = rb_bufsz << 1;
  312. #ifdef __BIG_ENDIAN
  313. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  314. #endif
  315. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  316. /* Initialize the ring buffer's read and write pointers */
  317. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  318. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  319. /* set the wb address whether it's enabled or not */
  320. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  321. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  322. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  323. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  324. if (rdev->wb.enabled)
  325. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  326. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  327. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  328. ring->wptr = 0;
  329. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  330. /* enable DMA RB */
  331. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  332. ib_cntl = SDMA_IB_ENABLE;
  333. #ifdef __BIG_ENDIAN
  334. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  335. #endif
  336. /* enable DMA IBs */
  337. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  338. ring->ready = true;
  339. r = radeon_ring_test(rdev, ring->idx, ring);
  340. if (r) {
  341. ring->ready = false;
  342. return r;
  343. }
  344. }
  345. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  346. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  347. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  348. return 0;
  349. }
  350. /**
  351. * cik_sdma_rlc_resume - setup and start the async dma engines
  352. *
  353. * @rdev: radeon_device pointer
  354. *
  355. * Set up the compute DMA queues and enable them (CIK).
  356. * Returns 0 for success, error for failure.
  357. */
  358. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  359. {
  360. /* XXX todo */
  361. return 0;
  362. }
  363. /**
  364. * cik_sdma_load_microcode - load the sDMA ME ucode
  365. *
  366. * @rdev: radeon_device pointer
  367. *
  368. * Loads the sDMA0/1 ucode.
  369. * Returns 0 for success, -EINVAL if the ucode is not available.
  370. */
  371. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  372. {
  373. const __be32 *fw_data;
  374. int i;
  375. if (!rdev->sdma_fw)
  376. return -EINVAL;
  377. /* halt the MEs */
  378. cik_sdma_enable(rdev, false);
  379. /* sdma0 */
  380. fw_data = (const __be32 *)rdev->sdma_fw->data;
  381. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  382. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  383. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  384. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  385. /* sdma1 */
  386. fw_data = (const __be32 *)rdev->sdma_fw->data;
  387. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  388. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  389. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  390. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  391. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  392. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  393. return 0;
  394. }
  395. /**
  396. * cik_sdma_resume - setup and start the async dma engines
  397. *
  398. * @rdev: radeon_device pointer
  399. *
  400. * Set up the DMA engines and enable them (CIK).
  401. * Returns 0 for success, error for failure.
  402. */
  403. int cik_sdma_resume(struct radeon_device *rdev)
  404. {
  405. int r;
  406. /* Reset dma */
  407. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  408. RREG32(SRBM_SOFT_RESET);
  409. udelay(50);
  410. WREG32(SRBM_SOFT_RESET, 0);
  411. RREG32(SRBM_SOFT_RESET);
  412. r = cik_sdma_load_microcode(rdev);
  413. if (r)
  414. return r;
  415. /* unhalt the MEs */
  416. cik_sdma_enable(rdev, true);
  417. /* start the gfx rings and rlc compute queues */
  418. r = cik_sdma_gfx_resume(rdev);
  419. if (r)
  420. return r;
  421. r = cik_sdma_rlc_resume(rdev);
  422. if (r)
  423. return r;
  424. return 0;
  425. }
  426. /**
  427. * cik_sdma_fini - tear down the async dma engines
  428. *
  429. * @rdev: radeon_device pointer
  430. *
  431. * Stop the async dma engines and free the rings (CIK).
  432. */
  433. void cik_sdma_fini(struct radeon_device *rdev)
  434. {
  435. /* halt the MEs */
  436. cik_sdma_enable(rdev, false);
  437. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  438. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  439. /* XXX - compute dma queue tear down */
  440. }
  441. /**
  442. * cik_copy_dma - copy pages using the DMA engine
  443. *
  444. * @rdev: radeon_device pointer
  445. * @src_offset: src GPU address
  446. * @dst_offset: dst GPU address
  447. * @num_gpu_pages: number of GPU pages to xfer
  448. * @fence: radeon fence object
  449. *
  450. * Copy GPU paging using the DMA engine (CIK).
  451. * Used by the radeon ttm implementation to move pages if
  452. * registered as the asic copy callback.
  453. */
  454. int cik_copy_dma(struct radeon_device *rdev,
  455. uint64_t src_offset, uint64_t dst_offset,
  456. unsigned num_gpu_pages,
  457. struct radeon_fence **fence)
  458. {
  459. struct radeon_semaphore *sem = NULL;
  460. int ring_index = rdev->asic->copy.dma_ring_index;
  461. struct radeon_ring *ring = &rdev->ring[ring_index];
  462. u32 size_in_bytes, cur_size_in_bytes;
  463. int i, num_loops;
  464. int r = 0;
  465. r = radeon_semaphore_create(rdev, &sem);
  466. if (r) {
  467. DRM_ERROR("radeon: moving bo (%d).\n", r);
  468. return r;
  469. }
  470. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  471. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  472. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  473. if (r) {
  474. DRM_ERROR("radeon: moving bo (%d).\n", r);
  475. radeon_semaphore_free(rdev, &sem, NULL);
  476. return r;
  477. }
  478. radeon_semaphore_sync_to(sem, *fence);
  479. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  480. for (i = 0; i < num_loops; i++) {
  481. cur_size_in_bytes = size_in_bytes;
  482. if (cur_size_in_bytes > 0x1fffff)
  483. cur_size_in_bytes = 0x1fffff;
  484. size_in_bytes -= cur_size_in_bytes;
  485. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  486. radeon_ring_write(ring, cur_size_in_bytes);
  487. radeon_ring_write(ring, 0); /* src/dst endian swap */
  488. radeon_ring_write(ring, lower_32_bits(src_offset));
  489. radeon_ring_write(ring, upper_32_bits(src_offset));
  490. radeon_ring_write(ring, lower_32_bits(dst_offset));
  491. radeon_ring_write(ring, upper_32_bits(dst_offset));
  492. src_offset += cur_size_in_bytes;
  493. dst_offset += cur_size_in_bytes;
  494. }
  495. r = radeon_fence_emit(rdev, fence, ring->idx);
  496. if (r) {
  497. radeon_ring_unlock_undo(rdev, ring);
  498. radeon_semaphore_free(rdev, &sem, NULL);
  499. return r;
  500. }
  501. radeon_ring_unlock_commit(rdev, ring);
  502. radeon_semaphore_free(rdev, &sem, *fence);
  503. return r;
  504. }
  505. /**
  506. * cik_sdma_ring_test - simple async dma engine test
  507. *
  508. * @rdev: radeon_device pointer
  509. * @ring: radeon_ring structure holding ring information
  510. *
  511. * Test the DMA engine by writing using it to write an
  512. * value to memory. (CIK).
  513. * Returns 0 for success, error for failure.
  514. */
  515. int cik_sdma_ring_test(struct radeon_device *rdev,
  516. struct radeon_ring *ring)
  517. {
  518. unsigned i;
  519. int r;
  520. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  521. u32 tmp;
  522. if (!ptr) {
  523. DRM_ERROR("invalid vram scratch pointer\n");
  524. return -EINVAL;
  525. }
  526. tmp = 0xCAFEDEAD;
  527. writel(tmp, ptr);
  528. r = radeon_ring_lock(rdev, ring, 5);
  529. if (r) {
  530. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  531. return r;
  532. }
  533. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  534. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  535. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr));
  536. radeon_ring_write(ring, 1); /* number of DWs to follow */
  537. radeon_ring_write(ring, 0xDEADBEEF);
  538. radeon_ring_unlock_commit(rdev, ring);
  539. for (i = 0; i < rdev->usec_timeout; i++) {
  540. tmp = readl(ptr);
  541. if (tmp == 0xDEADBEEF)
  542. break;
  543. DRM_UDELAY(1);
  544. }
  545. if (i < rdev->usec_timeout) {
  546. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  547. } else {
  548. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  549. ring->idx, tmp);
  550. r = -EINVAL;
  551. }
  552. return r;
  553. }
  554. /**
  555. * cik_sdma_ib_test - test an IB on the DMA engine
  556. *
  557. * @rdev: radeon_device pointer
  558. * @ring: radeon_ring structure holding ring information
  559. *
  560. * Test a simple IB in the DMA ring (CIK).
  561. * Returns 0 on success, error on failure.
  562. */
  563. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  564. {
  565. struct radeon_ib ib;
  566. unsigned i;
  567. int r;
  568. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  569. u32 tmp = 0;
  570. if (!ptr) {
  571. DRM_ERROR("invalid vram scratch pointer\n");
  572. return -EINVAL;
  573. }
  574. tmp = 0xCAFEDEAD;
  575. writel(tmp, ptr);
  576. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  577. if (r) {
  578. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  579. return r;
  580. }
  581. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  582. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  583. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr);
  584. ib.ptr[3] = 1;
  585. ib.ptr[4] = 0xDEADBEEF;
  586. ib.length_dw = 5;
  587. r = radeon_ib_schedule(rdev, &ib, NULL);
  588. if (r) {
  589. radeon_ib_free(rdev, &ib);
  590. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  591. return r;
  592. }
  593. r = radeon_fence_wait(ib.fence, false);
  594. if (r) {
  595. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  596. return r;
  597. }
  598. for (i = 0; i < rdev->usec_timeout; i++) {
  599. tmp = readl(ptr);
  600. if (tmp == 0xDEADBEEF)
  601. break;
  602. DRM_UDELAY(1);
  603. }
  604. if (i < rdev->usec_timeout) {
  605. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  606. } else {
  607. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  608. r = -EINVAL;
  609. }
  610. radeon_ib_free(rdev, &ib);
  611. return r;
  612. }
  613. /**
  614. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  615. *
  616. * @rdev: radeon_device pointer
  617. * @ring: radeon_ring structure holding ring information
  618. *
  619. * Check if the async DMA engine is locked up (CIK).
  620. * Returns true if the engine appears to be locked up, false if not.
  621. */
  622. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  623. {
  624. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  625. u32 mask;
  626. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  627. mask = RADEON_RESET_DMA;
  628. else
  629. mask = RADEON_RESET_DMA1;
  630. if (!(reset_mask & mask)) {
  631. radeon_ring_lockup_update(rdev, ring);
  632. return false;
  633. }
  634. return radeon_ring_test_lockup(rdev, ring);
  635. }
  636. /**
  637. * cik_sdma_vm_set_page - update the page tables using sDMA
  638. *
  639. * @rdev: radeon_device pointer
  640. * @ib: indirect buffer to fill with commands
  641. * @pe: addr of the page entry
  642. * @addr: dst addr to write into pe
  643. * @count: number of page entries to update
  644. * @incr: increase next addr by incr bytes
  645. * @flags: access flags
  646. *
  647. * Update the page tables using sDMA (CIK).
  648. */
  649. void cik_sdma_vm_set_page(struct radeon_device *rdev,
  650. struct radeon_ib *ib,
  651. uint64_t pe,
  652. uint64_t addr, unsigned count,
  653. uint32_t incr, uint32_t flags)
  654. {
  655. uint64_t value;
  656. unsigned ndw;
  657. trace_radeon_vm_set_page(pe, addr, count, incr, flags);
  658. if (flags == R600_PTE_GART) {
  659. uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
  660. while (count) {
  661. unsigned bytes = count * 8;
  662. if (bytes > 0x1FFFF8)
  663. bytes = 0x1FFFF8;
  664. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  665. ib->ptr[ib->length_dw++] = bytes;
  666. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  667. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  668. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  669. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  670. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  671. pe += bytes;
  672. src += bytes;
  673. count -= bytes / 8;
  674. }
  675. } else if (flags & R600_PTE_SYSTEM) {
  676. while (count) {
  677. ndw = count * 2;
  678. if (ndw > 0xFFFFE)
  679. ndw = 0xFFFFE;
  680. /* for non-physically contiguous pages (system) */
  681. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  682. ib->ptr[ib->length_dw++] = pe;
  683. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  684. ib->ptr[ib->length_dw++] = ndw;
  685. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  686. value = radeon_vm_map_gart(rdev, addr);
  687. value &= 0xFFFFFFFFFFFFF000ULL;
  688. addr += incr;
  689. value |= flags;
  690. ib->ptr[ib->length_dw++] = value;
  691. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  692. }
  693. }
  694. } else {
  695. while (count) {
  696. ndw = count;
  697. if (ndw > 0x7FFFF)
  698. ndw = 0x7FFFF;
  699. if (flags & R600_PTE_VALID)
  700. value = addr;
  701. else
  702. value = 0;
  703. /* for physically contiguous pages (vram) */
  704. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  705. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  706. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  707. ib->ptr[ib->length_dw++] = flags; /* mask */
  708. ib->ptr[ib->length_dw++] = 0;
  709. ib->ptr[ib->length_dw++] = value; /* value */
  710. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  711. ib->ptr[ib->length_dw++] = incr; /* increment size */
  712. ib->ptr[ib->length_dw++] = 0;
  713. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  714. pe += ndw * 8;
  715. addr += ndw * incr;
  716. count -= ndw;
  717. }
  718. }
  719. while (ib->length_dw & 0x7)
  720. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  721. }
  722. /**
  723. * cik_dma_vm_flush - cik vm flush using sDMA
  724. *
  725. * @rdev: radeon_device pointer
  726. *
  727. * Update the page table base and flush the VM TLB
  728. * using sDMA (CIK).
  729. */
  730. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  731. {
  732. struct radeon_ring *ring = &rdev->ring[ridx];
  733. if (vm == NULL)
  734. return;
  735. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  736. if (vm->id < 8) {
  737. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  738. } else {
  739. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  740. }
  741. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  742. /* update SH_MEM_* regs */
  743. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  744. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  745. radeon_ring_write(ring, VMID(vm->id));
  746. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  747. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  748. radeon_ring_write(ring, 0);
  749. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  750. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  751. radeon_ring_write(ring, 0);
  752. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  753. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  754. radeon_ring_write(ring, 1);
  755. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  756. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  757. radeon_ring_write(ring, 0);
  758. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  759. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  760. radeon_ring_write(ring, VMID(0));
  761. /* flush HDP */
  762. cik_sdma_hdp_flush_ring_emit(rdev, ridx);
  763. /* flush TLB */
  764. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  765. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  766. radeon_ring_write(ring, 1 << vm->id);
  767. }