cik.c 265 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  44. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  45. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  46. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  47. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  48. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  49. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  50. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  51. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  52. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  53. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  54. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  55. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  59. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  60. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  61. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  65. MODULE_FIRMWARE("radeon/MULLINS_pfp.bin");
  66. MODULE_FIRMWARE("radeon/MULLINS_me.bin");
  67. MODULE_FIRMWARE("radeon/MULLINS_ce.bin");
  68. MODULE_FIRMWARE("radeon/MULLINS_mec.bin");
  69. MODULE_FIRMWARE("radeon/MULLINS_rlc.bin");
  70. MODULE_FIRMWARE("radeon/MULLINS_sdma.bin");
  71. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  72. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  73. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  74. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  75. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  76. extern void sumo_rlc_fini(struct radeon_device *rdev);
  77. extern int sumo_rlc_init(struct radeon_device *rdev);
  78. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  79. extern void si_rlc_reset(struct radeon_device *rdev);
  80. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  81. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  82. extern int cik_sdma_resume(struct radeon_device *rdev);
  83. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  84. extern void cik_sdma_fini(struct radeon_device *rdev);
  85. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  86. static void cik_rlc_stop(struct radeon_device *rdev);
  87. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  88. static void cik_program_aspm(struct radeon_device *rdev);
  89. static void cik_init_pg(struct radeon_device *rdev);
  90. static void cik_init_cg(struct radeon_device *rdev);
  91. static void cik_fini_pg(struct radeon_device *rdev);
  92. static void cik_fini_cg(struct radeon_device *rdev);
  93. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  94. bool enable);
  95. /* get temperature in millidegrees */
  96. int ci_get_temp(struct radeon_device *rdev)
  97. {
  98. u32 temp;
  99. int actual_temp = 0;
  100. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  101. CTF_TEMP_SHIFT;
  102. if (temp & 0x200)
  103. actual_temp = 255;
  104. else
  105. actual_temp = temp & 0x1ff;
  106. actual_temp = actual_temp * 1000;
  107. return actual_temp;
  108. }
  109. /* get temperature in millidegrees */
  110. int kv_get_temp(struct radeon_device *rdev)
  111. {
  112. u32 temp;
  113. int actual_temp = 0;
  114. temp = RREG32_SMC(0xC0300E0C);
  115. if (temp)
  116. actual_temp = (temp / 8) - 49;
  117. else
  118. actual_temp = 0;
  119. actual_temp = actual_temp * 1000;
  120. return actual_temp;
  121. }
  122. /*
  123. * Indirect registers accessor
  124. */
  125. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  126. {
  127. unsigned long flags;
  128. u32 r;
  129. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  130. WREG32(PCIE_INDEX, reg);
  131. (void)RREG32(PCIE_INDEX);
  132. r = RREG32(PCIE_DATA);
  133. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  134. return r;
  135. }
  136. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  137. {
  138. unsigned long flags;
  139. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  140. WREG32(PCIE_INDEX, reg);
  141. (void)RREG32(PCIE_INDEX);
  142. WREG32(PCIE_DATA, v);
  143. (void)RREG32(PCIE_DATA);
  144. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  145. }
  146. static const u32 spectre_rlc_save_restore_register_list[] =
  147. {
  148. (0x0e00 << 16) | (0xc12c >> 2),
  149. 0x00000000,
  150. (0x0e00 << 16) | (0xc140 >> 2),
  151. 0x00000000,
  152. (0x0e00 << 16) | (0xc150 >> 2),
  153. 0x00000000,
  154. (0x0e00 << 16) | (0xc15c >> 2),
  155. 0x00000000,
  156. (0x0e00 << 16) | (0xc168 >> 2),
  157. 0x00000000,
  158. (0x0e00 << 16) | (0xc170 >> 2),
  159. 0x00000000,
  160. (0x0e00 << 16) | (0xc178 >> 2),
  161. 0x00000000,
  162. (0x0e00 << 16) | (0xc204 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0xc2b4 >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0xc2b8 >> 2),
  167. 0x00000000,
  168. (0x0e00 << 16) | (0xc2bc >> 2),
  169. 0x00000000,
  170. (0x0e00 << 16) | (0xc2c0 >> 2),
  171. 0x00000000,
  172. (0x0e00 << 16) | (0x8228 >> 2),
  173. 0x00000000,
  174. (0x0e00 << 16) | (0x829c >> 2),
  175. 0x00000000,
  176. (0x0e00 << 16) | (0x869c >> 2),
  177. 0x00000000,
  178. (0x0600 << 16) | (0x98f4 >> 2),
  179. 0x00000000,
  180. (0x0e00 << 16) | (0x98f8 >> 2),
  181. 0x00000000,
  182. (0x0e00 << 16) | (0x9900 >> 2),
  183. 0x00000000,
  184. (0x0e00 << 16) | (0xc260 >> 2),
  185. 0x00000000,
  186. (0x0e00 << 16) | (0x90e8 >> 2),
  187. 0x00000000,
  188. (0x0e00 << 16) | (0x3c000 >> 2),
  189. 0x00000000,
  190. (0x0e00 << 16) | (0x3c00c >> 2),
  191. 0x00000000,
  192. (0x0e00 << 16) | (0x8c1c >> 2),
  193. 0x00000000,
  194. (0x0e00 << 16) | (0x9700 >> 2),
  195. 0x00000000,
  196. (0x0e00 << 16) | (0xcd20 >> 2),
  197. 0x00000000,
  198. (0x4e00 << 16) | (0xcd20 >> 2),
  199. 0x00000000,
  200. (0x5e00 << 16) | (0xcd20 >> 2),
  201. 0x00000000,
  202. (0x6e00 << 16) | (0xcd20 >> 2),
  203. 0x00000000,
  204. (0x7e00 << 16) | (0xcd20 >> 2),
  205. 0x00000000,
  206. (0x8e00 << 16) | (0xcd20 >> 2),
  207. 0x00000000,
  208. (0x9e00 << 16) | (0xcd20 >> 2),
  209. 0x00000000,
  210. (0xae00 << 16) | (0xcd20 >> 2),
  211. 0x00000000,
  212. (0xbe00 << 16) | (0xcd20 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0x89bc >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0x8900 >> 2),
  217. 0x00000000,
  218. 0x3,
  219. (0x0e00 << 16) | (0xc130 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0xc134 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0xc1fc >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0xc208 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0xc264 >> 2),
  228. 0x00000000,
  229. (0x0e00 << 16) | (0xc268 >> 2),
  230. 0x00000000,
  231. (0x0e00 << 16) | (0xc26c >> 2),
  232. 0x00000000,
  233. (0x0e00 << 16) | (0xc270 >> 2),
  234. 0x00000000,
  235. (0x0e00 << 16) | (0xc274 >> 2),
  236. 0x00000000,
  237. (0x0e00 << 16) | (0xc278 >> 2),
  238. 0x00000000,
  239. (0x0e00 << 16) | (0xc27c >> 2),
  240. 0x00000000,
  241. (0x0e00 << 16) | (0xc280 >> 2),
  242. 0x00000000,
  243. (0x0e00 << 16) | (0xc284 >> 2),
  244. 0x00000000,
  245. (0x0e00 << 16) | (0xc288 >> 2),
  246. 0x00000000,
  247. (0x0e00 << 16) | (0xc28c >> 2),
  248. 0x00000000,
  249. (0x0e00 << 16) | (0xc290 >> 2),
  250. 0x00000000,
  251. (0x0e00 << 16) | (0xc294 >> 2),
  252. 0x00000000,
  253. (0x0e00 << 16) | (0xc298 >> 2),
  254. 0x00000000,
  255. (0x0e00 << 16) | (0xc29c >> 2),
  256. 0x00000000,
  257. (0x0e00 << 16) | (0xc2a0 >> 2),
  258. 0x00000000,
  259. (0x0e00 << 16) | (0xc2a4 >> 2),
  260. 0x00000000,
  261. (0x0e00 << 16) | (0xc2a8 >> 2),
  262. 0x00000000,
  263. (0x0e00 << 16) | (0xc2ac >> 2),
  264. 0x00000000,
  265. (0x0e00 << 16) | (0xc2b0 >> 2),
  266. 0x00000000,
  267. (0x0e00 << 16) | (0x301d0 >> 2),
  268. 0x00000000,
  269. (0x0e00 << 16) | (0x30238 >> 2),
  270. 0x00000000,
  271. (0x0e00 << 16) | (0x30250 >> 2),
  272. 0x00000000,
  273. (0x0e00 << 16) | (0x30254 >> 2),
  274. 0x00000000,
  275. (0x0e00 << 16) | (0x30258 >> 2),
  276. 0x00000000,
  277. (0x0e00 << 16) | (0x3025c >> 2),
  278. 0x00000000,
  279. (0x4e00 << 16) | (0xc900 >> 2),
  280. 0x00000000,
  281. (0x5e00 << 16) | (0xc900 >> 2),
  282. 0x00000000,
  283. (0x6e00 << 16) | (0xc900 >> 2),
  284. 0x00000000,
  285. (0x7e00 << 16) | (0xc900 >> 2),
  286. 0x00000000,
  287. (0x8e00 << 16) | (0xc900 >> 2),
  288. 0x00000000,
  289. (0x9e00 << 16) | (0xc900 >> 2),
  290. 0x00000000,
  291. (0xae00 << 16) | (0xc900 >> 2),
  292. 0x00000000,
  293. (0xbe00 << 16) | (0xc900 >> 2),
  294. 0x00000000,
  295. (0x4e00 << 16) | (0xc904 >> 2),
  296. 0x00000000,
  297. (0x5e00 << 16) | (0xc904 >> 2),
  298. 0x00000000,
  299. (0x6e00 << 16) | (0xc904 >> 2),
  300. 0x00000000,
  301. (0x7e00 << 16) | (0xc904 >> 2),
  302. 0x00000000,
  303. (0x8e00 << 16) | (0xc904 >> 2),
  304. 0x00000000,
  305. (0x9e00 << 16) | (0xc904 >> 2),
  306. 0x00000000,
  307. (0xae00 << 16) | (0xc904 >> 2),
  308. 0x00000000,
  309. (0xbe00 << 16) | (0xc904 >> 2),
  310. 0x00000000,
  311. (0x4e00 << 16) | (0xc908 >> 2),
  312. 0x00000000,
  313. (0x5e00 << 16) | (0xc908 >> 2),
  314. 0x00000000,
  315. (0x6e00 << 16) | (0xc908 >> 2),
  316. 0x00000000,
  317. (0x7e00 << 16) | (0xc908 >> 2),
  318. 0x00000000,
  319. (0x8e00 << 16) | (0xc908 >> 2),
  320. 0x00000000,
  321. (0x9e00 << 16) | (0xc908 >> 2),
  322. 0x00000000,
  323. (0xae00 << 16) | (0xc908 >> 2),
  324. 0x00000000,
  325. (0xbe00 << 16) | (0xc908 >> 2),
  326. 0x00000000,
  327. (0x4e00 << 16) | (0xc90c >> 2),
  328. 0x00000000,
  329. (0x5e00 << 16) | (0xc90c >> 2),
  330. 0x00000000,
  331. (0x6e00 << 16) | (0xc90c >> 2),
  332. 0x00000000,
  333. (0x7e00 << 16) | (0xc90c >> 2),
  334. 0x00000000,
  335. (0x8e00 << 16) | (0xc90c >> 2),
  336. 0x00000000,
  337. (0x9e00 << 16) | (0xc90c >> 2),
  338. 0x00000000,
  339. (0xae00 << 16) | (0xc90c >> 2),
  340. 0x00000000,
  341. (0xbe00 << 16) | (0xc90c >> 2),
  342. 0x00000000,
  343. (0x4e00 << 16) | (0xc910 >> 2),
  344. 0x00000000,
  345. (0x5e00 << 16) | (0xc910 >> 2),
  346. 0x00000000,
  347. (0x6e00 << 16) | (0xc910 >> 2),
  348. 0x00000000,
  349. (0x7e00 << 16) | (0xc910 >> 2),
  350. 0x00000000,
  351. (0x8e00 << 16) | (0xc910 >> 2),
  352. 0x00000000,
  353. (0x9e00 << 16) | (0xc910 >> 2),
  354. 0x00000000,
  355. (0xae00 << 16) | (0xc910 >> 2),
  356. 0x00000000,
  357. (0xbe00 << 16) | (0xc910 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0xc99c >> 2),
  360. 0x00000000,
  361. (0x0e00 << 16) | (0x9834 >> 2),
  362. 0x00000000,
  363. (0x0000 << 16) | (0x30f00 >> 2),
  364. 0x00000000,
  365. (0x0001 << 16) | (0x30f00 >> 2),
  366. 0x00000000,
  367. (0x0000 << 16) | (0x30f04 >> 2),
  368. 0x00000000,
  369. (0x0001 << 16) | (0x30f04 >> 2),
  370. 0x00000000,
  371. (0x0000 << 16) | (0x30f08 >> 2),
  372. 0x00000000,
  373. (0x0001 << 16) | (0x30f08 >> 2),
  374. 0x00000000,
  375. (0x0000 << 16) | (0x30f0c >> 2),
  376. 0x00000000,
  377. (0x0001 << 16) | (0x30f0c >> 2),
  378. 0x00000000,
  379. (0x0600 << 16) | (0x9b7c >> 2),
  380. 0x00000000,
  381. (0x0e00 << 16) | (0x8a14 >> 2),
  382. 0x00000000,
  383. (0x0e00 << 16) | (0x8a18 >> 2),
  384. 0x00000000,
  385. (0x0600 << 16) | (0x30a00 >> 2),
  386. 0x00000000,
  387. (0x0e00 << 16) | (0x8bf0 >> 2),
  388. 0x00000000,
  389. (0x0e00 << 16) | (0x8bcc >> 2),
  390. 0x00000000,
  391. (0x0e00 << 16) | (0x8b24 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x30a04 >> 2),
  394. 0x00000000,
  395. (0x0600 << 16) | (0x30a10 >> 2),
  396. 0x00000000,
  397. (0x0600 << 16) | (0x30a14 >> 2),
  398. 0x00000000,
  399. (0x0600 << 16) | (0x30a18 >> 2),
  400. 0x00000000,
  401. (0x0600 << 16) | (0x30a2c >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0xc700 >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0xc704 >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0xc708 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0xc768 >> 2),
  410. 0x00000000,
  411. (0x0400 << 16) | (0xc770 >> 2),
  412. 0x00000000,
  413. (0x0400 << 16) | (0xc774 >> 2),
  414. 0x00000000,
  415. (0x0400 << 16) | (0xc778 >> 2),
  416. 0x00000000,
  417. (0x0400 << 16) | (0xc77c >> 2),
  418. 0x00000000,
  419. (0x0400 << 16) | (0xc780 >> 2),
  420. 0x00000000,
  421. (0x0400 << 16) | (0xc784 >> 2),
  422. 0x00000000,
  423. (0x0400 << 16) | (0xc788 >> 2),
  424. 0x00000000,
  425. (0x0400 << 16) | (0xc78c >> 2),
  426. 0x00000000,
  427. (0x0400 << 16) | (0xc798 >> 2),
  428. 0x00000000,
  429. (0x0400 << 16) | (0xc79c >> 2),
  430. 0x00000000,
  431. (0x0400 << 16) | (0xc7a0 >> 2),
  432. 0x00000000,
  433. (0x0400 << 16) | (0xc7a4 >> 2),
  434. 0x00000000,
  435. (0x0400 << 16) | (0xc7a8 >> 2),
  436. 0x00000000,
  437. (0x0400 << 16) | (0xc7ac >> 2),
  438. 0x00000000,
  439. (0x0400 << 16) | (0xc7b0 >> 2),
  440. 0x00000000,
  441. (0x0400 << 16) | (0xc7b4 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0x9100 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0x3c010 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0x92a8 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0x92ac >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0x92b4 >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0x92b8 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0x92bc >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0x92c0 >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0x92c4 >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x92c8 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x92cc >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x92d0 >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x8c00 >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x8c04 >> 2),
  470. 0x00000000,
  471. (0x0e00 << 16) | (0x8c20 >> 2),
  472. 0x00000000,
  473. (0x0e00 << 16) | (0x8c38 >> 2),
  474. 0x00000000,
  475. (0x0e00 << 16) | (0x8c3c >> 2),
  476. 0x00000000,
  477. (0x0e00 << 16) | (0xae00 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0x9604 >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0xac08 >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0xac0c >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0xac10 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xac14 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xac58 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0xac68 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0xac6c >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0xac70 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0xac74 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0xac78 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0xac7c >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0xac80 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0xac84 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0xac88 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0xac8c >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x970c >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x9714 >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x9718 >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x971c >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x31068 >> 2),
  520. 0x00000000,
  521. (0x4e00 << 16) | (0x31068 >> 2),
  522. 0x00000000,
  523. (0x5e00 << 16) | (0x31068 >> 2),
  524. 0x00000000,
  525. (0x6e00 << 16) | (0x31068 >> 2),
  526. 0x00000000,
  527. (0x7e00 << 16) | (0x31068 >> 2),
  528. 0x00000000,
  529. (0x8e00 << 16) | (0x31068 >> 2),
  530. 0x00000000,
  531. (0x9e00 << 16) | (0x31068 >> 2),
  532. 0x00000000,
  533. (0xae00 << 16) | (0x31068 >> 2),
  534. 0x00000000,
  535. (0xbe00 << 16) | (0x31068 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0xcd10 >> 2),
  538. 0x00000000,
  539. (0x0e00 << 16) | (0xcd14 >> 2),
  540. 0x00000000,
  541. (0x0e00 << 16) | (0x88b0 >> 2),
  542. 0x00000000,
  543. (0x0e00 << 16) | (0x88b4 >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0x88b8 >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0x88bc >> 2),
  548. 0x00000000,
  549. (0x0400 << 16) | (0x89c0 >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0x88c4 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0x88c8 >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0x88d0 >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0x88d4 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0x88d8 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0x8980 >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0x30938 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x3093c >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0x30940 >> 2),
  568. 0x00000000,
  569. (0x0e00 << 16) | (0x89a0 >> 2),
  570. 0x00000000,
  571. (0x0e00 << 16) | (0x30900 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0x30904 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0x89b4 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0x3c210 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0x3c214 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0x3c218 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0x8904 >> 2),
  584. 0x00000000,
  585. 0x5,
  586. (0x0e00 << 16) | (0x8c28 >> 2),
  587. (0x0e00 << 16) | (0x8c2c >> 2),
  588. (0x0e00 << 16) | (0x8c30 >> 2),
  589. (0x0e00 << 16) | (0x8c34 >> 2),
  590. (0x0e00 << 16) | (0x9600 >> 2),
  591. };
  592. static const u32 kalindi_rlc_save_restore_register_list[] =
  593. {
  594. (0x0e00 << 16) | (0xc12c >> 2),
  595. 0x00000000,
  596. (0x0e00 << 16) | (0xc140 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0xc150 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0xc15c >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0xc168 >> 2),
  603. 0x00000000,
  604. (0x0e00 << 16) | (0xc170 >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0xc204 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0xc2b4 >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0xc2b8 >> 2),
  611. 0x00000000,
  612. (0x0e00 << 16) | (0xc2bc >> 2),
  613. 0x00000000,
  614. (0x0e00 << 16) | (0xc2c0 >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0x8228 >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0x829c >> 2),
  619. 0x00000000,
  620. (0x0e00 << 16) | (0x869c >> 2),
  621. 0x00000000,
  622. (0x0600 << 16) | (0x98f4 >> 2),
  623. 0x00000000,
  624. (0x0e00 << 16) | (0x98f8 >> 2),
  625. 0x00000000,
  626. (0x0e00 << 16) | (0x9900 >> 2),
  627. 0x00000000,
  628. (0x0e00 << 16) | (0xc260 >> 2),
  629. 0x00000000,
  630. (0x0e00 << 16) | (0x90e8 >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0x3c000 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0x3c00c >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0x8c1c >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0x9700 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0xcd20 >> 2),
  641. 0x00000000,
  642. (0x4e00 << 16) | (0xcd20 >> 2),
  643. 0x00000000,
  644. (0x5e00 << 16) | (0xcd20 >> 2),
  645. 0x00000000,
  646. (0x6e00 << 16) | (0xcd20 >> 2),
  647. 0x00000000,
  648. (0x7e00 << 16) | (0xcd20 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0x89bc >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0x8900 >> 2),
  653. 0x00000000,
  654. 0x3,
  655. (0x0e00 << 16) | (0xc130 >> 2),
  656. 0x00000000,
  657. (0x0e00 << 16) | (0xc134 >> 2),
  658. 0x00000000,
  659. (0x0e00 << 16) | (0xc1fc >> 2),
  660. 0x00000000,
  661. (0x0e00 << 16) | (0xc208 >> 2),
  662. 0x00000000,
  663. (0x0e00 << 16) | (0xc264 >> 2),
  664. 0x00000000,
  665. (0x0e00 << 16) | (0xc268 >> 2),
  666. 0x00000000,
  667. (0x0e00 << 16) | (0xc26c >> 2),
  668. 0x00000000,
  669. (0x0e00 << 16) | (0xc270 >> 2),
  670. 0x00000000,
  671. (0x0e00 << 16) | (0xc274 >> 2),
  672. 0x00000000,
  673. (0x0e00 << 16) | (0xc28c >> 2),
  674. 0x00000000,
  675. (0x0e00 << 16) | (0xc290 >> 2),
  676. 0x00000000,
  677. (0x0e00 << 16) | (0xc294 >> 2),
  678. 0x00000000,
  679. (0x0e00 << 16) | (0xc298 >> 2),
  680. 0x00000000,
  681. (0x0e00 << 16) | (0xc2a0 >> 2),
  682. 0x00000000,
  683. (0x0e00 << 16) | (0xc2a4 >> 2),
  684. 0x00000000,
  685. (0x0e00 << 16) | (0xc2a8 >> 2),
  686. 0x00000000,
  687. (0x0e00 << 16) | (0xc2ac >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0x301d0 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0x30238 >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0x30250 >> 2),
  694. 0x00000000,
  695. (0x0e00 << 16) | (0x30254 >> 2),
  696. 0x00000000,
  697. (0x0e00 << 16) | (0x30258 >> 2),
  698. 0x00000000,
  699. (0x0e00 << 16) | (0x3025c >> 2),
  700. 0x00000000,
  701. (0x4e00 << 16) | (0xc900 >> 2),
  702. 0x00000000,
  703. (0x5e00 << 16) | (0xc900 >> 2),
  704. 0x00000000,
  705. (0x6e00 << 16) | (0xc900 >> 2),
  706. 0x00000000,
  707. (0x7e00 << 16) | (0xc900 >> 2),
  708. 0x00000000,
  709. (0x4e00 << 16) | (0xc904 >> 2),
  710. 0x00000000,
  711. (0x5e00 << 16) | (0xc904 >> 2),
  712. 0x00000000,
  713. (0x6e00 << 16) | (0xc904 >> 2),
  714. 0x00000000,
  715. (0x7e00 << 16) | (0xc904 >> 2),
  716. 0x00000000,
  717. (0x4e00 << 16) | (0xc908 >> 2),
  718. 0x00000000,
  719. (0x5e00 << 16) | (0xc908 >> 2),
  720. 0x00000000,
  721. (0x6e00 << 16) | (0xc908 >> 2),
  722. 0x00000000,
  723. (0x7e00 << 16) | (0xc908 >> 2),
  724. 0x00000000,
  725. (0x4e00 << 16) | (0xc90c >> 2),
  726. 0x00000000,
  727. (0x5e00 << 16) | (0xc90c >> 2),
  728. 0x00000000,
  729. (0x6e00 << 16) | (0xc90c >> 2),
  730. 0x00000000,
  731. (0x7e00 << 16) | (0xc90c >> 2),
  732. 0x00000000,
  733. (0x4e00 << 16) | (0xc910 >> 2),
  734. 0x00000000,
  735. (0x5e00 << 16) | (0xc910 >> 2),
  736. 0x00000000,
  737. (0x6e00 << 16) | (0xc910 >> 2),
  738. 0x00000000,
  739. (0x7e00 << 16) | (0xc910 >> 2),
  740. 0x00000000,
  741. (0x0e00 << 16) | (0xc99c >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x9834 >> 2),
  744. 0x00000000,
  745. (0x0000 << 16) | (0x30f00 >> 2),
  746. 0x00000000,
  747. (0x0000 << 16) | (0x30f04 >> 2),
  748. 0x00000000,
  749. (0x0000 << 16) | (0x30f08 >> 2),
  750. 0x00000000,
  751. (0x0000 << 16) | (0x30f0c >> 2),
  752. 0x00000000,
  753. (0x0600 << 16) | (0x9b7c >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0x8a14 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0x8a18 >> 2),
  758. 0x00000000,
  759. (0x0600 << 16) | (0x30a00 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0x8bf0 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0x8bcc >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0x8b24 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0x30a04 >> 2),
  768. 0x00000000,
  769. (0x0600 << 16) | (0x30a10 >> 2),
  770. 0x00000000,
  771. (0x0600 << 16) | (0x30a14 >> 2),
  772. 0x00000000,
  773. (0x0600 << 16) | (0x30a18 >> 2),
  774. 0x00000000,
  775. (0x0600 << 16) | (0x30a2c >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xc700 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xc704 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xc708 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xc768 >> 2),
  784. 0x00000000,
  785. (0x0400 << 16) | (0xc770 >> 2),
  786. 0x00000000,
  787. (0x0400 << 16) | (0xc774 >> 2),
  788. 0x00000000,
  789. (0x0400 << 16) | (0xc798 >> 2),
  790. 0x00000000,
  791. (0x0400 << 16) | (0xc79c >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9100 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x3c010 >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x8c00 >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x8c04 >> 2),
  800. 0x00000000,
  801. (0x0e00 << 16) | (0x8c20 >> 2),
  802. 0x00000000,
  803. (0x0e00 << 16) | (0x8c38 >> 2),
  804. 0x00000000,
  805. (0x0e00 << 16) | (0x8c3c >> 2),
  806. 0x00000000,
  807. (0x0e00 << 16) | (0xae00 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0x9604 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xac08 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0xac0c >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0xac10 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0xac14 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0xac58 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0xac68 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0xac6c >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0xac70 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0xac74 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0xac78 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0xac7c >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0xac80 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0xac84 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0xac88 >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0xac8c >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x970c >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x9714 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x9718 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x971c >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x31068 >> 2),
  850. 0x00000000,
  851. (0x4e00 << 16) | (0x31068 >> 2),
  852. 0x00000000,
  853. (0x5e00 << 16) | (0x31068 >> 2),
  854. 0x00000000,
  855. (0x6e00 << 16) | (0x31068 >> 2),
  856. 0x00000000,
  857. (0x7e00 << 16) | (0x31068 >> 2),
  858. 0x00000000,
  859. (0x0e00 << 16) | (0xcd10 >> 2),
  860. 0x00000000,
  861. (0x0e00 << 16) | (0xcd14 >> 2),
  862. 0x00000000,
  863. (0x0e00 << 16) | (0x88b0 >> 2),
  864. 0x00000000,
  865. (0x0e00 << 16) | (0x88b4 >> 2),
  866. 0x00000000,
  867. (0x0e00 << 16) | (0x88b8 >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0x88bc >> 2),
  870. 0x00000000,
  871. (0x0400 << 16) | (0x89c0 >> 2),
  872. 0x00000000,
  873. (0x0e00 << 16) | (0x88c4 >> 2),
  874. 0x00000000,
  875. (0x0e00 << 16) | (0x88c8 >> 2),
  876. 0x00000000,
  877. (0x0e00 << 16) | (0x88d0 >> 2),
  878. 0x00000000,
  879. (0x0e00 << 16) | (0x88d4 >> 2),
  880. 0x00000000,
  881. (0x0e00 << 16) | (0x88d8 >> 2),
  882. 0x00000000,
  883. (0x0e00 << 16) | (0x8980 >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x30938 >> 2),
  886. 0x00000000,
  887. (0x0e00 << 16) | (0x3093c >> 2),
  888. 0x00000000,
  889. (0x0e00 << 16) | (0x30940 >> 2),
  890. 0x00000000,
  891. (0x0e00 << 16) | (0x89a0 >> 2),
  892. 0x00000000,
  893. (0x0e00 << 16) | (0x30900 >> 2),
  894. 0x00000000,
  895. (0x0e00 << 16) | (0x30904 >> 2),
  896. 0x00000000,
  897. (0x0e00 << 16) | (0x89b4 >> 2),
  898. 0x00000000,
  899. (0x0e00 << 16) | (0x3e1fc >> 2),
  900. 0x00000000,
  901. (0x0e00 << 16) | (0x3c210 >> 2),
  902. 0x00000000,
  903. (0x0e00 << 16) | (0x3c214 >> 2),
  904. 0x00000000,
  905. (0x0e00 << 16) | (0x3c218 >> 2),
  906. 0x00000000,
  907. (0x0e00 << 16) | (0x8904 >> 2),
  908. 0x00000000,
  909. 0x5,
  910. (0x0e00 << 16) | (0x8c28 >> 2),
  911. (0x0e00 << 16) | (0x8c2c >> 2),
  912. (0x0e00 << 16) | (0x8c30 >> 2),
  913. (0x0e00 << 16) | (0x8c34 >> 2),
  914. (0x0e00 << 16) | (0x9600 >> 2),
  915. };
  916. static const u32 bonaire_golden_spm_registers[] =
  917. {
  918. 0x30800, 0xe0ffffff, 0xe0000000
  919. };
  920. static const u32 bonaire_golden_common_registers[] =
  921. {
  922. 0xc770, 0xffffffff, 0x00000800,
  923. 0xc774, 0xffffffff, 0x00000800,
  924. 0xc798, 0xffffffff, 0x00007fbf,
  925. 0xc79c, 0xffffffff, 0x00007faf
  926. };
  927. static const u32 bonaire_golden_registers[] =
  928. {
  929. 0x3354, 0x00000333, 0x00000333,
  930. 0x3350, 0x000c0fc0, 0x00040200,
  931. 0x9a10, 0x00010000, 0x00058208,
  932. 0x3c000, 0xffff1fff, 0x00140000,
  933. 0x3c200, 0xfdfc0fff, 0x00000100,
  934. 0x3c234, 0x40000000, 0x40000200,
  935. 0x9830, 0xffffffff, 0x00000000,
  936. 0x9834, 0xf00fffff, 0x00000400,
  937. 0x9838, 0x0002021c, 0x00020200,
  938. 0xc78, 0x00000080, 0x00000000,
  939. 0x5bb0, 0x000000f0, 0x00000070,
  940. 0x5bc0, 0xf0311fff, 0x80300000,
  941. 0x98f8, 0x73773777, 0x12010001,
  942. 0x350c, 0x00810000, 0x408af000,
  943. 0x7030, 0x31000111, 0x00000011,
  944. 0x2f48, 0x73773777, 0x12010001,
  945. 0x220c, 0x00007fb6, 0x0021a1b1,
  946. 0x2210, 0x00007fb6, 0x002021b1,
  947. 0x2180, 0x00007fb6, 0x00002191,
  948. 0x2218, 0x00007fb6, 0x002121b1,
  949. 0x221c, 0x00007fb6, 0x002021b1,
  950. 0x21dc, 0x00007fb6, 0x00002191,
  951. 0x21e0, 0x00007fb6, 0x00002191,
  952. 0x3628, 0x0000003f, 0x0000000a,
  953. 0x362c, 0x0000003f, 0x0000000a,
  954. 0x2ae4, 0x00073ffe, 0x000022a2,
  955. 0x240c, 0x000007ff, 0x00000000,
  956. 0x8a14, 0xf000003f, 0x00000007,
  957. 0x8bf0, 0x00002001, 0x00000001,
  958. 0x8b24, 0xffffffff, 0x00ffffff,
  959. 0x30a04, 0x0000ff0f, 0x00000000,
  960. 0x28a4c, 0x07ffffff, 0x06000000,
  961. 0x4d8, 0x00000fff, 0x00000100,
  962. 0x3e78, 0x00000001, 0x00000002,
  963. 0x9100, 0x03000000, 0x0362c688,
  964. 0x8c00, 0x000000ff, 0x00000001,
  965. 0xe40, 0x00001fff, 0x00001fff,
  966. 0x9060, 0x0000007f, 0x00000020,
  967. 0x9508, 0x00010000, 0x00010000,
  968. 0xac14, 0x000003ff, 0x000000f3,
  969. 0xac0c, 0xffffffff, 0x00001032
  970. };
  971. static const u32 bonaire_mgcg_cgcg_init[] =
  972. {
  973. 0xc420, 0xffffffff, 0xfffffffc,
  974. 0x30800, 0xffffffff, 0xe0000000,
  975. 0x3c2a0, 0xffffffff, 0x00000100,
  976. 0x3c208, 0xffffffff, 0x00000100,
  977. 0x3c2c0, 0xffffffff, 0xc0000100,
  978. 0x3c2c8, 0xffffffff, 0xc0000100,
  979. 0x3c2c4, 0xffffffff, 0xc0000100,
  980. 0x55e4, 0xffffffff, 0x00600100,
  981. 0x3c280, 0xffffffff, 0x00000100,
  982. 0x3c214, 0xffffffff, 0x06000100,
  983. 0x3c220, 0xffffffff, 0x00000100,
  984. 0x3c218, 0xffffffff, 0x06000100,
  985. 0x3c204, 0xffffffff, 0x00000100,
  986. 0x3c2e0, 0xffffffff, 0x00000100,
  987. 0x3c224, 0xffffffff, 0x00000100,
  988. 0x3c200, 0xffffffff, 0x00000100,
  989. 0x3c230, 0xffffffff, 0x00000100,
  990. 0x3c234, 0xffffffff, 0x00000100,
  991. 0x3c250, 0xffffffff, 0x00000100,
  992. 0x3c254, 0xffffffff, 0x00000100,
  993. 0x3c258, 0xffffffff, 0x00000100,
  994. 0x3c25c, 0xffffffff, 0x00000100,
  995. 0x3c260, 0xffffffff, 0x00000100,
  996. 0x3c27c, 0xffffffff, 0x00000100,
  997. 0x3c278, 0xffffffff, 0x00000100,
  998. 0x3c210, 0xffffffff, 0x06000100,
  999. 0x3c290, 0xffffffff, 0x00000100,
  1000. 0x3c274, 0xffffffff, 0x00000100,
  1001. 0x3c2b4, 0xffffffff, 0x00000100,
  1002. 0x3c2b0, 0xffffffff, 0x00000100,
  1003. 0x3c270, 0xffffffff, 0x00000100,
  1004. 0x30800, 0xffffffff, 0xe0000000,
  1005. 0x3c020, 0xffffffff, 0x00010000,
  1006. 0x3c024, 0xffffffff, 0x00030002,
  1007. 0x3c028, 0xffffffff, 0x00040007,
  1008. 0x3c02c, 0xffffffff, 0x00060005,
  1009. 0x3c030, 0xffffffff, 0x00090008,
  1010. 0x3c034, 0xffffffff, 0x00010000,
  1011. 0x3c038, 0xffffffff, 0x00030002,
  1012. 0x3c03c, 0xffffffff, 0x00040007,
  1013. 0x3c040, 0xffffffff, 0x00060005,
  1014. 0x3c044, 0xffffffff, 0x00090008,
  1015. 0x3c048, 0xffffffff, 0x00010000,
  1016. 0x3c04c, 0xffffffff, 0x00030002,
  1017. 0x3c050, 0xffffffff, 0x00040007,
  1018. 0x3c054, 0xffffffff, 0x00060005,
  1019. 0x3c058, 0xffffffff, 0x00090008,
  1020. 0x3c05c, 0xffffffff, 0x00010000,
  1021. 0x3c060, 0xffffffff, 0x00030002,
  1022. 0x3c064, 0xffffffff, 0x00040007,
  1023. 0x3c068, 0xffffffff, 0x00060005,
  1024. 0x3c06c, 0xffffffff, 0x00090008,
  1025. 0x3c070, 0xffffffff, 0x00010000,
  1026. 0x3c074, 0xffffffff, 0x00030002,
  1027. 0x3c078, 0xffffffff, 0x00040007,
  1028. 0x3c07c, 0xffffffff, 0x00060005,
  1029. 0x3c080, 0xffffffff, 0x00090008,
  1030. 0x3c084, 0xffffffff, 0x00010000,
  1031. 0x3c088, 0xffffffff, 0x00030002,
  1032. 0x3c08c, 0xffffffff, 0x00040007,
  1033. 0x3c090, 0xffffffff, 0x00060005,
  1034. 0x3c094, 0xffffffff, 0x00090008,
  1035. 0x3c098, 0xffffffff, 0x00010000,
  1036. 0x3c09c, 0xffffffff, 0x00030002,
  1037. 0x3c0a0, 0xffffffff, 0x00040007,
  1038. 0x3c0a4, 0xffffffff, 0x00060005,
  1039. 0x3c0a8, 0xffffffff, 0x00090008,
  1040. 0x3c000, 0xffffffff, 0x96e00200,
  1041. 0x8708, 0xffffffff, 0x00900100,
  1042. 0xc424, 0xffffffff, 0x0020003f,
  1043. 0x38, 0xffffffff, 0x0140001c,
  1044. 0x3c, 0x000f0000, 0x000f0000,
  1045. 0x220, 0xffffffff, 0xC060000C,
  1046. 0x224, 0xc0000fff, 0x00000100,
  1047. 0xf90, 0xffffffff, 0x00000100,
  1048. 0xf98, 0x00000101, 0x00000000,
  1049. 0x20a8, 0xffffffff, 0x00000104,
  1050. 0x55e4, 0xff000fff, 0x00000100,
  1051. 0x30cc, 0xc0000fff, 0x00000104,
  1052. 0xc1e4, 0x00000001, 0x00000001,
  1053. 0xd00c, 0xff000ff0, 0x00000100,
  1054. 0xd80c, 0xff000ff0, 0x00000100
  1055. };
  1056. static const u32 spectre_golden_spm_registers[] =
  1057. {
  1058. 0x30800, 0xe0ffffff, 0xe0000000
  1059. };
  1060. static const u32 spectre_golden_common_registers[] =
  1061. {
  1062. 0xc770, 0xffffffff, 0x00000800,
  1063. 0xc774, 0xffffffff, 0x00000800,
  1064. 0xc798, 0xffffffff, 0x00007fbf,
  1065. 0xc79c, 0xffffffff, 0x00007faf
  1066. };
  1067. static const u32 spectre_golden_registers[] =
  1068. {
  1069. 0x3c000, 0xffff1fff, 0x96940200,
  1070. 0x3c00c, 0xffff0001, 0xff000000,
  1071. 0x3c200, 0xfffc0fff, 0x00000100,
  1072. 0x6ed8, 0x00010101, 0x00010000,
  1073. 0x9834, 0xf00fffff, 0x00000400,
  1074. 0x9838, 0xfffffffc, 0x00020200,
  1075. 0x5bb0, 0x000000f0, 0x00000070,
  1076. 0x5bc0, 0xf0311fff, 0x80300000,
  1077. 0x98f8, 0x73773777, 0x12010001,
  1078. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1079. 0x2f48, 0x73773777, 0x12010001,
  1080. 0x8a14, 0xf000003f, 0x00000007,
  1081. 0x8b24, 0xffffffff, 0x00ffffff,
  1082. 0x28350, 0x3f3f3fff, 0x00000082,
  1083. 0x28354, 0x0000003f, 0x00000000,
  1084. 0x3e78, 0x00000001, 0x00000002,
  1085. 0x913c, 0xffff03df, 0x00000004,
  1086. 0xc768, 0x00000008, 0x00000008,
  1087. 0x8c00, 0x000008ff, 0x00000800,
  1088. 0x9508, 0x00010000, 0x00010000,
  1089. 0xac0c, 0xffffffff, 0x54763210,
  1090. 0x214f8, 0x01ff01ff, 0x00000002,
  1091. 0x21498, 0x007ff800, 0x00200000,
  1092. 0x2015c, 0xffffffff, 0x00000f40,
  1093. 0x30934, 0xffffffff, 0x00000001
  1094. };
  1095. static const u32 spectre_mgcg_cgcg_init[] =
  1096. {
  1097. 0xc420, 0xffffffff, 0xfffffffc,
  1098. 0x30800, 0xffffffff, 0xe0000000,
  1099. 0x3c2a0, 0xffffffff, 0x00000100,
  1100. 0x3c208, 0xffffffff, 0x00000100,
  1101. 0x3c2c0, 0xffffffff, 0x00000100,
  1102. 0x3c2c8, 0xffffffff, 0x00000100,
  1103. 0x3c2c4, 0xffffffff, 0x00000100,
  1104. 0x55e4, 0xffffffff, 0x00600100,
  1105. 0x3c280, 0xffffffff, 0x00000100,
  1106. 0x3c214, 0xffffffff, 0x06000100,
  1107. 0x3c220, 0xffffffff, 0x00000100,
  1108. 0x3c218, 0xffffffff, 0x06000100,
  1109. 0x3c204, 0xffffffff, 0x00000100,
  1110. 0x3c2e0, 0xffffffff, 0x00000100,
  1111. 0x3c224, 0xffffffff, 0x00000100,
  1112. 0x3c200, 0xffffffff, 0x00000100,
  1113. 0x3c230, 0xffffffff, 0x00000100,
  1114. 0x3c234, 0xffffffff, 0x00000100,
  1115. 0x3c250, 0xffffffff, 0x00000100,
  1116. 0x3c254, 0xffffffff, 0x00000100,
  1117. 0x3c258, 0xffffffff, 0x00000100,
  1118. 0x3c25c, 0xffffffff, 0x00000100,
  1119. 0x3c260, 0xffffffff, 0x00000100,
  1120. 0x3c27c, 0xffffffff, 0x00000100,
  1121. 0x3c278, 0xffffffff, 0x00000100,
  1122. 0x3c210, 0xffffffff, 0x06000100,
  1123. 0x3c290, 0xffffffff, 0x00000100,
  1124. 0x3c274, 0xffffffff, 0x00000100,
  1125. 0x3c2b4, 0xffffffff, 0x00000100,
  1126. 0x3c2b0, 0xffffffff, 0x00000100,
  1127. 0x3c270, 0xffffffff, 0x00000100,
  1128. 0x30800, 0xffffffff, 0xe0000000,
  1129. 0x3c020, 0xffffffff, 0x00010000,
  1130. 0x3c024, 0xffffffff, 0x00030002,
  1131. 0x3c028, 0xffffffff, 0x00040007,
  1132. 0x3c02c, 0xffffffff, 0x00060005,
  1133. 0x3c030, 0xffffffff, 0x00090008,
  1134. 0x3c034, 0xffffffff, 0x00010000,
  1135. 0x3c038, 0xffffffff, 0x00030002,
  1136. 0x3c03c, 0xffffffff, 0x00040007,
  1137. 0x3c040, 0xffffffff, 0x00060005,
  1138. 0x3c044, 0xffffffff, 0x00090008,
  1139. 0x3c048, 0xffffffff, 0x00010000,
  1140. 0x3c04c, 0xffffffff, 0x00030002,
  1141. 0x3c050, 0xffffffff, 0x00040007,
  1142. 0x3c054, 0xffffffff, 0x00060005,
  1143. 0x3c058, 0xffffffff, 0x00090008,
  1144. 0x3c05c, 0xffffffff, 0x00010000,
  1145. 0x3c060, 0xffffffff, 0x00030002,
  1146. 0x3c064, 0xffffffff, 0x00040007,
  1147. 0x3c068, 0xffffffff, 0x00060005,
  1148. 0x3c06c, 0xffffffff, 0x00090008,
  1149. 0x3c070, 0xffffffff, 0x00010000,
  1150. 0x3c074, 0xffffffff, 0x00030002,
  1151. 0x3c078, 0xffffffff, 0x00040007,
  1152. 0x3c07c, 0xffffffff, 0x00060005,
  1153. 0x3c080, 0xffffffff, 0x00090008,
  1154. 0x3c084, 0xffffffff, 0x00010000,
  1155. 0x3c088, 0xffffffff, 0x00030002,
  1156. 0x3c08c, 0xffffffff, 0x00040007,
  1157. 0x3c090, 0xffffffff, 0x00060005,
  1158. 0x3c094, 0xffffffff, 0x00090008,
  1159. 0x3c098, 0xffffffff, 0x00010000,
  1160. 0x3c09c, 0xffffffff, 0x00030002,
  1161. 0x3c0a0, 0xffffffff, 0x00040007,
  1162. 0x3c0a4, 0xffffffff, 0x00060005,
  1163. 0x3c0a8, 0xffffffff, 0x00090008,
  1164. 0x3c0ac, 0xffffffff, 0x00010000,
  1165. 0x3c0b0, 0xffffffff, 0x00030002,
  1166. 0x3c0b4, 0xffffffff, 0x00040007,
  1167. 0x3c0b8, 0xffffffff, 0x00060005,
  1168. 0x3c0bc, 0xffffffff, 0x00090008,
  1169. 0x3c000, 0xffffffff, 0x96e00200,
  1170. 0x8708, 0xffffffff, 0x00900100,
  1171. 0xc424, 0xffffffff, 0x0020003f,
  1172. 0x38, 0xffffffff, 0x0140001c,
  1173. 0x3c, 0x000f0000, 0x000f0000,
  1174. 0x220, 0xffffffff, 0xC060000C,
  1175. 0x224, 0xc0000fff, 0x00000100,
  1176. 0xf90, 0xffffffff, 0x00000100,
  1177. 0xf98, 0x00000101, 0x00000000,
  1178. 0x20a8, 0xffffffff, 0x00000104,
  1179. 0x55e4, 0xff000fff, 0x00000100,
  1180. 0x30cc, 0xc0000fff, 0x00000104,
  1181. 0xc1e4, 0x00000001, 0x00000001,
  1182. 0xd00c, 0xff000ff0, 0x00000100,
  1183. 0xd80c, 0xff000ff0, 0x00000100
  1184. };
  1185. static const u32 kalindi_golden_spm_registers[] =
  1186. {
  1187. 0x30800, 0xe0ffffff, 0xe0000000
  1188. };
  1189. static const u32 kalindi_golden_common_registers[] =
  1190. {
  1191. 0xc770, 0xffffffff, 0x00000800,
  1192. 0xc774, 0xffffffff, 0x00000800,
  1193. 0xc798, 0xffffffff, 0x00007fbf,
  1194. 0xc79c, 0xffffffff, 0x00007faf
  1195. };
  1196. static const u32 kalindi_golden_registers[] =
  1197. {
  1198. 0x3c000, 0xffffdfff, 0x6e944040,
  1199. 0x55e4, 0xff607fff, 0xfc000100,
  1200. 0x3c220, 0xff000fff, 0x00000100,
  1201. 0x3c224, 0xff000fff, 0x00000100,
  1202. 0x3c200, 0xfffc0fff, 0x00000100,
  1203. 0x6ed8, 0x00010101, 0x00010000,
  1204. 0x9830, 0xffffffff, 0x00000000,
  1205. 0x9834, 0xf00fffff, 0x00000400,
  1206. 0x5bb0, 0x000000f0, 0x00000070,
  1207. 0x5bc0, 0xf0311fff, 0x80300000,
  1208. 0x98f8, 0x73773777, 0x12010001,
  1209. 0x98fc, 0xffffffff, 0x00000010,
  1210. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1211. 0x8030, 0x00001f0f, 0x0000100a,
  1212. 0x2f48, 0x73773777, 0x12010001,
  1213. 0x2408, 0x000fffff, 0x000c007f,
  1214. 0x8a14, 0xf000003f, 0x00000007,
  1215. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1216. 0x30a04, 0x0000ff0f, 0x00000000,
  1217. 0x28a4c, 0x07ffffff, 0x06000000,
  1218. 0x4d8, 0x00000fff, 0x00000100,
  1219. 0x3e78, 0x00000001, 0x00000002,
  1220. 0xc768, 0x00000008, 0x00000008,
  1221. 0x8c00, 0x000000ff, 0x00000003,
  1222. 0x214f8, 0x01ff01ff, 0x00000002,
  1223. 0x21498, 0x007ff800, 0x00200000,
  1224. 0x2015c, 0xffffffff, 0x00000f40,
  1225. 0x88c4, 0x001f3ae3, 0x00000082,
  1226. 0x88d4, 0x0000001f, 0x00000010,
  1227. 0x30934, 0xffffffff, 0x00000000
  1228. };
  1229. static const u32 kalindi_mgcg_cgcg_init[] =
  1230. {
  1231. 0xc420, 0xffffffff, 0xfffffffc,
  1232. 0x30800, 0xffffffff, 0xe0000000,
  1233. 0x3c2a0, 0xffffffff, 0x00000100,
  1234. 0x3c208, 0xffffffff, 0x00000100,
  1235. 0x3c2c0, 0xffffffff, 0x00000100,
  1236. 0x3c2c8, 0xffffffff, 0x00000100,
  1237. 0x3c2c4, 0xffffffff, 0x00000100,
  1238. 0x55e4, 0xffffffff, 0x00600100,
  1239. 0x3c280, 0xffffffff, 0x00000100,
  1240. 0x3c214, 0xffffffff, 0x06000100,
  1241. 0x3c220, 0xffffffff, 0x00000100,
  1242. 0x3c218, 0xffffffff, 0x06000100,
  1243. 0x3c204, 0xffffffff, 0x00000100,
  1244. 0x3c2e0, 0xffffffff, 0x00000100,
  1245. 0x3c224, 0xffffffff, 0x00000100,
  1246. 0x3c200, 0xffffffff, 0x00000100,
  1247. 0x3c230, 0xffffffff, 0x00000100,
  1248. 0x3c234, 0xffffffff, 0x00000100,
  1249. 0x3c250, 0xffffffff, 0x00000100,
  1250. 0x3c254, 0xffffffff, 0x00000100,
  1251. 0x3c258, 0xffffffff, 0x00000100,
  1252. 0x3c25c, 0xffffffff, 0x00000100,
  1253. 0x3c260, 0xffffffff, 0x00000100,
  1254. 0x3c27c, 0xffffffff, 0x00000100,
  1255. 0x3c278, 0xffffffff, 0x00000100,
  1256. 0x3c210, 0xffffffff, 0x06000100,
  1257. 0x3c290, 0xffffffff, 0x00000100,
  1258. 0x3c274, 0xffffffff, 0x00000100,
  1259. 0x3c2b4, 0xffffffff, 0x00000100,
  1260. 0x3c2b0, 0xffffffff, 0x00000100,
  1261. 0x3c270, 0xffffffff, 0x00000100,
  1262. 0x30800, 0xffffffff, 0xe0000000,
  1263. 0x3c020, 0xffffffff, 0x00010000,
  1264. 0x3c024, 0xffffffff, 0x00030002,
  1265. 0x3c028, 0xffffffff, 0x00040007,
  1266. 0x3c02c, 0xffffffff, 0x00060005,
  1267. 0x3c030, 0xffffffff, 0x00090008,
  1268. 0x3c034, 0xffffffff, 0x00010000,
  1269. 0x3c038, 0xffffffff, 0x00030002,
  1270. 0x3c03c, 0xffffffff, 0x00040007,
  1271. 0x3c040, 0xffffffff, 0x00060005,
  1272. 0x3c044, 0xffffffff, 0x00090008,
  1273. 0x3c000, 0xffffffff, 0x96e00200,
  1274. 0x8708, 0xffffffff, 0x00900100,
  1275. 0xc424, 0xffffffff, 0x0020003f,
  1276. 0x38, 0xffffffff, 0x0140001c,
  1277. 0x3c, 0x000f0000, 0x000f0000,
  1278. 0x220, 0xffffffff, 0xC060000C,
  1279. 0x224, 0xc0000fff, 0x00000100,
  1280. 0x20a8, 0xffffffff, 0x00000104,
  1281. 0x55e4, 0xff000fff, 0x00000100,
  1282. 0x30cc, 0xc0000fff, 0x00000104,
  1283. 0xc1e4, 0x00000001, 0x00000001,
  1284. 0xd00c, 0xff000ff0, 0x00000100,
  1285. 0xd80c, 0xff000ff0, 0x00000100
  1286. };
  1287. static const u32 hawaii_golden_spm_registers[] =
  1288. {
  1289. 0x30800, 0xe0ffffff, 0xe0000000
  1290. };
  1291. static const u32 hawaii_golden_common_registers[] =
  1292. {
  1293. 0x30800, 0xffffffff, 0xe0000000,
  1294. 0x28350, 0xffffffff, 0x3a00161a,
  1295. 0x28354, 0xffffffff, 0x0000002e,
  1296. 0x9a10, 0xffffffff, 0x00018208,
  1297. 0x98f8, 0xffffffff, 0x12011003
  1298. };
  1299. static const u32 hawaii_golden_registers[] =
  1300. {
  1301. 0x3354, 0x00000333, 0x00000333,
  1302. 0x9a10, 0x00010000, 0x00058208,
  1303. 0x9830, 0xffffffff, 0x00000000,
  1304. 0x9834, 0xf00fffff, 0x00000400,
  1305. 0x9838, 0x0002021c, 0x00020200,
  1306. 0xc78, 0x00000080, 0x00000000,
  1307. 0x5bb0, 0x000000f0, 0x00000070,
  1308. 0x5bc0, 0xf0311fff, 0x80300000,
  1309. 0x350c, 0x00810000, 0x408af000,
  1310. 0x7030, 0x31000111, 0x00000011,
  1311. 0x2f48, 0x73773777, 0x12010001,
  1312. 0x2120, 0x0000007f, 0x0000001b,
  1313. 0x21dc, 0x00007fb6, 0x00002191,
  1314. 0x3628, 0x0000003f, 0x0000000a,
  1315. 0x362c, 0x0000003f, 0x0000000a,
  1316. 0x2ae4, 0x00073ffe, 0x000022a2,
  1317. 0x240c, 0x000007ff, 0x00000000,
  1318. 0x8bf0, 0x00002001, 0x00000001,
  1319. 0x8b24, 0xffffffff, 0x00ffffff,
  1320. 0x30a04, 0x0000ff0f, 0x00000000,
  1321. 0x28a4c, 0x07ffffff, 0x06000000,
  1322. 0x3e78, 0x00000001, 0x00000002,
  1323. 0xc768, 0x00000008, 0x00000008,
  1324. 0xc770, 0x00000f00, 0x00000800,
  1325. 0xc774, 0x00000f00, 0x00000800,
  1326. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1327. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1328. 0x8c00, 0x000000ff, 0x00000800,
  1329. 0xe40, 0x00001fff, 0x00001fff,
  1330. 0x9060, 0x0000007f, 0x00000020,
  1331. 0x9508, 0x00010000, 0x00010000,
  1332. 0xae00, 0x00100000, 0x000ff07c,
  1333. 0xac14, 0x000003ff, 0x0000000f,
  1334. 0xac10, 0xffffffff, 0x7564fdec,
  1335. 0xac0c, 0xffffffff, 0x3120b9a8,
  1336. 0xac08, 0x20000000, 0x0f9c0000
  1337. };
  1338. static const u32 hawaii_mgcg_cgcg_init[] =
  1339. {
  1340. 0xc420, 0xffffffff, 0xfffffffd,
  1341. 0x30800, 0xffffffff, 0xe0000000,
  1342. 0x3c2a0, 0xffffffff, 0x00000100,
  1343. 0x3c208, 0xffffffff, 0x00000100,
  1344. 0x3c2c0, 0xffffffff, 0x00000100,
  1345. 0x3c2c8, 0xffffffff, 0x00000100,
  1346. 0x3c2c4, 0xffffffff, 0x00000100,
  1347. 0x55e4, 0xffffffff, 0x00200100,
  1348. 0x3c280, 0xffffffff, 0x00000100,
  1349. 0x3c214, 0xffffffff, 0x06000100,
  1350. 0x3c220, 0xffffffff, 0x00000100,
  1351. 0x3c218, 0xffffffff, 0x06000100,
  1352. 0x3c204, 0xffffffff, 0x00000100,
  1353. 0x3c2e0, 0xffffffff, 0x00000100,
  1354. 0x3c224, 0xffffffff, 0x00000100,
  1355. 0x3c200, 0xffffffff, 0x00000100,
  1356. 0x3c230, 0xffffffff, 0x00000100,
  1357. 0x3c234, 0xffffffff, 0x00000100,
  1358. 0x3c250, 0xffffffff, 0x00000100,
  1359. 0x3c254, 0xffffffff, 0x00000100,
  1360. 0x3c258, 0xffffffff, 0x00000100,
  1361. 0x3c25c, 0xffffffff, 0x00000100,
  1362. 0x3c260, 0xffffffff, 0x00000100,
  1363. 0x3c27c, 0xffffffff, 0x00000100,
  1364. 0x3c278, 0xffffffff, 0x00000100,
  1365. 0x3c210, 0xffffffff, 0x06000100,
  1366. 0x3c290, 0xffffffff, 0x00000100,
  1367. 0x3c274, 0xffffffff, 0x00000100,
  1368. 0x3c2b4, 0xffffffff, 0x00000100,
  1369. 0x3c2b0, 0xffffffff, 0x00000100,
  1370. 0x3c270, 0xffffffff, 0x00000100,
  1371. 0x30800, 0xffffffff, 0xe0000000,
  1372. 0x3c020, 0xffffffff, 0x00010000,
  1373. 0x3c024, 0xffffffff, 0x00030002,
  1374. 0x3c028, 0xffffffff, 0x00040007,
  1375. 0x3c02c, 0xffffffff, 0x00060005,
  1376. 0x3c030, 0xffffffff, 0x00090008,
  1377. 0x3c034, 0xffffffff, 0x00010000,
  1378. 0x3c038, 0xffffffff, 0x00030002,
  1379. 0x3c03c, 0xffffffff, 0x00040007,
  1380. 0x3c040, 0xffffffff, 0x00060005,
  1381. 0x3c044, 0xffffffff, 0x00090008,
  1382. 0x3c048, 0xffffffff, 0x00010000,
  1383. 0x3c04c, 0xffffffff, 0x00030002,
  1384. 0x3c050, 0xffffffff, 0x00040007,
  1385. 0x3c054, 0xffffffff, 0x00060005,
  1386. 0x3c058, 0xffffffff, 0x00090008,
  1387. 0x3c05c, 0xffffffff, 0x00010000,
  1388. 0x3c060, 0xffffffff, 0x00030002,
  1389. 0x3c064, 0xffffffff, 0x00040007,
  1390. 0x3c068, 0xffffffff, 0x00060005,
  1391. 0x3c06c, 0xffffffff, 0x00090008,
  1392. 0x3c070, 0xffffffff, 0x00010000,
  1393. 0x3c074, 0xffffffff, 0x00030002,
  1394. 0x3c078, 0xffffffff, 0x00040007,
  1395. 0x3c07c, 0xffffffff, 0x00060005,
  1396. 0x3c080, 0xffffffff, 0x00090008,
  1397. 0x3c084, 0xffffffff, 0x00010000,
  1398. 0x3c088, 0xffffffff, 0x00030002,
  1399. 0x3c08c, 0xffffffff, 0x00040007,
  1400. 0x3c090, 0xffffffff, 0x00060005,
  1401. 0x3c094, 0xffffffff, 0x00090008,
  1402. 0x3c098, 0xffffffff, 0x00010000,
  1403. 0x3c09c, 0xffffffff, 0x00030002,
  1404. 0x3c0a0, 0xffffffff, 0x00040007,
  1405. 0x3c0a4, 0xffffffff, 0x00060005,
  1406. 0x3c0a8, 0xffffffff, 0x00090008,
  1407. 0x3c0ac, 0xffffffff, 0x00010000,
  1408. 0x3c0b0, 0xffffffff, 0x00030002,
  1409. 0x3c0b4, 0xffffffff, 0x00040007,
  1410. 0x3c0b8, 0xffffffff, 0x00060005,
  1411. 0x3c0bc, 0xffffffff, 0x00090008,
  1412. 0x3c0c0, 0xffffffff, 0x00010000,
  1413. 0x3c0c4, 0xffffffff, 0x00030002,
  1414. 0x3c0c8, 0xffffffff, 0x00040007,
  1415. 0x3c0cc, 0xffffffff, 0x00060005,
  1416. 0x3c0d0, 0xffffffff, 0x00090008,
  1417. 0x3c0d4, 0xffffffff, 0x00010000,
  1418. 0x3c0d8, 0xffffffff, 0x00030002,
  1419. 0x3c0dc, 0xffffffff, 0x00040007,
  1420. 0x3c0e0, 0xffffffff, 0x00060005,
  1421. 0x3c0e4, 0xffffffff, 0x00090008,
  1422. 0x3c0e8, 0xffffffff, 0x00010000,
  1423. 0x3c0ec, 0xffffffff, 0x00030002,
  1424. 0x3c0f0, 0xffffffff, 0x00040007,
  1425. 0x3c0f4, 0xffffffff, 0x00060005,
  1426. 0x3c0f8, 0xffffffff, 0x00090008,
  1427. 0xc318, 0xffffffff, 0x00020200,
  1428. 0x3350, 0xffffffff, 0x00000200,
  1429. 0x15c0, 0xffffffff, 0x00000400,
  1430. 0x55e8, 0xffffffff, 0x00000000,
  1431. 0x2f50, 0xffffffff, 0x00000902,
  1432. 0x3c000, 0xffffffff, 0x96940200,
  1433. 0x8708, 0xffffffff, 0x00900100,
  1434. 0xc424, 0xffffffff, 0x0020003f,
  1435. 0x38, 0xffffffff, 0x0140001c,
  1436. 0x3c, 0x000f0000, 0x000f0000,
  1437. 0x220, 0xffffffff, 0xc060000c,
  1438. 0x224, 0xc0000fff, 0x00000100,
  1439. 0xf90, 0xffffffff, 0x00000100,
  1440. 0xf98, 0x00000101, 0x00000000,
  1441. 0x20a8, 0xffffffff, 0x00000104,
  1442. 0x55e4, 0xff000fff, 0x00000100,
  1443. 0x30cc, 0xc0000fff, 0x00000104,
  1444. 0xc1e4, 0x00000001, 0x00000001,
  1445. 0xd00c, 0xff000ff0, 0x00000100,
  1446. 0xd80c, 0xff000ff0, 0x00000100
  1447. };
  1448. static const u32 godavari_golden_registers[] =
  1449. {
  1450. 0x55e4, 0xff607fff, 0xfc000100,
  1451. 0x6ed8, 0x00010101, 0x00010000,
  1452. 0x9830, 0xffffffff, 0x00000000,
  1453. 0x98302, 0xf00fffff, 0x00000400,
  1454. 0x6130, 0xffffffff, 0x00010000,
  1455. 0x5bb0, 0x000000f0, 0x00000070,
  1456. 0x5bc0, 0xf0311fff, 0x80300000,
  1457. 0x98f8, 0x73773777, 0x12010001,
  1458. 0x98fc, 0xffffffff, 0x00000010,
  1459. 0x8030, 0x00001f0f, 0x0000100a,
  1460. 0x2f48, 0x73773777, 0x12010001,
  1461. 0x2408, 0x000fffff, 0x000c007f,
  1462. 0x8a14, 0xf000003f, 0x00000007,
  1463. 0x8b24, 0xffffffff, 0x00ff0fff,
  1464. 0x30a04, 0x0000ff0f, 0x00000000,
  1465. 0x28a4c, 0x07ffffff, 0x06000000,
  1466. 0x4d8, 0x00000fff, 0x00000100,
  1467. 0xd014, 0x00010000, 0x00810001,
  1468. 0xd814, 0x00010000, 0x00810001,
  1469. 0x3e78, 0x00000001, 0x00000002,
  1470. 0xc768, 0x00000008, 0x00000008,
  1471. 0xc770, 0x00000f00, 0x00000800,
  1472. 0xc774, 0x00000f00, 0x00000800,
  1473. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1474. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1475. 0x8c00, 0x000000ff, 0x00000001,
  1476. 0x214f8, 0x01ff01ff, 0x00000002,
  1477. 0x21498, 0x007ff800, 0x00200000,
  1478. 0x2015c, 0xffffffff, 0x00000f40,
  1479. 0x88c4, 0x001f3ae3, 0x00000082,
  1480. 0x88d4, 0x0000001f, 0x00000010,
  1481. 0x30934, 0xffffffff, 0x00000000
  1482. };
  1483. static void cik_init_golden_registers(struct radeon_device *rdev)
  1484. {
  1485. switch (rdev->family) {
  1486. case CHIP_BONAIRE:
  1487. radeon_program_register_sequence(rdev,
  1488. bonaire_mgcg_cgcg_init,
  1489. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1490. radeon_program_register_sequence(rdev,
  1491. bonaire_golden_registers,
  1492. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1493. radeon_program_register_sequence(rdev,
  1494. bonaire_golden_common_registers,
  1495. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1496. radeon_program_register_sequence(rdev,
  1497. bonaire_golden_spm_registers,
  1498. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1499. break;
  1500. case CHIP_KABINI:
  1501. radeon_program_register_sequence(rdev,
  1502. kalindi_mgcg_cgcg_init,
  1503. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1504. radeon_program_register_sequence(rdev,
  1505. kalindi_golden_registers,
  1506. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1507. radeon_program_register_sequence(rdev,
  1508. kalindi_golden_common_registers,
  1509. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1510. radeon_program_register_sequence(rdev,
  1511. kalindi_golden_spm_registers,
  1512. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1513. break;
  1514. case CHIP_MULLINS:
  1515. radeon_program_register_sequence(rdev,
  1516. kalindi_mgcg_cgcg_init,
  1517. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1518. radeon_program_register_sequence(rdev,
  1519. godavari_golden_registers,
  1520. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1521. radeon_program_register_sequence(rdev,
  1522. kalindi_golden_common_registers,
  1523. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1524. radeon_program_register_sequence(rdev,
  1525. kalindi_golden_spm_registers,
  1526. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1527. break;
  1528. case CHIP_KAVERI:
  1529. radeon_program_register_sequence(rdev,
  1530. spectre_mgcg_cgcg_init,
  1531. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1532. radeon_program_register_sequence(rdev,
  1533. spectre_golden_registers,
  1534. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1535. radeon_program_register_sequence(rdev,
  1536. spectre_golden_common_registers,
  1537. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1538. radeon_program_register_sequence(rdev,
  1539. spectre_golden_spm_registers,
  1540. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1541. break;
  1542. case CHIP_HAWAII:
  1543. radeon_program_register_sequence(rdev,
  1544. hawaii_mgcg_cgcg_init,
  1545. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1546. radeon_program_register_sequence(rdev,
  1547. hawaii_golden_registers,
  1548. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1549. radeon_program_register_sequence(rdev,
  1550. hawaii_golden_common_registers,
  1551. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1552. radeon_program_register_sequence(rdev,
  1553. hawaii_golden_spm_registers,
  1554. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1555. break;
  1556. default:
  1557. break;
  1558. }
  1559. }
  1560. /**
  1561. * cik_get_xclk - get the xclk
  1562. *
  1563. * @rdev: radeon_device pointer
  1564. *
  1565. * Returns the reference clock used by the gfx engine
  1566. * (CIK).
  1567. */
  1568. u32 cik_get_xclk(struct radeon_device *rdev)
  1569. {
  1570. u32 reference_clock = rdev->clock.spll.reference_freq;
  1571. if (rdev->flags & RADEON_IS_IGP) {
  1572. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1573. return reference_clock / 2;
  1574. } else {
  1575. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1576. return reference_clock / 4;
  1577. }
  1578. return reference_clock;
  1579. }
  1580. /**
  1581. * cik_mm_rdoorbell - read a doorbell dword
  1582. *
  1583. * @rdev: radeon_device pointer
  1584. * @index: doorbell index
  1585. *
  1586. * Returns the value in the doorbell aperture at the
  1587. * requested doorbell index (CIK).
  1588. */
  1589. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1590. {
  1591. if (index < rdev->doorbell.num_doorbells) {
  1592. return readl(rdev->doorbell.ptr + index);
  1593. } else {
  1594. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1595. return 0;
  1596. }
  1597. }
  1598. /**
  1599. * cik_mm_wdoorbell - write a doorbell dword
  1600. *
  1601. * @rdev: radeon_device pointer
  1602. * @index: doorbell index
  1603. * @v: value to write
  1604. *
  1605. * Writes @v to the doorbell aperture at the
  1606. * requested doorbell index (CIK).
  1607. */
  1608. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1609. {
  1610. if (index < rdev->doorbell.num_doorbells) {
  1611. writel(v, rdev->doorbell.ptr + index);
  1612. } else {
  1613. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1614. }
  1615. }
  1616. #define BONAIRE_IO_MC_REGS_SIZE 36
  1617. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1618. {
  1619. {0x00000070, 0x04400000},
  1620. {0x00000071, 0x80c01803},
  1621. {0x00000072, 0x00004004},
  1622. {0x00000073, 0x00000100},
  1623. {0x00000074, 0x00ff0000},
  1624. {0x00000075, 0x34000000},
  1625. {0x00000076, 0x08000014},
  1626. {0x00000077, 0x00cc08ec},
  1627. {0x00000078, 0x00000400},
  1628. {0x00000079, 0x00000000},
  1629. {0x0000007a, 0x04090000},
  1630. {0x0000007c, 0x00000000},
  1631. {0x0000007e, 0x4408a8e8},
  1632. {0x0000007f, 0x00000304},
  1633. {0x00000080, 0x00000000},
  1634. {0x00000082, 0x00000001},
  1635. {0x00000083, 0x00000002},
  1636. {0x00000084, 0xf3e4f400},
  1637. {0x00000085, 0x052024e3},
  1638. {0x00000087, 0x00000000},
  1639. {0x00000088, 0x01000000},
  1640. {0x0000008a, 0x1c0a0000},
  1641. {0x0000008b, 0xff010000},
  1642. {0x0000008d, 0xffffefff},
  1643. {0x0000008e, 0xfff3efff},
  1644. {0x0000008f, 0xfff3efbf},
  1645. {0x00000092, 0xf7ffffff},
  1646. {0x00000093, 0xffffff7f},
  1647. {0x00000095, 0x00101101},
  1648. {0x00000096, 0x00000fff},
  1649. {0x00000097, 0x00116fff},
  1650. {0x00000098, 0x60010000},
  1651. {0x00000099, 0x10010000},
  1652. {0x0000009a, 0x00006000},
  1653. {0x0000009b, 0x00001000},
  1654. {0x0000009f, 0x00b48000}
  1655. };
  1656. #define HAWAII_IO_MC_REGS_SIZE 22
  1657. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1658. {
  1659. {0x0000007d, 0x40000000},
  1660. {0x0000007e, 0x40180304},
  1661. {0x0000007f, 0x0000ff00},
  1662. {0x00000081, 0x00000000},
  1663. {0x00000083, 0x00000800},
  1664. {0x00000086, 0x00000000},
  1665. {0x00000087, 0x00000100},
  1666. {0x00000088, 0x00020100},
  1667. {0x00000089, 0x00000000},
  1668. {0x0000008b, 0x00040000},
  1669. {0x0000008c, 0x00000100},
  1670. {0x0000008e, 0xff010000},
  1671. {0x00000090, 0xffffefff},
  1672. {0x00000091, 0xfff3efff},
  1673. {0x00000092, 0xfff3efbf},
  1674. {0x00000093, 0xf7ffffff},
  1675. {0x00000094, 0xffffff7f},
  1676. {0x00000095, 0x00000fff},
  1677. {0x00000096, 0x00116fff},
  1678. {0x00000097, 0x60010000},
  1679. {0x00000098, 0x10010000},
  1680. {0x0000009f, 0x00c79000}
  1681. };
  1682. /**
  1683. * cik_srbm_select - select specific register instances
  1684. *
  1685. * @rdev: radeon_device pointer
  1686. * @me: selected ME (micro engine)
  1687. * @pipe: pipe
  1688. * @queue: queue
  1689. * @vmid: VMID
  1690. *
  1691. * Switches the currently active registers instances. Some
  1692. * registers are instanced per VMID, others are instanced per
  1693. * me/pipe/queue combination.
  1694. */
  1695. static void cik_srbm_select(struct radeon_device *rdev,
  1696. u32 me, u32 pipe, u32 queue, u32 vmid)
  1697. {
  1698. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1699. MEID(me & 0x3) |
  1700. VMID(vmid & 0xf) |
  1701. QUEUEID(queue & 0x7));
  1702. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1703. }
  1704. /* ucode loading */
  1705. /**
  1706. * ci_mc_load_microcode - load MC ucode into the hw
  1707. *
  1708. * @rdev: radeon_device pointer
  1709. *
  1710. * Load the GDDR MC ucode into the hw (CIK).
  1711. * Returns 0 on success, error on failure.
  1712. */
  1713. int ci_mc_load_microcode(struct radeon_device *rdev)
  1714. {
  1715. const __be32 *fw_data;
  1716. u32 running, blackout = 0;
  1717. u32 *io_mc_regs;
  1718. int i, regs_size, ucode_size;
  1719. if (!rdev->mc_fw)
  1720. return -EINVAL;
  1721. ucode_size = rdev->mc_fw->size / 4;
  1722. switch (rdev->family) {
  1723. case CHIP_BONAIRE:
  1724. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1725. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1726. break;
  1727. case CHIP_HAWAII:
  1728. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1729. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1730. break;
  1731. default:
  1732. return -EINVAL;
  1733. }
  1734. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1735. if (running == 0) {
  1736. if (running) {
  1737. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1738. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1739. }
  1740. /* reset the engine and set to writable */
  1741. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1742. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1743. /* load mc io regs */
  1744. for (i = 0; i < regs_size; i++) {
  1745. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1746. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1747. }
  1748. /* load the MC ucode */
  1749. fw_data = (const __be32 *)rdev->mc_fw->data;
  1750. for (i = 0; i < ucode_size; i++)
  1751. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1752. /* put the engine back into the active state */
  1753. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1754. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1755. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1756. /* wait for training to complete */
  1757. for (i = 0; i < rdev->usec_timeout; i++) {
  1758. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1759. break;
  1760. udelay(1);
  1761. }
  1762. for (i = 0; i < rdev->usec_timeout; i++) {
  1763. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1764. break;
  1765. udelay(1);
  1766. }
  1767. if (running)
  1768. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1769. }
  1770. return 0;
  1771. }
  1772. /**
  1773. * cik_init_microcode - load ucode images from disk
  1774. *
  1775. * @rdev: radeon_device pointer
  1776. *
  1777. * Use the firmware interface to load the ucode images into
  1778. * the driver (not loaded into hw).
  1779. * Returns 0 on success, error on failure.
  1780. */
  1781. static int cik_init_microcode(struct radeon_device *rdev)
  1782. {
  1783. const char *chip_name;
  1784. size_t pfp_req_size, me_req_size, ce_req_size,
  1785. mec_req_size, rlc_req_size, mc_req_size = 0,
  1786. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1787. char fw_name[30];
  1788. int err;
  1789. DRM_DEBUG("\n");
  1790. switch (rdev->family) {
  1791. case CHIP_BONAIRE:
  1792. chip_name = "BONAIRE";
  1793. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1794. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1795. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1796. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1797. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1798. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1799. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1800. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1801. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1802. break;
  1803. case CHIP_HAWAII:
  1804. chip_name = "HAWAII";
  1805. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1806. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1807. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1808. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1809. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1810. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1811. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1812. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1813. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1814. break;
  1815. case CHIP_KAVERI:
  1816. chip_name = "KAVERI";
  1817. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1818. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1819. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1820. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1821. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1822. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1823. break;
  1824. case CHIP_KABINI:
  1825. chip_name = "KABINI";
  1826. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1827. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1828. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1829. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1830. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1831. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1832. break;
  1833. case CHIP_MULLINS:
  1834. chip_name = "MULLINS";
  1835. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1836. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1837. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1838. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1839. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1840. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1841. break;
  1842. default: BUG();
  1843. }
  1844. DRM_INFO("Loading %s Microcode\n", chip_name);
  1845. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1846. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1847. if (err)
  1848. goto out;
  1849. if (rdev->pfp_fw->size != pfp_req_size) {
  1850. printk(KERN_ERR
  1851. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1852. rdev->pfp_fw->size, fw_name);
  1853. err = -EINVAL;
  1854. goto out;
  1855. }
  1856. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1857. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1858. if (err)
  1859. goto out;
  1860. if (rdev->me_fw->size != me_req_size) {
  1861. printk(KERN_ERR
  1862. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1863. rdev->me_fw->size, fw_name);
  1864. err = -EINVAL;
  1865. }
  1866. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1867. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1868. if (err)
  1869. goto out;
  1870. if (rdev->ce_fw->size != ce_req_size) {
  1871. printk(KERN_ERR
  1872. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1873. rdev->ce_fw->size, fw_name);
  1874. err = -EINVAL;
  1875. }
  1876. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1877. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1878. if (err)
  1879. goto out;
  1880. if (rdev->mec_fw->size != mec_req_size) {
  1881. printk(KERN_ERR
  1882. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1883. rdev->mec_fw->size, fw_name);
  1884. err = -EINVAL;
  1885. }
  1886. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1887. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1888. if (err)
  1889. goto out;
  1890. if (rdev->rlc_fw->size != rlc_req_size) {
  1891. printk(KERN_ERR
  1892. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1893. rdev->rlc_fw->size, fw_name);
  1894. err = -EINVAL;
  1895. }
  1896. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1897. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1898. if (err)
  1899. goto out;
  1900. if (rdev->sdma_fw->size != sdma_req_size) {
  1901. printk(KERN_ERR
  1902. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1903. rdev->sdma_fw->size, fw_name);
  1904. err = -EINVAL;
  1905. }
  1906. /* No SMC, MC ucode on APUs */
  1907. if (!(rdev->flags & RADEON_IS_IGP)) {
  1908. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  1909. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1910. if (err) {
  1911. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1912. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1913. if (err)
  1914. goto out;
  1915. }
  1916. if ((rdev->mc_fw->size != mc_req_size) &&
  1917. (rdev->mc_fw->size != mc2_req_size)){
  1918. printk(KERN_ERR
  1919. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1920. rdev->mc_fw->size, fw_name);
  1921. err = -EINVAL;
  1922. }
  1923. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  1924. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1925. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1926. if (err) {
  1927. printk(KERN_ERR
  1928. "smc: error loading firmware \"%s\"\n",
  1929. fw_name);
  1930. release_firmware(rdev->smc_fw);
  1931. rdev->smc_fw = NULL;
  1932. err = 0;
  1933. } else if (rdev->smc_fw->size != smc_req_size) {
  1934. printk(KERN_ERR
  1935. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1936. rdev->smc_fw->size, fw_name);
  1937. err = -EINVAL;
  1938. }
  1939. }
  1940. out:
  1941. if (err) {
  1942. if (err != -EINVAL)
  1943. printk(KERN_ERR
  1944. "cik_cp: Failed to load firmware \"%s\"\n",
  1945. fw_name);
  1946. release_firmware(rdev->pfp_fw);
  1947. rdev->pfp_fw = NULL;
  1948. release_firmware(rdev->me_fw);
  1949. rdev->me_fw = NULL;
  1950. release_firmware(rdev->ce_fw);
  1951. rdev->ce_fw = NULL;
  1952. release_firmware(rdev->rlc_fw);
  1953. rdev->rlc_fw = NULL;
  1954. release_firmware(rdev->mc_fw);
  1955. rdev->mc_fw = NULL;
  1956. release_firmware(rdev->smc_fw);
  1957. rdev->smc_fw = NULL;
  1958. }
  1959. return err;
  1960. }
  1961. /*
  1962. * Core functions
  1963. */
  1964. /**
  1965. * cik_tiling_mode_table_init - init the hw tiling table
  1966. *
  1967. * @rdev: radeon_device pointer
  1968. *
  1969. * Starting with SI, the tiling setup is done globally in a
  1970. * set of 32 tiling modes. Rather than selecting each set of
  1971. * parameters per surface as on older asics, we just select
  1972. * which index in the tiling table we want to use, and the
  1973. * surface uses those parameters (CIK).
  1974. */
  1975. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1976. {
  1977. const u32 num_tile_mode_states = 32;
  1978. const u32 num_secondary_tile_mode_states = 16;
  1979. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1980. u32 num_pipe_configs;
  1981. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1982. rdev->config.cik.max_shader_engines;
  1983. switch (rdev->config.cik.mem_row_size_in_kb) {
  1984. case 1:
  1985. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1986. break;
  1987. case 2:
  1988. default:
  1989. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1990. break;
  1991. case 4:
  1992. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1993. break;
  1994. }
  1995. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1996. if (num_pipe_configs > 8)
  1997. num_pipe_configs = 16;
  1998. if (num_pipe_configs == 16) {
  1999. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2000. switch (reg_offset) {
  2001. case 0:
  2002. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2004. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2005. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2006. break;
  2007. case 1:
  2008. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2010. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2011. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2012. break;
  2013. case 2:
  2014. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2015. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2016. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2017. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2018. break;
  2019. case 3:
  2020. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2022. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2024. break;
  2025. case 4:
  2026. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2028. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2029. TILE_SPLIT(split_equal_to_row_size));
  2030. break;
  2031. case 5:
  2032. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2035. break;
  2036. case 6:
  2037. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2039. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2041. break;
  2042. case 7:
  2043. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2045. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2046. TILE_SPLIT(split_equal_to_row_size));
  2047. break;
  2048. case 8:
  2049. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2050. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2051. break;
  2052. case 9:
  2053. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2054. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2055. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2056. break;
  2057. case 10:
  2058. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2060. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2062. break;
  2063. case 11:
  2064. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2066. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2068. break;
  2069. case 12:
  2070. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2072. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2074. break;
  2075. case 13:
  2076. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2077. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2079. break;
  2080. case 14:
  2081. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2083. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2084. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2085. break;
  2086. case 16:
  2087. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2089. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2091. break;
  2092. case 17:
  2093. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2095. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2096. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2097. break;
  2098. case 27:
  2099. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2100. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2102. break;
  2103. case 28:
  2104. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2105. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2106. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2108. break;
  2109. case 29:
  2110. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2112. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2114. break;
  2115. case 30:
  2116. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2120. break;
  2121. default:
  2122. gb_tile_moden = 0;
  2123. break;
  2124. }
  2125. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2126. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2127. }
  2128. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2129. switch (reg_offset) {
  2130. case 0:
  2131. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2134. NUM_BANKS(ADDR_SURF_16_BANK));
  2135. break;
  2136. case 1:
  2137. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2138. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2139. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2140. NUM_BANKS(ADDR_SURF_16_BANK));
  2141. break;
  2142. case 2:
  2143. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2146. NUM_BANKS(ADDR_SURF_16_BANK));
  2147. break;
  2148. case 3:
  2149. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2152. NUM_BANKS(ADDR_SURF_16_BANK));
  2153. break;
  2154. case 4:
  2155. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2158. NUM_BANKS(ADDR_SURF_8_BANK));
  2159. break;
  2160. case 5:
  2161. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2164. NUM_BANKS(ADDR_SURF_4_BANK));
  2165. break;
  2166. case 6:
  2167. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2170. NUM_BANKS(ADDR_SURF_2_BANK));
  2171. break;
  2172. case 8:
  2173. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2176. NUM_BANKS(ADDR_SURF_16_BANK));
  2177. break;
  2178. case 9:
  2179. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2182. NUM_BANKS(ADDR_SURF_16_BANK));
  2183. break;
  2184. case 10:
  2185. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2188. NUM_BANKS(ADDR_SURF_16_BANK));
  2189. break;
  2190. case 11:
  2191. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2194. NUM_BANKS(ADDR_SURF_8_BANK));
  2195. break;
  2196. case 12:
  2197. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2200. NUM_BANKS(ADDR_SURF_4_BANK));
  2201. break;
  2202. case 13:
  2203. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2204. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2205. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2206. NUM_BANKS(ADDR_SURF_2_BANK));
  2207. break;
  2208. case 14:
  2209. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2212. NUM_BANKS(ADDR_SURF_2_BANK));
  2213. break;
  2214. default:
  2215. gb_tile_moden = 0;
  2216. break;
  2217. }
  2218. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2219. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2220. }
  2221. } else if (num_pipe_configs == 8) {
  2222. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2223. switch (reg_offset) {
  2224. case 0:
  2225. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2227. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2228. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2229. break;
  2230. case 1:
  2231. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2233. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2234. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2235. break;
  2236. case 2:
  2237. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2239. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2240. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2241. break;
  2242. case 3:
  2243. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2245. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2246. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2247. break;
  2248. case 4:
  2249. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2250. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2251. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2252. TILE_SPLIT(split_equal_to_row_size));
  2253. break;
  2254. case 5:
  2255. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2256. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2257. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2258. break;
  2259. case 6:
  2260. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2262. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2263. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2264. break;
  2265. case 7:
  2266. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2268. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2269. TILE_SPLIT(split_equal_to_row_size));
  2270. break;
  2271. case 8:
  2272. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2273. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2274. break;
  2275. case 9:
  2276. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2277. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2279. break;
  2280. case 10:
  2281. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2282. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2283. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2285. break;
  2286. case 11:
  2287. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2289. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2291. break;
  2292. case 12:
  2293. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2294. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2297. break;
  2298. case 13:
  2299. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2302. break;
  2303. case 14:
  2304. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2306. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2307. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2308. break;
  2309. case 16:
  2310. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2312. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2314. break;
  2315. case 17:
  2316. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2318. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2319. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2320. break;
  2321. case 27:
  2322. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2325. break;
  2326. case 28:
  2327. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2329. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2331. break;
  2332. case 29:
  2333. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2334. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2337. break;
  2338. case 30:
  2339. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2341. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2343. break;
  2344. default:
  2345. gb_tile_moden = 0;
  2346. break;
  2347. }
  2348. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2349. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2350. }
  2351. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2352. switch (reg_offset) {
  2353. case 0:
  2354. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2357. NUM_BANKS(ADDR_SURF_16_BANK));
  2358. break;
  2359. case 1:
  2360. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2363. NUM_BANKS(ADDR_SURF_16_BANK));
  2364. break;
  2365. case 2:
  2366. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2369. NUM_BANKS(ADDR_SURF_16_BANK));
  2370. break;
  2371. case 3:
  2372. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2375. NUM_BANKS(ADDR_SURF_16_BANK));
  2376. break;
  2377. case 4:
  2378. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2381. NUM_BANKS(ADDR_SURF_8_BANK));
  2382. break;
  2383. case 5:
  2384. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2387. NUM_BANKS(ADDR_SURF_4_BANK));
  2388. break;
  2389. case 6:
  2390. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2393. NUM_BANKS(ADDR_SURF_2_BANK));
  2394. break;
  2395. case 8:
  2396. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2399. NUM_BANKS(ADDR_SURF_16_BANK));
  2400. break;
  2401. case 9:
  2402. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2405. NUM_BANKS(ADDR_SURF_16_BANK));
  2406. break;
  2407. case 10:
  2408. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2411. NUM_BANKS(ADDR_SURF_16_BANK));
  2412. break;
  2413. case 11:
  2414. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2417. NUM_BANKS(ADDR_SURF_16_BANK));
  2418. break;
  2419. case 12:
  2420. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2423. NUM_BANKS(ADDR_SURF_8_BANK));
  2424. break;
  2425. case 13:
  2426. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2429. NUM_BANKS(ADDR_SURF_4_BANK));
  2430. break;
  2431. case 14:
  2432. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2435. NUM_BANKS(ADDR_SURF_2_BANK));
  2436. break;
  2437. default:
  2438. gb_tile_moden = 0;
  2439. break;
  2440. }
  2441. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2442. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2443. }
  2444. } else if (num_pipe_configs == 4) {
  2445. if (num_rbs == 4) {
  2446. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2447. switch (reg_offset) {
  2448. case 0:
  2449. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2451. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2452. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2453. break;
  2454. case 1:
  2455. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2457. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2458. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2459. break;
  2460. case 2:
  2461. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2463. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2464. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2465. break;
  2466. case 3:
  2467. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2469. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2470. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2471. break;
  2472. case 4:
  2473. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2475. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2476. TILE_SPLIT(split_equal_to_row_size));
  2477. break;
  2478. case 5:
  2479. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2480. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2482. break;
  2483. case 6:
  2484. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2488. break;
  2489. case 7:
  2490. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2491. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. TILE_SPLIT(split_equal_to_row_size));
  2494. break;
  2495. case 8:
  2496. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2498. break;
  2499. case 9:
  2500. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2503. break;
  2504. case 10:
  2505. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2507. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2509. break;
  2510. case 11:
  2511. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2514. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2515. break;
  2516. case 12:
  2517. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2519. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2521. break;
  2522. case 13:
  2523. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2526. break;
  2527. case 14:
  2528. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2530. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2531. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2532. break;
  2533. case 16:
  2534. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2538. break;
  2539. case 17:
  2540. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2544. break;
  2545. case 27:
  2546. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2549. break;
  2550. case 28:
  2551. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2553. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2555. break;
  2556. case 29:
  2557. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2558. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2561. break;
  2562. case 30:
  2563. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2565. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2567. break;
  2568. default:
  2569. gb_tile_moden = 0;
  2570. break;
  2571. }
  2572. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2573. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2574. }
  2575. } else if (num_rbs < 4) {
  2576. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2577. switch (reg_offset) {
  2578. case 0:
  2579. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2581. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2582. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2583. break;
  2584. case 1:
  2585. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2588. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2589. break;
  2590. case 2:
  2591. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2593. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2594. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2595. break;
  2596. case 3:
  2597. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2600. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2601. break;
  2602. case 4:
  2603. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2606. TILE_SPLIT(split_equal_to_row_size));
  2607. break;
  2608. case 5:
  2609. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2612. break;
  2613. case 6:
  2614. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2616. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2617. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2618. break;
  2619. case 7:
  2620. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2621. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2622. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2623. TILE_SPLIT(split_equal_to_row_size));
  2624. break;
  2625. case 8:
  2626. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2627. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2628. break;
  2629. case 9:
  2630. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2631. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2632. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2633. break;
  2634. case 10:
  2635. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2637. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2639. break;
  2640. case 11:
  2641. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2643. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2645. break;
  2646. case 12:
  2647. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2648. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2649. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2651. break;
  2652. case 13:
  2653. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2656. break;
  2657. case 14:
  2658. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2660. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2661. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2662. break;
  2663. case 16:
  2664. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2665. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2666. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2668. break;
  2669. case 17:
  2670. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2672. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2673. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2674. break;
  2675. case 27:
  2676. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2679. break;
  2680. case 28:
  2681. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2682. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2683. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2685. break;
  2686. case 29:
  2687. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2689. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2690. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2691. break;
  2692. case 30:
  2693. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2694. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2695. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2696. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2697. break;
  2698. default:
  2699. gb_tile_moden = 0;
  2700. break;
  2701. }
  2702. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2703. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2704. }
  2705. }
  2706. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2707. switch (reg_offset) {
  2708. case 0:
  2709. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. break;
  2714. case 1:
  2715. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2716. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2717. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2718. NUM_BANKS(ADDR_SURF_16_BANK));
  2719. break;
  2720. case 2:
  2721. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. break;
  2726. case 3:
  2727. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2728. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2729. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2730. NUM_BANKS(ADDR_SURF_16_BANK));
  2731. break;
  2732. case 4:
  2733. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2736. NUM_BANKS(ADDR_SURF_16_BANK));
  2737. break;
  2738. case 5:
  2739. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2740. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2741. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2742. NUM_BANKS(ADDR_SURF_8_BANK));
  2743. break;
  2744. case 6:
  2745. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2748. NUM_BANKS(ADDR_SURF_4_BANK));
  2749. break;
  2750. case 8:
  2751. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2752. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2753. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2754. NUM_BANKS(ADDR_SURF_16_BANK));
  2755. break;
  2756. case 9:
  2757. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2758. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2759. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2760. NUM_BANKS(ADDR_SURF_16_BANK));
  2761. break;
  2762. case 10:
  2763. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2764. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2765. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2766. NUM_BANKS(ADDR_SURF_16_BANK));
  2767. break;
  2768. case 11:
  2769. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2770. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2771. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2772. NUM_BANKS(ADDR_SURF_16_BANK));
  2773. break;
  2774. case 12:
  2775. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2776. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2777. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2778. NUM_BANKS(ADDR_SURF_16_BANK));
  2779. break;
  2780. case 13:
  2781. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2784. NUM_BANKS(ADDR_SURF_8_BANK));
  2785. break;
  2786. case 14:
  2787. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2788. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2789. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2790. NUM_BANKS(ADDR_SURF_4_BANK));
  2791. break;
  2792. default:
  2793. gb_tile_moden = 0;
  2794. break;
  2795. }
  2796. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2797. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2798. }
  2799. } else if (num_pipe_configs == 2) {
  2800. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2801. switch (reg_offset) {
  2802. case 0:
  2803. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2805. PIPE_CONFIG(ADDR_SURF_P2) |
  2806. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2807. break;
  2808. case 1:
  2809. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2810. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2811. PIPE_CONFIG(ADDR_SURF_P2) |
  2812. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2813. break;
  2814. case 2:
  2815. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2817. PIPE_CONFIG(ADDR_SURF_P2) |
  2818. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2819. break;
  2820. case 3:
  2821. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2822. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2823. PIPE_CONFIG(ADDR_SURF_P2) |
  2824. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2825. break;
  2826. case 4:
  2827. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2829. PIPE_CONFIG(ADDR_SURF_P2) |
  2830. TILE_SPLIT(split_equal_to_row_size));
  2831. break;
  2832. case 5:
  2833. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2834. PIPE_CONFIG(ADDR_SURF_P2) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2836. break;
  2837. case 6:
  2838. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2839. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2840. PIPE_CONFIG(ADDR_SURF_P2) |
  2841. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2842. break;
  2843. case 7:
  2844. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2845. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2846. PIPE_CONFIG(ADDR_SURF_P2) |
  2847. TILE_SPLIT(split_equal_to_row_size));
  2848. break;
  2849. case 8:
  2850. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2851. PIPE_CONFIG(ADDR_SURF_P2);
  2852. break;
  2853. case 9:
  2854. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2856. PIPE_CONFIG(ADDR_SURF_P2));
  2857. break;
  2858. case 10:
  2859. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2861. PIPE_CONFIG(ADDR_SURF_P2) |
  2862. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2863. break;
  2864. case 11:
  2865. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2869. break;
  2870. case 12:
  2871. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2873. PIPE_CONFIG(ADDR_SURF_P2) |
  2874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2875. break;
  2876. case 13:
  2877. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P2) |
  2879. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2880. break;
  2881. case 14:
  2882. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2886. break;
  2887. case 16:
  2888. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2892. break;
  2893. case 17:
  2894. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2896. PIPE_CONFIG(ADDR_SURF_P2) |
  2897. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2898. break;
  2899. case 27:
  2900. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2902. PIPE_CONFIG(ADDR_SURF_P2));
  2903. break;
  2904. case 28:
  2905. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2907. PIPE_CONFIG(ADDR_SURF_P2) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. break;
  2910. case 29:
  2911. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2912. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2915. break;
  2916. case 30:
  2917. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2919. PIPE_CONFIG(ADDR_SURF_P2) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2921. break;
  2922. default:
  2923. gb_tile_moden = 0;
  2924. break;
  2925. }
  2926. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2927. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2928. }
  2929. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2930. switch (reg_offset) {
  2931. case 0:
  2932. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2935. NUM_BANKS(ADDR_SURF_16_BANK));
  2936. break;
  2937. case 1:
  2938. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2941. NUM_BANKS(ADDR_SURF_16_BANK));
  2942. break;
  2943. case 2:
  2944. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2945. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2946. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2947. NUM_BANKS(ADDR_SURF_16_BANK));
  2948. break;
  2949. case 3:
  2950. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2953. NUM_BANKS(ADDR_SURF_16_BANK));
  2954. break;
  2955. case 4:
  2956. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2959. NUM_BANKS(ADDR_SURF_16_BANK));
  2960. break;
  2961. case 5:
  2962. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2965. NUM_BANKS(ADDR_SURF_16_BANK));
  2966. break;
  2967. case 6:
  2968. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2971. NUM_BANKS(ADDR_SURF_8_BANK));
  2972. break;
  2973. case 8:
  2974. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2975. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2976. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2977. NUM_BANKS(ADDR_SURF_16_BANK));
  2978. break;
  2979. case 9:
  2980. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2983. NUM_BANKS(ADDR_SURF_16_BANK));
  2984. break;
  2985. case 10:
  2986. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2987. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2988. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2989. NUM_BANKS(ADDR_SURF_16_BANK));
  2990. break;
  2991. case 11:
  2992. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2995. NUM_BANKS(ADDR_SURF_16_BANK));
  2996. break;
  2997. case 12:
  2998. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3001. NUM_BANKS(ADDR_SURF_16_BANK));
  3002. break;
  3003. case 13:
  3004. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3007. NUM_BANKS(ADDR_SURF_16_BANK));
  3008. break;
  3009. case 14:
  3010. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3013. NUM_BANKS(ADDR_SURF_8_BANK));
  3014. break;
  3015. default:
  3016. gb_tile_moden = 0;
  3017. break;
  3018. }
  3019. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3020. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3021. }
  3022. } else
  3023. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  3024. }
  3025. /**
  3026. * cik_select_se_sh - select which SE, SH to address
  3027. *
  3028. * @rdev: radeon_device pointer
  3029. * @se_num: shader engine to address
  3030. * @sh_num: sh block to address
  3031. *
  3032. * Select which SE, SH combinations to address. Certain
  3033. * registers are instanced per SE or SH. 0xffffffff means
  3034. * broadcast to all SEs or SHs (CIK).
  3035. */
  3036. static void cik_select_se_sh(struct radeon_device *rdev,
  3037. u32 se_num, u32 sh_num)
  3038. {
  3039. u32 data = INSTANCE_BROADCAST_WRITES;
  3040. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  3041. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  3042. else if (se_num == 0xffffffff)
  3043. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  3044. else if (sh_num == 0xffffffff)
  3045. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  3046. else
  3047. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  3048. WREG32(GRBM_GFX_INDEX, data);
  3049. }
  3050. /**
  3051. * cik_create_bitmask - create a bitmask
  3052. *
  3053. * @bit_width: length of the mask
  3054. *
  3055. * create a variable length bit mask (CIK).
  3056. * Returns the bitmask.
  3057. */
  3058. static u32 cik_create_bitmask(u32 bit_width)
  3059. {
  3060. u32 i, mask = 0;
  3061. for (i = 0; i < bit_width; i++) {
  3062. mask <<= 1;
  3063. mask |= 1;
  3064. }
  3065. return mask;
  3066. }
  3067. /**
  3068. * cik_get_rb_disabled - computes the mask of disabled RBs
  3069. *
  3070. * @rdev: radeon_device pointer
  3071. * @max_rb_num: max RBs (render backends) for the asic
  3072. * @se_num: number of SEs (shader engines) for the asic
  3073. * @sh_per_se: number of SH blocks per SE for the asic
  3074. *
  3075. * Calculates the bitmask of disabled RBs (CIK).
  3076. * Returns the disabled RB bitmask.
  3077. */
  3078. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  3079. u32 max_rb_num_per_se,
  3080. u32 sh_per_se)
  3081. {
  3082. u32 data, mask;
  3083. data = RREG32(CC_RB_BACKEND_DISABLE);
  3084. if (data & 1)
  3085. data &= BACKEND_DISABLE_MASK;
  3086. else
  3087. data = 0;
  3088. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  3089. data >>= BACKEND_DISABLE_SHIFT;
  3090. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  3091. return data & mask;
  3092. }
  3093. /**
  3094. * cik_setup_rb - setup the RBs on the asic
  3095. *
  3096. * @rdev: radeon_device pointer
  3097. * @se_num: number of SEs (shader engines) for the asic
  3098. * @sh_per_se: number of SH blocks per SE for the asic
  3099. * @max_rb_num: max RBs (render backends) for the asic
  3100. *
  3101. * Configures per-SE/SH RB registers (CIK).
  3102. */
  3103. static void cik_setup_rb(struct radeon_device *rdev,
  3104. u32 se_num, u32 sh_per_se,
  3105. u32 max_rb_num_per_se)
  3106. {
  3107. int i, j;
  3108. u32 data, mask;
  3109. u32 disabled_rbs = 0;
  3110. u32 enabled_rbs = 0;
  3111. for (i = 0; i < se_num; i++) {
  3112. for (j = 0; j < sh_per_se; j++) {
  3113. cik_select_se_sh(rdev, i, j);
  3114. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3115. if (rdev->family == CHIP_HAWAII)
  3116. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3117. else
  3118. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3119. }
  3120. }
  3121. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3122. mask = 1;
  3123. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3124. if (!(disabled_rbs & mask))
  3125. enabled_rbs |= mask;
  3126. mask <<= 1;
  3127. }
  3128. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3129. for (i = 0; i < se_num; i++) {
  3130. cik_select_se_sh(rdev, i, 0xffffffff);
  3131. data = 0;
  3132. for (j = 0; j < sh_per_se; j++) {
  3133. switch (enabled_rbs & 3) {
  3134. case 0:
  3135. if (j == 0)
  3136. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3137. else
  3138. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3139. break;
  3140. case 1:
  3141. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3142. break;
  3143. case 2:
  3144. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3145. break;
  3146. case 3:
  3147. default:
  3148. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3149. break;
  3150. }
  3151. enabled_rbs >>= 2;
  3152. }
  3153. WREG32(PA_SC_RASTER_CONFIG, data);
  3154. }
  3155. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3156. }
  3157. /**
  3158. * cik_gpu_init - setup the 3D engine
  3159. *
  3160. * @rdev: radeon_device pointer
  3161. *
  3162. * Configures the 3D engine and tiling configuration
  3163. * registers so that the 3D engine is usable.
  3164. */
  3165. static void cik_gpu_init(struct radeon_device *rdev)
  3166. {
  3167. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3168. u32 mc_shared_chmap, mc_arb_ramcfg;
  3169. u32 hdp_host_path_cntl;
  3170. u32 tmp;
  3171. int i, j, k;
  3172. switch (rdev->family) {
  3173. case CHIP_BONAIRE:
  3174. rdev->config.cik.max_shader_engines = 2;
  3175. rdev->config.cik.max_tile_pipes = 4;
  3176. rdev->config.cik.max_cu_per_sh = 7;
  3177. rdev->config.cik.max_sh_per_se = 1;
  3178. rdev->config.cik.max_backends_per_se = 2;
  3179. rdev->config.cik.max_texture_channel_caches = 4;
  3180. rdev->config.cik.max_gprs = 256;
  3181. rdev->config.cik.max_gs_threads = 32;
  3182. rdev->config.cik.max_hw_contexts = 8;
  3183. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3184. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3185. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3186. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3187. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3188. break;
  3189. case CHIP_HAWAII:
  3190. rdev->config.cik.max_shader_engines = 4;
  3191. rdev->config.cik.max_tile_pipes = 16;
  3192. rdev->config.cik.max_cu_per_sh = 11;
  3193. rdev->config.cik.max_sh_per_se = 1;
  3194. rdev->config.cik.max_backends_per_se = 4;
  3195. rdev->config.cik.max_texture_channel_caches = 16;
  3196. rdev->config.cik.max_gprs = 256;
  3197. rdev->config.cik.max_gs_threads = 32;
  3198. rdev->config.cik.max_hw_contexts = 8;
  3199. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3200. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3201. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3202. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3203. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3204. break;
  3205. case CHIP_KAVERI:
  3206. rdev->config.cik.max_shader_engines = 1;
  3207. rdev->config.cik.max_tile_pipes = 4;
  3208. if ((rdev->pdev->device == 0x1304) ||
  3209. (rdev->pdev->device == 0x1305) ||
  3210. (rdev->pdev->device == 0x130C) ||
  3211. (rdev->pdev->device == 0x130F) ||
  3212. (rdev->pdev->device == 0x1310) ||
  3213. (rdev->pdev->device == 0x1311) ||
  3214. (rdev->pdev->device == 0x131C)) {
  3215. rdev->config.cik.max_cu_per_sh = 8;
  3216. rdev->config.cik.max_backends_per_se = 2;
  3217. } else if ((rdev->pdev->device == 0x1309) ||
  3218. (rdev->pdev->device == 0x130A) ||
  3219. (rdev->pdev->device == 0x130D) ||
  3220. (rdev->pdev->device == 0x1313) ||
  3221. (rdev->pdev->device == 0x131D)) {
  3222. rdev->config.cik.max_cu_per_sh = 6;
  3223. rdev->config.cik.max_backends_per_se = 2;
  3224. } else if ((rdev->pdev->device == 0x1306) ||
  3225. (rdev->pdev->device == 0x1307) ||
  3226. (rdev->pdev->device == 0x130B) ||
  3227. (rdev->pdev->device == 0x130E) ||
  3228. (rdev->pdev->device == 0x1315) ||
  3229. (rdev->pdev->device == 0x131B)) {
  3230. rdev->config.cik.max_cu_per_sh = 4;
  3231. rdev->config.cik.max_backends_per_se = 1;
  3232. } else {
  3233. rdev->config.cik.max_cu_per_sh = 3;
  3234. rdev->config.cik.max_backends_per_se = 1;
  3235. }
  3236. rdev->config.cik.max_sh_per_se = 1;
  3237. rdev->config.cik.max_texture_channel_caches = 4;
  3238. rdev->config.cik.max_gprs = 256;
  3239. rdev->config.cik.max_gs_threads = 16;
  3240. rdev->config.cik.max_hw_contexts = 8;
  3241. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3242. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3243. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3244. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3245. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3246. break;
  3247. case CHIP_KABINI:
  3248. case CHIP_MULLINS:
  3249. default:
  3250. rdev->config.cik.max_shader_engines = 1;
  3251. rdev->config.cik.max_tile_pipes = 2;
  3252. rdev->config.cik.max_cu_per_sh = 2;
  3253. rdev->config.cik.max_sh_per_se = 1;
  3254. rdev->config.cik.max_backends_per_se = 1;
  3255. rdev->config.cik.max_texture_channel_caches = 2;
  3256. rdev->config.cik.max_gprs = 256;
  3257. rdev->config.cik.max_gs_threads = 16;
  3258. rdev->config.cik.max_hw_contexts = 8;
  3259. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3260. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3261. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3262. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3263. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3264. break;
  3265. }
  3266. /* Initialize HDP */
  3267. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3268. WREG32((0x2c14 + j), 0x00000000);
  3269. WREG32((0x2c18 + j), 0x00000000);
  3270. WREG32((0x2c1c + j), 0x00000000);
  3271. WREG32((0x2c20 + j), 0x00000000);
  3272. WREG32((0x2c24 + j), 0x00000000);
  3273. }
  3274. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3275. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3276. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3277. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3278. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3279. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3280. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3281. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3282. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3283. rdev->config.cik.mem_row_size_in_kb = 4;
  3284. /* XXX use MC settings? */
  3285. rdev->config.cik.shader_engine_tile_size = 32;
  3286. rdev->config.cik.num_gpus = 1;
  3287. rdev->config.cik.multi_gpu_tile_size = 64;
  3288. /* fix up row size */
  3289. gb_addr_config &= ~ROW_SIZE_MASK;
  3290. switch (rdev->config.cik.mem_row_size_in_kb) {
  3291. case 1:
  3292. default:
  3293. gb_addr_config |= ROW_SIZE(0);
  3294. break;
  3295. case 2:
  3296. gb_addr_config |= ROW_SIZE(1);
  3297. break;
  3298. case 4:
  3299. gb_addr_config |= ROW_SIZE(2);
  3300. break;
  3301. }
  3302. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3303. * not have bank info, so create a custom tiling dword.
  3304. * bits 3:0 num_pipes
  3305. * bits 7:4 num_banks
  3306. * bits 11:8 group_size
  3307. * bits 15:12 row_size
  3308. */
  3309. rdev->config.cik.tile_config = 0;
  3310. switch (rdev->config.cik.num_tile_pipes) {
  3311. case 1:
  3312. rdev->config.cik.tile_config |= (0 << 0);
  3313. break;
  3314. case 2:
  3315. rdev->config.cik.tile_config |= (1 << 0);
  3316. break;
  3317. case 4:
  3318. rdev->config.cik.tile_config |= (2 << 0);
  3319. break;
  3320. case 8:
  3321. default:
  3322. /* XXX what about 12? */
  3323. rdev->config.cik.tile_config |= (3 << 0);
  3324. break;
  3325. }
  3326. rdev->config.cik.tile_config |=
  3327. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3328. rdev->config.cik.tile_config |=
  3329. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3330. rdev->config.cik.tile_config |=
  3331. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3332. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3333. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3334. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3335. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3336. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3337. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3338. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3339. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3340. cik_tiling_mode_table_init(rdev);
  3341. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3342. rdev->config.cik.max_sh_per_se,
  3343. rdev->config.cik.max_backends_per_se);
  3344. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3345. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3346. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k++) {
  3347. rdev->config.cik.active_cus +=
  3348. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3349. }
  3350. }
  3351. }
  3352. /* set HW defaults for 3D engine */
  3353. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3354. WREG32(SX_DEBUG_1, 0x20);
  3355. WREG32(TA_CNTL_AUX, 0x00010000);
  3356. tmp = RREG32(SPI_CONFIG_CNTL);
  3357. tmp |= 0x03000000;
  3358. WREG32(SPI_CONFIG_CNTL, tmp);
  3359. WREG32(SQ_CONFIG, 1);
  3360. WREG32(DB_DEBUG, 0);
  3361. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3362. tmp |= 0x00000400;
  3363. WREG32(DB_DEBUG2, tmp);
  3364. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3365. tmp |= 0x00020200;
  3366. WREG32(DB_DEBUG3, tmp);
  3367. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3368. tmp |= 0x00018208;
  3369. WREG32(CB_HW_CONTROL, tmp);
  3370. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3371. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3372. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3373. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3374. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3375. WREG32(VGT_NUM_INSTANCES, 1);
  3376. WREG32(CP_PERFMON_CNTL, 0);
  3377. WREG32(SQ_CONFIG, 0);
  3378. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3379. FORCE_EOV_MAX_REZ_CNT(255)));
  3380. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3381. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3382. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3383. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3384. tmp = RREG32(HDP_MISC_CNTL);
  3385. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3386. WREG32(HDP_MISC_CNTL, tmp);
  3387. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3388. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3389. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3390. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3391. udelay(50);
  3392. }
  3393. /*
  3394. * GPU scratch registers helpers function.
  3395. */
  3396. /**
  3397. * cik_scratch_init - setup driver info for CP scratch regs
  3398. *
  3399. * @rdev: radeon_device pointer
  3400. *
  3401. * Set up the number and offset of the CP scratch registers.
  3402. * NOTE: use of CP scratch registers is a legacy inferface and
  3403. * is not used by default on newer asics (r6xx+). On newer asics,
  3404. * memory buffers are used for fences rather than scratch regs.
  3405. */
  3406. static void cik_scratch_init(struct radeon_device *rdev)
  3407. {
  3408. int i;
  3409. rdev->scratch.num_reg = 7;
  3410. rdev->scratch.reg_base = SCRATCH_REG0;
  3411. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3412. rdev->scratch.free[i] = true;
  3413. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3414. }
  3415. }
  3416. /**
  3417. * cik_ring_test - basic gfx ring test
  3418. *
  3419. * @rdev: radeon_device pointer
  3420. * @ring: radeon_ring structure holding ring information
  3421. *
  3422. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3423. * Provides a basic gfx ring test to verify that the ring is working.
  3424. * Used by cik_cp_gfx_resume();
  3425. * Returns 0 on success, error on failure.
  3426. */
  3427. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3428. {
  3429. uint32_t scratch;
  3430. uint32_t tmp = 0;
  3431. unsigned i;
  3432. int r;
  3433. r = radeon_scratch_get(rdev, &scratch);
  3434. if (r) {
  3435. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3436. return r;
  3437. }
  3438. WREG32(scratch, 0xCAFEDEAD);
  3439. r = radeon_ring_lock(rdev, ring, 3);
  3440. if (r) {
  3441. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3442. radeon_scratch_free(rdev, scratch);
  3443. return r;
  3444. }
  3445. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3446. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3447. radeon_ring_write(ring, 0xDEADBEEF);
  3448. radeon_ring_unlock_commit(rdev, ring);
  3449. for (i = 0; i < rdev->usec_timeout; i++) {
  3450. tmp = RREG32(scratch);
  3451. if (tmp == 0xDEADBEEF)
  3452. break;
  3453. DRM_UDELAY(1);
  3454. }
  3455. if (i < rdev->usec_timeout) {
  3456. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3457. } else {
  3458. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3459. ring->idx, scratch, tmp);
  3460. r = -EINVAL;
  3461. }
  3462. radeon_scratch_free(rdev, scratch);
  3463. return r;
  3464. }
  3465. /**
  3466. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3467. *
  3468. * @rdev: radeon_device pointer
  3469. * @ridx: radeon ring index
  3470. *
  3471. * Emits an hdp flush on the cp.
  3472. */
  3473. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3474. int ridx)
  3475. {
  3476. struct radeon_ring *ring = &rdev->ring[ridx];
  3477. u32 ref_and_mask;
  3478. switch (ring->idx) {
  3479. case CAYMAN_RING_TYPE_CP1_INDEX:
  3480. case CAYMAN_RING_TYPE_CP2_INDEX:
  3481. default:
  3482. switch (ring->me) {
  3483. case 0:
  3484. ref_and_mask = CP2 << ring->pipe;
  3485. break;
  3486. case 1:
  3487. ref_and_mask = CP6 << ring->pipe;
  3488. break;
  3489. default:
  3490. return;
  3491. }
  3492. break;
  3493. case RADEON_RING_TYPE_GFX_INDEX:
  3494. ref_and_mask = CP0;
  3495. break;
  3496. }
  3497. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3498. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3499. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3500. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3501. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3502. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3503. radeon_ring_write(ring, ref_and_mask);
  3504. radeon_ring_write(ring, ref_and_mask);
  3505. radeon_ring_write(ring, 0x20); /* poll interval */
  3506. }
  3507. /**
  3508. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3509. *
  3510. * @rdev: radeon_device pointer
  3511. * @fence: radeon fence object
  3512. *
  3513. * Emits a fence sequnce number on the gfx ring and flushes
  3514. * GPU caches.
  3515. */
  3516. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3517. struct radeon_fence *fence)
  3518. {
  3519. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3520. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3521. /* EVENT_WRITE_EOP - flush caches, send int */
  3522. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3523. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3524. EOP_TC_ACTION_EN |
  3525. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3526. EVENT_INDEX(5)));
  3527. radeon_ring_write(ring, addr & 0xfffffffc);
  3528. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3529. radeon_ring_write(ring, fence->seq);
  3530. radeon_ring_write(ring, 0);
  3531. /* HDP flush */
  3532. cik_hdp_flush_cp_ring_emit(rdev, fence->ring);
  3533. }
  3534. /**
  3535. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3536. *
  3537. * @rdev: radeon_device pointer
  3538. * @fence: radeon fence object
  3539. *
  3540. * Emits a fence sequnce number on the compute ring and flushes
  3541. * GPU caches.
  3542. */
  3543. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3544. struct radeon_fence *fence)
  3545. {
  3546. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3547. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3548. /* RELEASE_MEM - flush caches, send int */
  3549. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3550. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3551. EOP_TC_ACTION_EN |
  3552. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3553. EVENT_INDEX(5)));
  3554. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3555. radeon_ring_write(ring, addr & 0xfffffffc);
  3556. radeon_ring_write(ring, upper_32_bits(addr));
  3557. radeon_ring_write(ring, fence->seq);
  3558. radeon_ring_write(ring, 0);
  3559. /* HDP flush */
  3560. cik_hdp_flush_cp_ring_emit(rdev, fence->ring);
  3561. }
  3562. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3563. struct radeon_ring *ring,
  3564. struct radeon_semaphore *semaphore,
  3565. bool emit_wait)
  3566. {
  3567. uint64_t addr = semaphore->gpu_addr;
  3568. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3569. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3570. radeon_ring_write(ring, lower_32_bits(addr));
  3571. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3572. return true;
  3573. }
  3574. /**
  3575. * cik_copy_cpdma - copy pages using the CP DMA engine
  3576. *
  3577. * @rdev: radeon_device pointer
  3578. * @src_offset: src GPU address
  3579. * @dst_offset: dst GPU address
  3580. * @num_gpu_pages: number of GPU pages to xfer
  3581. * @fence: radeon fence object
  3582. *
  3583. * Copy GPU paging using the CP DMA engine (CIK+).
  3584. * Used by the radeon ttm implementation to move pages if
  3585. * registered as the asic copy callback.
  3586. */
  3587. int cik_copy_cpdma(struct radeon_device *rdev,
  3588. uint64_t src_offset, uint64_t dst_offset,
  3589. unsigned num_gpu_pages,
  3590. struct radeon_fence **fence)
  3591. {
  3592. struct radeon_semaphore *sem = NULL;
  3593. int ring_index = rdev->asic->copy.blit_ring_index;
  3594. struct radeon_ring *ring = &rdev->ring[ring_index];
  3595. u32 size_in_bytes, cur_size_in_bytes, control;
  3596. int i, num_loops;
  3597. int r = 0;
  3598. r = radeon_semaphore_create(rdev, &sem);
  3599. if (r) {
  3600. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3601. return r;
  3602. }
  3603. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3604. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3605. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3606. if (r) {
  3607. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3608. radeon_semaphore_free(rdev, &sem, NULL);
  3609. return r;
  3610. }
  3611. radeon_semaphore_sync_to(sem, *fence);
  3612. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  3613. for (i = 0; i < num_loops; i++) {
  3614. cur_size_in_bytes = size_in_bytes;
  3615. if (cur_size_in_bytes > 0x1fffff)
  3616. cur_size_in_bytes = 0x1fffff;
  3617. size_in_bytes -= cur_size_in_bytes;
  3618. control = 0;
  3619. if (size_in_bytes == 0)
  3620. control |= PACKET3_DMA_DATA_CP_SYNC;
  3621. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3622. radeon_ring_write(ring, control);
  3623. radeon_ring_write(ring, lower_32_bits(src_offset));
  3624. radeon_ring_write(ring, upper_32_bits(src_offset));
  3625. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3626. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3627. radeon_ring_write(ring, cur_size_in_bytes);
  3628. src_offset += cur_size_in_bytes;
  3629. dst_offset += cur_size_in_bytes;
  3630. }
  3631. r = radeon_fence_emit(rdev, fence, ring->idx);
  3632. if (r) {
  3633. radeon_ring_unlock_undo(rdev, ring);
  3634. radeon_semaphore_free(rdev, &sem, NULL);
  3635. return r;
  3636. }
  3637. radeon_ring_unlock_commit(rdev, ring);
  3638. radeon_semaphore_free(rdev, &sem, *fence);
  3639. return r;
  3640. }
  3641. /*
  3642. * IB stuff
  3643. */
  3644. /**
  3645. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3646. *
  3647. * @rdev: radeon_device pointer
  3648. * @ib: radeon indirect buffer object
  3649. *
  3650. * Emits an DE (drawing engine) or CE (constant engine) IB
  3651. * on the gfx ring. IBs are usually generated by userspace
  3652. * acceleration drivers and submitted to the kernel for
  3653. * sheduling on the ring. This function schedules the IB
  3654. * on the gfx ring for execution by the GPU.
  3655. */
  3656. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3657. {
  3658. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3659. u32 header, control = INDIRECT_BUFFER_VALID;
  3660. if (ib->is_const_ib) {
  3661. /* set switch buffer packet before const IB */
  3662. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3663. radeon_ring_write(ring, 0);
  3664. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3665. } else {
  3666. u32 next_rptr;
  3667. if (ring->rptr_save_reg) {
  3668. next_rptr = ring->wptr + 3 + 4;
  3669. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3670. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3671. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3672. radeon_ring_write(ring, next_rptr);
  3673. } else if (rdev->wb.enabled) {
  3674. next_rptr = ring->wptr + 5 + 4;
  3675. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3676. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3677. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3678. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3679. radeon_ring_write(ring, next_rptr);
  3680. }
  3681. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3682. }
  3683. control |= ib->length_dw |
  3684. (ib->vm ? (ib->vm->id << 24) : 0);
  3685. radeon_ring_write(ring, header);
  3686. radeon_ring_write(ring,
  3687. #ifdef __BIG_ENDIAN
  3688. (2 << 0) |
  3689. #endif
  3690. (ib->gpu_addr & 0xFFFFFFFC));
  3691. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3692. radeon_ring_write(ring, control);
  3693. }
  3694. /**
  3695. * cik_ib_test - basic gfx ring IB test
  3696. *
  3697. * @rdev: radeon_device pointer
  3698. * @ring: radeon_ring structure holding ring information
  3699. *
  3700. * Allocate an IB and execute it on the gfx ring (CIK).
  3701. * Provides a basic gfx ring test to verify that IBs are working.
  3702. * Returns 0 on success, error on failure.
  3703. */
  3704. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3705. {
  3706. struct radeon_ib ib;
  3707. uint32_t scratch;
  3708. uint32_t tmp = 0;
  3709. unsigned i;
  3710. int r;
  3711. r = radeon_scratch_get(rdev, &scratch);
  3712. if (r) {
  3713. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3714. return r;
  3715. }
  3716. WREG32(scratch, 0xCAFEDEAD);
  3717. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3718. if (r) {
  3719. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3720. radeon_scratch_free(rdev, scratch);
  3721. return r;
  3722. }
  3723. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3724. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3725. ib.ptr[2] = 0xDEADBEEF;
  3726. ib.length_dw = 3;
  3727. r = radeon_ib_schedule(rdev, &ib, NULL);
  3728. if (r) {
  3729. radeon_scratch_free(rdev, scratch);
  3730. radeon_ib_free(rdev, &ib);
  3731. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3732. return r;
  3733. }
  3734. r = radeon_fence_wait(ib.fence, false);
  3735. if (r) {
  3736. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3737. radeon_scratch_free(rdev, scratch);
  3738. radeon_ib_free(rdev, &ib);
  3739. return r;
  3740. }
  3741. for (i = 0; i < rdev->usec_timeout; i++) {
  3742. tmp = RREG32(scratch);
  3743. if (tmp == 0xDEADBEEF)
  3744. break;
  3745. DRM_UDELAY(1);
  3746. }
  3747. if (i < rdev->usec_timeout) {
  3748. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3749. } else {
  3750. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3751. scratch, tmp);
  3752. r = -EINVAL;
  3753. }
  3754. radeon_scratch_free(rdev, scratch);
  3755. radeon_ib_free(rdev, &ib);
  3756. return r;
  3757. }
  3758. /*
  3759. * CP.
  3760. * On CIK, gfx and compute now have independant command processors.
  3761. *
  3762. * GFX
  3763. * Gfx consists of a single ring and can process both gfx jobs and
  3764. * compute jobs. The gfx CP consists of three microengines (ME):
  3765. * PFP - Pre-Fetch Parser
  3766. * ME - Micro Engine
  3767. * CE - Constant Engine
  3768. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3769. * The CE is an asynchronous engine used for updating buffer desciptors
  3770. * used by the DE so that they can be loaded into cache in parallel
  3771. * while the DE is processing state update packets.
  3772. *
  3773. * Compute
  3774. * The compute CP consists of two microengines (ME):
  3775. * MEC1 - Compute MicroEngine 1
  3776. * MEC2 - Compute MicroEngine 2
  3777. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3778. * The queues are exposed to userspace and are programmed directly
  3779. * by the compute runtime.
  3780. */
  3781. /**
  3782. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3783. *
  3784. * @rdev: radeon_device pointer
  3785. * @enable: enable or disable the MEs
  3786. *
  3787. * Halts or unhalts the gfx MEs.
  3788. */
  3789. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3790. {
  3791. if (enable)
  3792. WREG32(CP_ME_CNTL, 0);
  3793. else {
  3794. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3795. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3796. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3797. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3798. }
  3799. udelay(50);
  3800. }
  3801. /**
  3802. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3803. *
  3804. * @rdev: radeon_device pointer
  3805. *
  3806. * Loads the gfx PFP, ME, and CE ucode.
  3807. * Returns 0 for success, -EINVAL if the ucode is not available.
  3808. */
  3809. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3810. {
  3811. const __be32 *fw_data;
  3812. int i;
  3813. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3814. return -EINVAL;
  3815. cik_cp_gfx_enable(rdev, false);
  3816. /* PFP */
  3817. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3818. WREG32(CP_PFP_UCODE_ADDR, 0);
  3819. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3820. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3821. WREG32(CP_PFP_UCODE_ADDR, 0);
  3822. /* CE */
  3823. fw_data = (const __be32 *)rdev->ce_fw->data;
  3824. WREG32(CP_CE_UCODE_ADDR, 0);
  3825. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3826. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3827. WREG32(CP_CE_UCODE_ADDR, 0);
  3828. /* ME */
  3829. fw_data = (const __be32 *)rdev->me_fw->data;
  3830. WREG32(CP_ME_RAM_WADDR, 0);
  3831. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3832. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3833. WREG32(CP_ME_RAM_WADDR, 0);
  3834. WREG32(CP_PFP_UCODE_ADDR, 0);
  3835. WREG32(CP_CE_UCODE_ADDR, 0);
  3836. WREG32(CP_ME_RAM_WADDR, 0);
  3837. WREG32(CP_ME_RAM_RADDR, 0);
  3838. return 0;
  3839. }
  3840. /**
  3841. * cik_cp_gfx_start - start the gfx ring
  3842. *
  3843. * @rdev: radeon_device pointer
  3844. *
  3845. * Enables the ring and loads the clear state context and other
  3846. * packets required to init the ring.
  3847. * Returns 0 for success, error for failure.
  3848. */
  3849. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3850. {
  3851. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3852. int r, i;
  3853. /* init the CP */
  3854. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3855. WREG32(CP_ENDIAN_SWAP, 0);
  3856. WREG32(CP_DEVICE_ID, 1);
  3857. cik_cp_gfx_enable(rdev, true);
  3858. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3859. if (r) {
  3860. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3861. return r;
  3862. }
  3863. /* init the CE partitions. CE only used for gfx on CIK */
  3864. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3865. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3866. radeon_ring_write(ring, 0xc000);
  3867. radeon_ring_write(ring, 0xc000);
  3868. /* setup clear context state */
  3869. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3870. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3871. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3872. radeon_ring_write(ring, 0x80000000);
  3873. radeon_ring_write(ring, 0x80000000);
  3874. for (i = 0; i < cik_default_size; i++)
  3875. radeon_ring_write(ring, cik_default_state[i]);
  3876. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3877. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3878. /* set clear context state */
  3879. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3880. radeon_ring_write(ring, 0);
  3881. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3882. radeon_ring_write(ring, 0x00000316);
  3883. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3884. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3885. radeon_ring_unlock_commit(rdev, ring);
  3886. return 0;
  3887. }
  3888. /**
  3889. * cik_cp_gfx_fini - stop the gfx ring
  3890. *
  3891. * @rdev: radeon_device pointer
  3892. *
  3893. * Stop the gfx ring and tear down the driver ring
  3894. * info.
  3895. */
  3896. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3897. {
  3898. cik_cp_gfx_enable(rdev, false);
  3899. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3900. }
  3901. /**
  3902. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3903. *
  3904. * @rdev: radeon_device pointer
  3905. *
  3906. * Program the location and size of the gfx ring buffer
  3907. * and test it to make sure it's working.
  3908. * Returns 0 for success, error for failure.
  3909. */
  3910. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3911. {
  3912. struct radeon_ring *ring;
  3913. u32 tmp;
  3914. u32 rb_bufsz;
  3915. u64 rb_addr;
  3916. int r;
  3917. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3918. if (rdev->family != CHIP_HAWAII)
  3919. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3920. /* Set the write pointer delay */
  3921. WREG32(CP_RB_WPTR_DELAY, 0);
  3922. /* set the RB to use vmid 0 */
  3923. WREG32(CP_RB_VMID, 0);
  3924. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3925. /* ring 0 - compute and gfx */
  3926. /* Set ring buffer size */
  3927. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3928. rb_bufsz = order_base_2(ring->ring_size / 8);
  3929. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3930. #ifdef __BIG_ENDIAN
  3931. tmp |= BUF_SWAP_32BIT;
  3932. #endif
  3933. WREG32(CP_RB0_CNTL, tmp);
  3934. /* Initialize the ring buffer's read and write pointers */
  3935. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3936. ring->wptr = 0;
  3937. WREG32(CP_RB0_WPTR, ring->wptr);
  3938. /* set the wb address wether it's enabled or not */
  3939. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3940. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3941. /* scratch register shadowing is no longer supported */
  3942. WREG32(SCRATCH_UMSK, 0);
  3943. if (!rdev->wb.enabled)
  3944. tmp |= RB_NO_UPDATE;
  3945. mdelay(1);
  3946. WREG32(CP_RB0_CNTL, tmp);
  3947. rb_addr = ring->gpu_addr >> 8;
  3948. WREG32(CP_RB0_BASE, rb_addr);
  3949. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3950. /* start the ring */
  3951. cik_cp_gfx_start(rdev);
  3952. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3953. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3954. if (r) {
  3955. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3956. return r;
  3957. }
  3958. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3959. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3960. return 0;
  3961. }
  3962. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  3963. struct radeon_ring *ring)
  3964. {
  3965. u32 rptr;
  3966. if (rdev->wb.enabled)
  3967. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3968. else
  3969. rptr = RREG32(CP_RB0_RPTR);
  3970. return rptr;
  3971. }
  3972. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  3973. struct radeon_ring *ring)
  3974. {
  3975. u32 wptr;
  3976. wptr = RREG32(CP_RB0_WPTR);
  3977. return wptr;
  3978. }
  3979. void cik_gfx_set_wptr(struct radeon_device *rdev,
  3980. struct radeon_ring *ring)
  3981. {
  3982. WREG32(CP_RB0_WPTR, ring->wptr);
  3983. (void)RREG32(CP_RB0_WPTR);
  3984. }
  3985. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  3986. struct radeon_ring *ring)
  3987. {
  3988. u32 rptr;
  3989. if (rdev->wb.enabled) {
  3990. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3991. } else {
  3992. mutex_lock(&rdev->srbm_mutex);
  3993. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3994. rptr = RREG32(CP_HQD_PQ_RPTR);
  3995. cik_srbm_select(rdev, 0, 0, 0, 0);
  3996. mutex_unlock(&rdev->srbm_mutex);
  3997. }
  3998. return rptr;
  3999. }
  4000. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  4001. struct radeon_ring *ring)
  4002. {
  4003. u32 wptr;
  4004. if (rdev->wb.enabled) {
  4005. /* XXX check if swapping is necessary on BE */
  4006. wptr = rdev->wb.wb[ring->wptr_offs/4];
  4007. } else {
  4008. mutex_lock(&rdev->srbm_mutex);
  4009. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4010. wptr = RREG32(CP_HQD_PQ_WPTR);
  4011. cik_srbm_select(rdev, 0, 0, 0, 0);
  4012. mutex_unlock(&rdev->srbm_mutex);
  4013. }
  4014. return wptr;
  4015. }
  4016. void cik_compute_set_wptr(struct radeon_device *rdev,
  4017. struct radeon_ring *ring)
  4018. {
  4019. /* XXX check if swapping is necessary on BE */
  4020. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  4021. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4022. }
  4023. /**
  4024. * cik_cp_compute_enable - enable/disable the compute CP MEs
  4025. *
  4026. * @rdev: radeon_device pointer
  4027. * @enable: enable or disable the MEs
  4028. *
  4029. * Halts or unhalts the compute MEs.
  4030. */
  4031. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  4032. {
  4033. if (enable)
  4034. WREG32(CP_MEC_CNTL, 0);
  4035. else {
  4036. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  4037. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  4038. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  4039. }
  4040. udelay(50);
  4041. }
  4042. /**
  4043. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  4044. *
  4045. * @rdev: radeon_device pointer
  4046. *
  4047. * Loads the compute MEC1&2 ucode.
  4048. * Returns 0 for success, -EINVAL if the ucode is not available.
  4049. */
  4050. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  4051. {
  4052. const __be32 *fw_data;
  4053. int i;
  4054. if (!rdev->mec_fw)
  4055. return -EINVAL;
  4056. cik_cp_compute_enable(rdev, false);
  4057. /* MEC1 */
  4058. fw_data = (const __be32 *)rdev->mec_fw->data;
  4059. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4060. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4061. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4062. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4063. if (rdev->family == CHIP_KAVERI) {
  4064. /* MEC2 */
  4065. fw_data = (const __be32 *)rdev->mec_fw->data;
  4066. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4067. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4068. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4069. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4070. }
  4071. return 0;
  4072. }
  4073. /**
  4074. * cik_cp_compute_start - start the compute queues
  4075. *
  4076. * @rdev: radeon_device pointer
  4077. *
  4078. * Enable the compute queues.
  4079. * Returns 0 for success, error for failure.
  4080. */
  4081. static int cik_cp_compute_start(struct radeon_device *rdev)
  4082. {
  4083. cik_cp_compute_enable(rdev, true);
  4084. return 0;
  4085. }
  4086. /**
  4087. * cik_cp_compute_fini - stop the compute queues
  4088. *
  4089. * @rdev: radeon_device pointer
  4090. *
  4091. * Stop the compute queues and tear down the driver queue
  4092. * info.
  4093. */
  4094. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4095. {
  4096. int i, idx, r;
  4097. cik_cp_compute_enable(rdev, false);
  4098. for (i = 0; i < 2; i++) {
  4099. if (i == 0)
  4100. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4101. else
  4102. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4103. if (rdev->ring[idx].mqd_obj) {
  4104. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4105. if (unlikely(r != 0))
  4106. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4107. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4108. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4109. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4110. rdev->ring[idx].mqd_obj = NULL;
  4111. }
  4112. }
  4113. }
  4114. static void cik_mec_fini(struct radeon_device *rdev)
  4115. {
  4116. int r;
  4117. if (rdev->mec.hpd_eop_obj) {
  4118. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4119. if (unlikely(r != 0))
  4120. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4121. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4122. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4123. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4124. rdev->mec.hpd_eop_obj = NULL;
  4125. }
  4126. }
  4127. #define MEC_HPD_SIZE 2048
  4128. static int cik_mec_init(struct radeon_device *rdev)
  4129. {
  4130. int r;
  4131. u32 *hpd;
  4132. /*
  4133. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4134. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4135. */
  4136. if (rdev->family == CHIP_KAVERI)
  4137. rdev->mec.num_mec = 2;
  4138. else
  4139. rdev->mec.num_mec = 1;
  4140. rdev->mec.num_pipe = 4;
  4141. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4142. if (rdev->mec.hpd_eop_obj == NULL) {
  4143. r = radeon_bo_create(rdev,
  4144. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4145. PAGE_SIZE, true,
  4146. RADEON_GEM_DOMAIN_GTT, NULL,
  4147. &rdev->mec.hpd_eop_obj);
  4148. if (r) {
  4149. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4150. return r;
  4151. }
  4152. }
  4153. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4154. if (unlikely(r != 0)) {
  4155. cik_mec_fini(rdev);
  4156. return r;
  4157. }
  4158. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4159. &rdev->mec.hpd_eop_gpu_addr);
  4160. if (r) {
  4161. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4162. cik_mec_fini(rdev);
  4163. return r;
  4164. }
  4165. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4166. if (r) {
  4167. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4168. cik_mec_fini(rdev);
  4169. return r;
  4170. }
  4171. /* clear memory. Not sure if this is required or not */
  4172. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4173. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4174. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4175. return 0;
  4176. }
  4177. struct hqd_registers
  4178. {
  4179. u32 cp_mqd_base_addr;
  4180. u32 cp_mqd_base_addr_hi;
  4181. u32 cp_hqd_active;
  4182. u32 cp_hqd_vmid;
  4183. u32 cp_hqd_persistent_state;
  4184. u32 cp_hqd_pipe_priority;
  4185. u32 cp_hqd_queue_priority;
  4186. u32 cp_hqd_quantum;
  4187. u32 cp_hqd_pq_base;
  4188. u32 cp_hqd_pq_base_hi;
  4189. u32 cp_hqd_pq_rptr;
  4190. u32 cp_hqd_pq_rptr_report_addr;
  4191. u32 cp_hqd_pq_rptr_report_addr_hi;
  4192. u32 cp_hqd_pq_wptr_poll_addr;
  4193. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4194. u32 cp_hqd_pq_doorbell_control;
  4195. u32 cp_hqd_pq_wptr;
  4196. u32 cp_hqd_pq_control;
  4197. u32 cp_hqd_ib_base_addr;
  4198. u32 cp_hqd_ib_base_addr_hi;
  4199. u32 cp_hqd_ib_rptr;
  4200. u32 cp_hqd_ib_control;
  4201. u32 cp_hqd_iq_timer;
  4202. u32 cp_hqd_iq_rptr;
  4203. u32 cp_hqd_dequeue_request;
  4204. u32 cp_hqd_dma_offload;
  4205. u32 cp_hqd_sema_cmd;
  4206. u32 cp_hqd_msg_type;
  4207. u32 cp_hqd_atomic0_preop_lo;
  4208. u32 cp_hqd_atomic0_preop_hi;
  4209. u32 cp_hqd_atomic1_preop_lo;
  4210. u32 cp_hqd_atomic1_preop_hi;
  4211. u32 cp_hqd_hq_scheduler0;
  4212. u32 cp_hqd_hq_scheduler1;
  4213. u32 cp_mqd_control;
  4214. };
  4215. struct bonaire_mqd
  4216. {
  4217. u32 header;
  4218. u32 dispatch_initiator;
  4219. u32 dimensions[3];
  4220. u32 start_idx[3];
  4221. u32 num_threads[3];
  4222. u32 pipeline_stat_enable;
  4223. u32 perf_counter_enable;
  4224. u32 pgm[2];
  4225. u32 tba[2];
  4226. u32 tma[2];
  4227. u32 pgm_rsrc[2];
  4228. u32 vmid;
  4229. u32 resource_limits;
  4230. u32 static_thread_mgmt01[2];
  4231. u32 tmp_ring_size;
  4232. u32 static_thread_mgmt23[2];
  4233. u32 restart[3];
  4234. u32 thread_trace_enable;
  4235. u32 reserved1;
  4236. u32 user_data[16];
  4237. u32 vgtcs_invoke_count[2];
  4238. struct hqd_registers queue_state;
  4239. u32 dequeue_cntr;
  4240. u32 interrupt_queue[64];
  4241. };
  4242. /**
  4243. * cik_cp_compute_resume - setup the compute queue registers
  4244. *
  4245. * @rdev: radeon_device pointer
  4246. *
  4247. * Program the compute queues and test them to make sure they
  4248. * are working.
  4249. * Returns 0 for success, error for failure.
  4250. */
  4251. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4252. {
  4253. int r, i, idx;
  4254. u32 tmp;
  4255. bool use_doorbell = true;
  4256. u64 hqd_gpu_addr;
  4257. u64 mqd_gpu_addr;
  4258. u64 eop_gpu_addr;
  4259. u64 wb_gpu_addr;
  4260. u32 *buf;
  4261. struct bonaire_mqd *mqd;
  4262. r = cik_cp_compute_start(rdev);
  4263. if (r)
  4264. return r;
  4265. /* fix up chicken bits */
  4266. tmp = RREG32(CP_CPF_DEBUG);
  4267. tmp |= (1 << 23);
  4268. WREG32(CP_CPF_DEBUG, tmp);
  4269. /* init the pipes */
  4270. mutex_lock(&rdev->srbm_mutex);
  4271. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  4272. int me = (i < 4) ? 1 : 2;
  4273. int pipe = (i < 4) ? i : (i - 4);
  4274. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  4275. cik_srbm_select(rdev, me, pipe, 0, 0);
  4276. /* write the EOP addr */
  4277. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4278. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4279. /* set the VMID assigned */
  4280. WREG32(CP_HPD_EOP_VMID, 0);
  4281. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4282. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4283. tmp &= ~EOP_SIZE_MASK;
  4284. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4285. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4286. }
  4287. cik_srbm_select(rdev, 0, 0, 0, 0);
  4288. mutex_unlock(&rdev->srbm_mutex);
  4289. /* init the queues. Just two for now. */
  4290. for (i = 0; i < 2; i++) {
  4291. if (i == 0)
  4292. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4293. else
  4294. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4295. if (rdev->ring[idx].mqd_obj == NULL) {
  4296. r = radeon_bo_create(rdev,
  4297. sizeof(struct bonaire_mqd),
  4298. PAGE_SIZE, true,
  4299. RADEON_GEM_DOMAIN_GTT, NULL,
  4300. &rdev->ring[idx].mqd_obj);
  4301. if (r) {
  4302. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4303. return r;
  4304. }
  4305. }
  4306. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4307. if (unlikely(r != 0)) {
  4308. cik_cp_compute_fini(rdev);
  4309. return r;
  4310. }
  4311. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4312. &mqd_gpu_addr);
  4313. if (r) {
  4314. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4315. cik_cp_compute_fini(rdev);
  4316. return r;
  4317. }
  4318. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4319. if (r) {
  4320. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4321. cik_cp_compute_fini(rdev);
  4322. return r;
  4323. }
  4324. /* init the mqd struct */
  4325. memset(buf, 0, sizeof(struct bonaire_mqd));
  4326. mqd = (struct bonaire_mqd *)buf;
  4327. mqd->header = 0xC0310800;
  4328. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4329. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4330. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4331. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4332. mutex_lock(&rdev->srbm_mutex);
  4333. cik_srbm_select(rdev, rdev->ring[idx].me,
  4334. rdev->ring[idx].pipe,
  4335. rdev->ring[idx].queue, 0);
  4336. /* disable wptr polling */
  4337. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4338. tmp &= ~WPTR_POLL_EN;
  4339. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4340. /* enable doorbell? */
  4341. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4342. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4343. if (use_doorbell)
  4344. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4345. else
  4346. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4347. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4348. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4349. /* disable the queue if it's active */
  4350. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4351. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4352. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4353. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4354. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4355. for (i = 0; i < rdev->usec_timeout; i++) {
  4356. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4357. break;
  4358. udelay(1);
  4359. }
  4360. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4361. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4362. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4363. }
  4364. /* set the pointer to the MQD */
  4365. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4366. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4367. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4368. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4369. /* set MQD vmid to 0 */
  4370. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4371. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4372. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4373. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4374. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4375. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4376. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4377. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4378. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4379. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4380. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4381. mqd->queue_state.cp_hqd_pq_control &=
  4382. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4383. mqd->queue_state.cp_hqd_pq_control |=
  4384. order_base_2(rdev->ring[idx].ring_size / 8);
  4385. mqd->queue_state.cp_hqd_pq_control |=
  4386. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4387. #ifdef __BIG_ENDIAN
  4388. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4389. #endif
  4390. mqd->queue_state.cp_hqd_pq_control &=
  4391. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4392. mqd->queue_state.cp_hqd_pq_control |=
  4393. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4394. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4395. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4396. if (i == 0)
  4397. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4398. else
  4399. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4400. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4401. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4402. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4403. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4404. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4405. /* set the wb address wether it's enabled or not */
  4406. if (i == 0)
  4407. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4408. else
  4409. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4410. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4411. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4412. upper_32_bits(wb_gpu_addr) & 0xffff;
  4413. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4414. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4415. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4416. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4417. /* enable the doorbell if requested */
  4418. if (use_doorbell) {
  4419. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4420. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4421. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4422. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4423. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4424. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4425. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4426. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4427. } else {
  4428. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4429. }
  4430. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4431. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4432. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4433. rdev->ring[idx].wptr = 0;
  4434. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4435. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4436. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4437. /* set the vmid for the queue */
  4438. mqd->queue_state.cp_hqd_vmid = 0;
  4439. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4440. /* activate the queue */
  4441. mqd->queue_state.cp_hqd_active = 1;
  4442. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4443. cik_srbm_select(rdev, 0, 0, 0, 0);
  4444. mutex_unlock(&rdev->srbm_mutex);
  4445. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4446. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4447. rdev->ring[idx].ready = true;
  4448. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4449. if (r)
  4450. rdev->ring[idx].ready = false;
  4451. }
  4452. return 0;
  4453. }
  4454. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4455. {
  4456. cik_cp_gfx_enable(rdev, enable);
  4457. cik_cp_compute_enable(rdev, enable);
  4458. }
  4459. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4460. {
  4461. int r;
  4462. r = cik_cp_gfx_load_microcode(rdev);
  4463. if (r)
  4464. return r;
  4465. r = cik_cp_compute_load_microcode(rdev);
  4466. if (r)
  4467. return r;
  4468. return 0;
  4469. }
  4470. static void cik_cp_fini(struct radeon_device *rdev)
  4471. {
  4472. cik_cp_gfx_fini(rdev);
  4473. cik_cp_compute_fini(rdev);
  4474. }
  4475. static int cik_cp_resume(struct radeon_device *rdev)
  4476. {
  4477. int r;
  4478. cik_enable_gui_idle_interrupt(rdev, false);
  4479. r = cik_cp_load_microcode(rdev);
  4480. if (r)
  4481. return r;
  4482. r = cik_cp_gfx_resume(rdev);
  4483. if (r)
  4484. return r;
  4485. r = cik_cp_compute_resume(rdev);
  4486. if (r)
  4487. return r;
  4488. cik_enable_gui_idle_interrupt(rdev, true);
  4489. return 0;
  4490. }
  4491. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4492. {
  4493. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4494. RREG32(GRBM_STATUS));
  4495. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4496. RREG32(GRBM_STATUS2));
  4497. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4498. RREG32(GRBM_STATUS_SE0));
  4499. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4500. RREG32(GRBM_STATUS_SE1));
  4501. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4502. RREG32(GRBM_STATUS_SE2));
  4503. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4504. RREG32(GRBM_STATUS_SE3));
  4505. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4506. RREG32(SRBM_STATUS));
  4507. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4508. RREG32(SRBM_STATUS2));
  4509. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4510. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4511. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4512. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4513. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4514. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4515. RREG32(CP_STALLED_STAT1));
  4516. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4517. RREG32(CP_STALLED_STAT2));
  4518. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4519. RREG32(CP_STALLED_STAT3));
  4520. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4521. RREG32(CP_CPF_BUSY_STAT));
  4522. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4523. RREG32(CP_CPF_STALLED_STAT1));
  4524. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4525. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4526. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4527. RREG32(CP_CPC_STALLED_STAT1));
  4528. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4529. }
  4530. /**
  4531. * cik_gpu_check_soft_reset - check which blocks are busy
  4532. *
  4533. * @rdev: radeon_device pointer
  4534. *
  4535. * Check which blocks are busy and return the relevant reset
  4536. * mask to be used by cik_gpu_soft_reset().
  4537. * Returns a mask of the blocks to be reset.
  4538. */
  4539. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4540. {
  4541. u32 reset_mask = 0;
  4542. u32 tmp;
  4543. /* GRBM_STATUS */
  4544. tmp = RREG32(GRBM_STATUS);
  4545. if (tmp & (PA_BUSY | SC_BUSY |
  4546. BCI_BUSY | SX_BUSY |
  4547. TA_BUSY | VGT_BUSY |
  4548. DB_BUSY | CB_BUSY |
  4549. GDS_BUSY | SPI_BUSY |
  4550. IA_BUSY | IA_BUSY_NO_DMA))
  4551. reset_mask |= RADEON_RESET_GFX;
  4552. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4553. reset_mask |= RADEON_RESET_CP;
  4554. /* GRBM_STATUS2 */
  4555. tmp = RREG32(GRBM_STATUS2);
  4556. if (tmp & RLC_BUSY)
  4557. reset_mask |= RADEON_RESET_RLC;
  4558. /* SDMA0_STATUS_REG */
  4559. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4560. if (!(tmp & SDMA_IDLE))
  4561. reset_mask |= RADEON_RESET_DMA;
  4562. /* SDMA1_STATUS_REG */
  4563. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4564. if (!(tmp & SDMA_IDLE))
  4565. reset_mask |= RADEON_RESET_DMA1;
  4566. /* SRBM_STATUS2 */
  4567. tmp = RREG32(SRBM_STATUS2);
  4568. if (tmp & SDMA_BUSY)
  4569. reset_mask |= RADEON_RESET_DMA;
  4570. if (tmp & SDMA1_BUSY)
  4571. reset_mask |= RADEON_RESET_DMA1;
  4572. /* SRBM_STATUS */
  4573. tmp = RREG32(SRBM_STATUS);
  4574. if (tmp & IH_BUSY)
  4575. reset_mask |= RADEON_RESET_IH;
  4576. if (tmp & SEM_BUSY)
  4577. reset_mask |= RADEON_RESET_SEM;
  4578. if (tmp & GRBM_RQ_PENDING)
  4579. reset_mask |= RADEON_RESET_GRBM;
  4580. if (tmp & VMC_BUSY)
  4581. reset_mask |= RADEON_RESET_VMC;
  4582. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4583. MCC_BUSY | MCD_BUSY))
  4584. reset_mask |= RADEON_RESET_MC;
  4585. if (evergreen_is_display_hung(rdev))
  4586. reset_mask |= RADEON_RESET_DISPLAY;
  4587. /* Skip MC reset as it's mostly likely not hung, just busy */
  4588. if (reset_mask & RADEON_RESET_MC) {
  4589. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4590. reset_mask &= ~RADEON_RESET_MC;
  4591. }
  4592. return reset_mask;
  4593. }
  4594. /**
  4595. * cik_gpu_soft_reset - soft reset GPU
  4596. *
  4597. * @rdev: radeon_device pointer
  4598. * @reset_mask: mask of which blocks to reset
  4599. *
  4600. * Soft reset the blocks specified in @reset_mask.
  4601. */
  4602. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4603. {
  4604. struct evergreen_mc_save save;
  4605. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4606. u32 tmp;
  4607. if (reset_mask == 0)
  4608. return;
  4609. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4610. cik_print_gpu_status_regs(rdev);
  4611. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4612. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4613. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4614. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4615. /* disable CG/PG */
  4616. cik_fini_pg(rdev);
  4617. cik_fini_cg(rdev);
  4618. /* stop the rlc */
  4619. cik_rlc_stop(rdev);
  4620. /* Disable GFX parsing/prefetching */
  4621. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4622. /* Disable MEC parsing/prefetching */
  4623. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4624. if (reset_mask & RADEON_RESET_DMA) {
  4625. /* sdma0 */
  4626. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4627. tmp |= SDMA_HALT;
  4628. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4629. }
  4630. if (reset_mask & RADEON_RESET_DMA1) {
  4631. /* sdma1 */
  4632. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4633. tmp |= SDMA_HALT;
  4634. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4635. }
  4636. evergreen_mc_stop(rdev, &save);
  4637. if (evergreen_mc_wait_for_idle(rdev)) {
  4638. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4639. }
  4640. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4641. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4642. if (reset_mask & RADEON_RESET_CP) {
  4643. grbm_soft_reset |= SOFT_RESET_CP;
  4644. srbm_soft_reset |= SOFT_RESET_GRBM;
  4645. }
  4646. if (reset_mask & RADEON_RESET_DMA)
  4647. srbm_soft_reset |= SOFT_RESET_SDMA;
  4648. if (reset_mask & RADEON_RESET_DMA1)
  4649. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4650. if (reset_mask & RADEON_RESET_DISPLAY)
  4651. srbm_soft_reset |= SOFT_RESET_DC;
  4652. if (reset_mask & RADEON_RESET_RLC)
  4653. grbm_soft_reset |= SOFT_RESET_RLC;
  4654. if (reset_mask & RADEON_RESET_SEM)
  4655. srbm_soft_reset |= SOFT_RESET_SEM;
  4656. if (reset_mask & RADEON_RESET_IH)
  4657. srbm_soft_reset |= SOFT_RESET_IH;
  4658. if (reset_mask & RADEON_RESET_GRBM)
  4659. srbm_soft_reset |= SOFT_RESET_GRBM;
  4660. if (reset_mask & RADEON_RESET_VMC)
  4661. srbm_soft_reset |= SOFT_RESET_VMC;
  4662. if (!(rdev->flags & RADEON_IS_IGP)) {
  4663. if (reset_mask & RADEON_RESET_MC)
  4664. srbm_soft_reset |= SOFT_RESET_MC;
  4665. }
  4666. if (grbm_soft_reset) {
  4667. tmp = RREG32(GRBM_SOFT_RESET);
  4668. tmp |= grbm_soft_reset;
  4669. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4670. WREG32(GRBM_SOFT_RESET, tmp);
  4671. tmp = RREG32(GRBM_SOFT_RESET);
  4672. udelay(50);
  4673. tmp &= ~grbm_soft_reset;
  4674. WREG32(GRBM_SOFT_RESET, tmp);
  4675. tmp = RREG32(GRBM_SOFT_RESET);
  4676. }
  4677. if (srbm_soft_reset) {
  4678. tmp = RREG32(SRBM_SOFT_RESET);
  4679. tmp |= srbm_soft_reset;
  4680. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4681. WREG32(SRBM_SOFT_RESET, tmp);
  4682. tmp = RREG32(SRBM_SOFT_RESET);
  4683. udelay(50);
  4684. tmp &= ~srbm_soft_reset;
  4685. WREG32(SRBM_SOFT_RESET, tmp);
  4686. tmp = RREG32(SRBM_SOFT_RESET);
  4687. }
  4688. /* Wait a little for things to settle down */
  4689. udelay(50);
  4690. evergreen_mc_resume(rdev, &save);
  4691. udelay(50);
  4692. cik_print_gpu_status_regs(rdev);
  4693. }
  4694. struct kv_reset_save_regs {
  4695. u32 gmcon_reng_execute;
  4696. u32 gmcon_misc;
  4697. u32 gmcon_misc3;
  4698. };
  4699. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  4700. struct kv_reset_save_regs *save)
  4701. {
  4702. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  4703. save->gmcon_misc = RREG32(GMCON_MISC);
  4704. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  4705. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  4706. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  4707. STCTRL_STUTTER_EN));
  4708. }
  4709. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  4710. struct kv_reset_save_regs *save)
  4711. {
  4712. int i;
  4713. WREG32(GMCON_PGFSM_WRITE, 0);
  4714. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  4715. for (i = 0; i < 5; i++)
  4716. WREG32(GMCON_PGFSM_WRITE, 0);
  4717. WREG32(GMCON_PGFSM_WRITE, 0);
  4718. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  4719. for (i = 0; i < 5; i++)
  4720. WREG32(GMCON_PGFSM_WRITE, 0);
  4721. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  4722. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  4723. for (i = 0; i < 5; i++)
  4724. WREG32(GMCON_PGFSM_WRITE, 0);
  4725. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  4726. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  4727. for (i = 0; i < 5; i++)
  4728. WREG32(GMCON_PGFSM_WRITE, 0);
  4729. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  4730. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  4731. for (i = 0; i < 5; i++)
  4732. WREG32(GMCON_PGFSM_WRITE, 0);
  4733. WREG32(GMCON_PGFSM_WRITE, 0);
  4734. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  4735. for (i = 0; i < 5; i++)
  4736. WREG32(GMCON_PGFSM_WRITE, 0);
  4737. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  4738. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  4739. for (i = 0; i < 5; i++)
  4740. WREG32(GMCON_PGFSM_WRITE, 0);
  4741. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  4742. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  4743. for (i = 0; i < 5; i++)
  4744. WREG32(GMCON_PGFSM_WRITE, 0);
  4745. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  4746. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  4747. for (i = 0; i < 5; i++)
  4748. WREG32(GMCON_PGFSM_WRITE, 0);
  4749. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  4750. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  4751. for (i = 0; i < 5; i++)
  4752. WREG32(GMCON_PGFSM_WRITE, 0);
  4753. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  4754. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  4755. WREG32(GMCON_MISC3, save->gmcon_misc3);
  4756. WREG32(GMCON_MISC, save->gmcon_misc);
  4757. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  4758. }
  4759. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  4760. {
  4761. struct evergreen_mc_save save;
  4762. struct kv_reset_save_regs kv_save = { 0 };
  4763. u32 tmp, i;
  4764. dev_info(rdev->dev, "GPU pci config reset\n");
  4765. /* disable dpm? */
  4766. /* disable cg/pg */
  4767. cik_fini_pg(rdev);
  4768. cik_fini_cg(rdev);
  4769. /* Disable GFX parsing/prefetching */
  4770. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4771. /* Disable MEC parsing/prefetching */
  4772. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4773. /* sdma0 */
  4774. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4775. tmp |= SDMA_HALT;
  4776. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4777. /* sdma1 */
  4778. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4779. tmp |= SDMA_HALT;
  4780. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4781. /* XXX other engines? */
  4782. /* halt the rlc, disable cp internal ints */
  4783. cik_rlc_stop(rdev);
  4784. udelay(50);
  4785. /* disable mem access */
  4786. evergreen_mc_stop(rdev, &save);
  4787. if (evergreen_mc_wait_for_idle(rdev)) {
  4788. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  4789. }
  4790. if (rdev->flags & RADEON_IS_IGP)
  4791. kv_save_regs_for_reset(rdev, &kv_save);
  4792. /* disable BM */
  4793. pci_clear_master(rdev->pdev);
  4794. /* reset */
  4795. radeon_pci_config_reset(rdev);
  4796. udelay(100);
  4797. /* wait for asic to come out of reset */
  4798. for (i = 0; i < rdev->usec_timeout; i++) {
  4799. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  4800. break;
  4801. udelay(1);
  4802. }
  4803. /* does asic init need to be run first??? */
  4804. if (rdev->flags & RADEON_IS_IGP)
  4805. kv_restore_regs_for_reset(rdev, &kv_save);
  4806. }
  4807. /**
  4808. * cik_asic_reset - soft reset GPU
  4809. *
  4810. * @rdev: radeon_device pointer
  4811. *
  4812. * Look up which blocks are hung and attempt
  4813. * to reset them.
  4814. * Returns 0 for success.
  4815. */
  4816. int cik_asic_reset(struct radeon_device *rdev)
  4817. {
  4818. u32 reset_mask;
  4819. reset_mask = cik_gpu_check_soft_reset(rdev);
  4820. if (reset_mask)
  4821. r600_set_bios_scratch_engine_hung(rdev, true);
  4822. /* try soft reset */
  4823. cik_gpu_soft_reset(rdev, reset_mask);
  4824. reset_mask = cik_gpu_check_soft_reset(rdev);
  4825. /* try pci config reset */
  4826. if (reset_mask && radeon_hard_reset)
  4827. cik_gpu_pci_config_reset(rdev);
  4828. reset_mask = cik_gpu_check_soft_reset(rdev);
  4829. if (!reset_mask)
  4830. r600_set_bios_scratch_engine_hung(rdev, false);
  4831. return 0;
  4832. }
  4833. /**
  4834. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4835. *
  4836. * @rdev: radeon_device pointer
  4837. * @ring: radeon_ring structure holding ring information
  4838. *
  4839. * Check if the 3D engine is locked up (CIK).
  4840. * Returns true if the engine is locked, false if not.
  4841. */
  4842. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4843. {
  4844. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4845. if (!(reset_mask & (RADEON_RESET_GFX |
  4846. RADEON_RESET_COMPUTE |
  4847. RADEON_RESET_CP))) {
  4848. radeon_ring_lockup_update(rdev, ring);
  4849. return false;
  4850. }
  4851. return radeon_ring_test_lockup(rdev, ring);
  4852. }
  4853. /* MC */
  4854. /**
  4855. * cik_mc_program - program the GPU memory controller
  4856. *
  4857. * @rdev: radeon_device pointer
  4858. *
  4859. * Set the location of vram, gart, and AGP in the GPU's
  4860. * physical address space (CIK).
  4861. */
  4862. static void cik_mc_program(struct radeon_device *rdev)
  4863. {
  4864. struct evergreen_mc_save save;
  4865. u32 tmp;
  4866. int i, j;
  4867. /* Initialize HDP */
  4868. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4869. WREG32((0x2c14 + j), 0x00000000);
  4870. WREG32((0x2c18 + j), 0x00000000);
  4871. WREG32((0x2c1c + j), 0x00000000);
  4872. WREG32((0x2c20 + j), 0x00000000);
  4873. WREG32((0x2c24 + j), 0x00000000);
  4874. }
  4875. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4876. evergreen_mc_stop(rdev, &save);
  4877. if (radeon_mc_wait_for_idle(rdev)) {
  4878. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4879. }
  4880. /* Lockout access through VGA aperture*/
  4881. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4882. /* Update configuration */
  4883. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4884. rdev->mc.vram_start >> 12);
  4885. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4886. rdev->mc.vram_end >> 12);
  4887. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4888. rdev->vram_scratch.gpu_addr >> 12);
  4889. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4890. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4891. WREG32(MC_VM_FB_LOCATION, tmp);
  4892. /* XXX double check these! */
  4893. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4894. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4895. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4896. WREG32(MC_VM_AGP_BASE, 0);
  4897. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4898. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4899. if (radeon_mc_wait_for_idle(rdev)) {
  4900. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4901. }
  4902. evergreen_mc_resume(rdev, &save);
  4903. /* we need to own VRAM, so turn off the VGA renderer here
  4904. * to stop it overwriting our objects */
  4905. rv515_vga_render_disable(rdev);
  4906. }
  4907. /**
  4908. * cik_mc_init - initialize the memory controller driver params
  4909. *
  4910. * @rdev: radeon_device pointer
  4911. *
  4912. * Look up the amount of vram, vram width, and decide how to place
  4913. * vram and gart within the GPU's physical address space (CIK).
  4914. * Returns 0 for success.
  4915. */
  4916. static int cik_mc_init(struct radeon_device *rdev)
  4917. {
  4918. u32 tmp;
  4919. int chansize, numchan;
  4920. /* Get VRAM informations */
  4921. rdev->mc.vram_is_ddr = true;
  4922. tmp = RREG32(MC_ARB_RAMCFG);
  4923. if (tmp & CHANSIZE_MASK) {
  4924. chansize = 64;
  4925. } else {
  4926. chansize = 32;
  4927. }
  4928. tmp = RREG32(MC_SHARED_CHMAP);
  4929. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4930. case 0:
  4931. default:
  4932. numchan = 1;
  4933. break;
  4934. case 1:
  4935. numchan = 2;
  4936. break;
  4937. case 2:
  4938. numchan = 4;
  4939. break;
  4940. case 3:
  4941. numchan = 8;
  4942. break;
  4943. case 4:
  4944. numchan = 3;
  4945. break;
  4946. case 5:
  4947. numchan = 6;
  4948. break;
  4949. case 6:
  4950. numchan = 10;
  4951. break;
  4952. case 7:
  4953. numchan = 12;
  4954. break;
  4955. case 8:
  4956. numchan = 16;
  4957. break;
  4958. }
  4959. rdev->mc.vram_width = numchan * chansize;
  4960. /* Could aper size report 0 ? */
  4961. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4962. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4963. /* size in MB on si */
  4964. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4965. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4966. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4967. si_vram_gtt_location(rdev, &rdev->mc);
  4968. radeon_update_bandwidth_info(rdev);
  4969. return 0;
  4970. }
  4971. /*
  4972. * GART
  4973. * VMID 0 is the physical GPU addresses as used by the kernel.
  4974. * VMIDs 1-15 are used for userspace clients and are handled
  4975. * by the radeon vm/hsa code.
  4976. */
  4977. /**
  4978. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4979. *
  4980. * @rdev: radeon_device pointer
  4981. *
  4982. * Flush the TLB for the VMID 0 page table (CIK).
  4983. */
  4984. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4985. {
  4986. /* flush hdp cache */
  4987. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4988. /* bits 0-15 are the VM contexts0-15 */
  4989. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4990. }
  4991. /**
  4992. * cik_pcie_gart_enable - gart enable
  4993. *
  4994. * @rdev: radeon_device pointer
  4995. *
  4996. * This sets up the TLBs, programs the page tables for VMID0,
  4997. * sets up the hw for VMIDs 1-15 which are allocated on
  4998. * demand, and sets up the global locations for the LDS, GDS,
  4999. * and GPUVM for FSA64 clients (CIK).
  5000. * Returns 0 for success, errors for failure.
  5001. */
  5002. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  5003. {
  5004. int r, i;
  5005. if (rdev->gart.robj == NULL) {
  5006. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  5007. return -EINVAL;
  5008. }
  5009. r = radeon_gart_table_vram_pin(rdev);
  5010. if (r)
  5011. return r;
  5012. radeon_gart_restore(rdev);
  5013. /* Setup TLB control */
  5014. WREG32(MC_VM_MX_L1_TLB_CNTL,
  5015. (0xA << 7) |
  5016. ENABLE_L1_TLB |
  5017. ENABLE_L1_FRAGMENT_PROCESSING |
  5018. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5019. ENABLE_ADVANCED_DRIVER_MODEL |
  5020. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5021. /* Setup L2 cache */
  5022. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  5023. ENABLE_L2_FRAGMENT_PROCESSING |
  5024. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5025. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5026. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5027. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5028. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  5029. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5030. BANK_SELECT(4) |
  5031. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  5032. /* setup context0 */
  5033. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  5034. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  5035. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  5036. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  5037. (u32)(rdev->dummy_page.addr >> 12));
  5038. WREG32(VM_CONTEXT0_CNTL2, 0);
  5039. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  5040. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  5041. WREG32(0x15D4, 0);
  5042. WREG32(0x15D8, 0);
  5043. WREG32(0x15DC, 0);
  5044. /* empty context1-15 */
  5045. /* FIXME start with 4G, once using 2 level pt switch to full
  5046. * vm size space
  5047. */
  5048. /* set vm size, must be a multiple of 4 */
  5049. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5050. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  5051. for (i = 1; i < 16; i++) {
  5052. if (i < 8)
  5053. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5054. rdev->gart.table_addr >> 12);
  5055. else
  5056. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5057. rdev->gart.table_addr >> 12);
  5058. }
  5059. /* enable context1-15 */
  5060. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5061. (u32)(rdev->dummy_page.addr >> 12));
  5062. WREG32(VM_CONTEXT1_CNTL2, 4);
  5063. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5064. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5065. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5066. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5067. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5068. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5069. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5070. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5071. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5072. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5073. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5074. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5075. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5076. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5077. if (rdev->family == CHIP_KAVERI) {
  5078. u32 tmp = RREG32(CHUB_CONTROL);
  5079. tmp &= ~BYPASS_VM;
  5080. WREG32(CHUB_CONTROL, tmp);
  5081. }
  5082. /* XXX SH_MEM regs */
  5083. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5084. mutex_lock(&rdev->srbm_mutex);
  5085. for (i = 0; i < 16; i++) {
  5086. cik_srbm_select(rdev, 0, 0, 0, i);
  5087. /* CP and shaders */
  5088. WREG32(SH_MEM_CONFIG, 0);
  5089. WREG32(SH_MEM_APE1_BASE, 1);
  5090. WREG32(SH_MEM_APE1_LIMIT, 0);
  5091. WREG32(SH_MEM_BASES, 0);
  5092. /* SDMA GFX */
  5093. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5094. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5095. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5096. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5097. /* XXX SDMA RLC - todo */
  5098. }
  5099. cik_srbm_select(rdev, 0, 0, 0, 0);
  5100. mutex_unlock(&rdev->srbm_mutex);
  5101. cik_pcie_gart_tlb_flush(rdev);
  5102. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5103. (unsigned)(rdev->mc.gtt_size >> 20),
  5104. (unsigned long long)rdev->gart.table_addr);
  5105. rdev->gart.ready = true;
  5106. return 0;
  5107. }
  5108. /**
  5109. * cik_pcie_gart_disable - gart disable
  5110. *
  5111. * @rdev: radeon_device pointer
  5112. *
  5113. * This disables all VM page table (CIK).
  5114. */
  5115. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5116. {
  5117. /* Disable all tables */
  5118. WREG32(VM_CONTEXT0_CNTL, 0);
  5119. WREG32(VM_CONTEXT1_CNTL, 0);
  5120. /* Setup TLB control */
  5121. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5122. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5123. /* Setup L2 cache */
  5124. WREG32(VM_L2_CNTL,
  5125. ENABLE_L2_FRAGMENT_PROCESSING |
  5126. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5127. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5128. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5129. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5130. WREG32(VM_L2_CNTL2, 0);
  5131. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5132. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5133. radeon_gart_table_vram_unpin(rdev);
  5134. }
  5135. /**
  5136. * cik_pcie_gart_fini - vm fini callback
  5137. *
  5138. * @rdev: radeon_device pointer
  5139. *
  5140. * Tears down the driver GART/VM setup (CIK).
  5141. */
  5142. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5143. {
  5144. cik_pcie_gart_disable(rdev);
  5145. radeon_gart_table_vram_free(rdev);
  5146. radeon_gart_fini(rdev);
  5147. }
  5148. /* vm parser */
  5149. /**
  5150. * cik_ib_parse - vm ib_parse callback
  5151. *
  5152. * @rdev: radeon_device pointer
  5153. * @ib: indirect buffer pointer
  5154. *
  5155. * CIK uses hw IB checking so this is a nop (CIK).
  5156. */
  5157. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5158. {
  5159. return 0;
  5160. }
  5161. /*
  5162. * vm
  5163. * VMID 0 is the physical GPU addresses as used by the kernel.
  5164. * VMIDs 1-15 are used for userspace clients and are handled
  5165. * by the radeon vm/hsa code.
  5166. */
  5167. /**
  5168. * cik_vm_init - cik vm init callback
  5169. *
  5170. * @rdev: radeon_device pointer
  5171. *
  5172. * Inits cik specific vm parameters (number of VMs, base of vram for
  5173. * VMIDs 1-15) (CIK).
  5174. * Returns 0 for success.
  5175. */
  5176. int cik_vm_init(struct radeon_device *rdev)
  5177. {
  5178. /* number of VMs */
  5179. rdev->vm_manager.nvm = 16;
  5180. /* base offset of vram pages */
  5181. if (rdev->flags & RADEON_IS_IGP) {
  5182. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5183. tmp <<= 22;
  5184. rdev->vm_manager.vram_base_offset = tmp;
  5185. } else
  5186. rdev->vm_manager.vram_base_offset = 0;
  5187. return 0;
  5188. }
  5189. /**
  5190. * cik_vm_fini - cik vm fini callback
  5191. *
  5192. * @rdev: radeon_device pointer
  5193. *
  5194. * Tear down any asic specific VM setup (CIK).
  5195. */
  5196. void cik_vm_fini(struct radeon_device *rdev)
  5197. {
  5198. }
  5199. /**
  5200. * cik_vm_decode_fault - print human readable fault info
  5201. *
  5202. * @rdev: radeon_device pointer
  5203. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5204. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5205. *
  5206. * Print human readable fault information (CIK).
  5207. */
  5208. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5209. u32 status, u32 addr, u32 mc_client)
  5210. {
  5211. u32 mc_id;
  5212. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5213. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5214. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5215. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5216. if (rdev->family == CHIP_HAWAII)
  5217. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5218. else
  5219. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5220. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5221. protections, vmid, addr,
  5222. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5223. block, mc_client, mc_id);
  5224. }
  5225. /**
  5226. * cik_vm_flush - cik vm flush using the CP
  5227. *
  5228. * @rdev: radeon_device pointer
  5229. *
  5230. * Update the page table base and flush the VM TLB
  5231. * using the CP (CIK).
  5232. */
  5233. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  5234. {
  5235. struct radeon_ring *ring = &rdev->ring[ridx];
  5236. if (vm == NULL)
  5237. return;
  5238. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5239. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5240. WRITE_DATA_DST_SEL(0)));
  5241. if (vm->id < 8) {
  5242. radeon_ring_write(ring,
  5243. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  5244. } else {
  5245. radeon_ring_write(ring,
  5246. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  5247. }
  5248. radeon_ring_write(ring, 0);
  5249. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  5250. /* update SH_MEM_* regs */
  5251. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5252. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5253. WRITE_DATA_DST_SEL(0)));
  5254. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5255. radeon_ring_write(ring, 0);
  5256. radeon_ring_write(ring, VMID(vm->id));
  5257. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5258. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5259. WRITE_DATA_DST_SEL(0)));
  5260. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5261. radeon_ring_write(ring, 0);
  5262. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5263. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5264. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5265. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5266. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5267. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5268. WRITE_DATA_DST_SEL(0)));
  5269. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5270. radeon_ring_write(ring, 0);
  5271. radeon_ring_write(ring, VMID(0));
  5272. /* HDP flush */
  5273. cik_hdp_flush_cp_ring_emit(rdev, ridx);
  5274. /* bits 0-15 are the VM contexts0-15 */
  5275. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5276. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5277. WRITE_DATA_DST_SEL(0)));
  5278. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5279. radeon_ring_write(ring, 0);
  5280. radeon_ring_write(ring, 1 << vm->id);
  5281. /* compute doesn't have PFP */
  5282. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  5283. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5284. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5285. radeon_ring_write(ring, 0x0);
  5286. }
  5287. }
  5288. /*
  5289. * RLC
  5290. * The RLC is a multi-purpose microengine that handles a
  5291. * variety of functions, the most important of which is
  5292. * the interrupt controller.
  5293. */
  5294. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5295. bool enable)
  5296. {
  5297. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5298. if (enable)
  5299. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5300. else
  5301. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5302. WREG32(CP_INT_CNTL_RING0, tmp);
  5303. }
  5304. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5305. {
  5306. u32 tmp;
  5307. tmp = RREG32(RLC_LB_CNTL);
  5308. if (enable)
  5309. tmp |= LOAD_BALANCE_ENABLE;
  5310. else
  5311. tmp &= ~LOAD_BALANCE_ENABLE;
  5312. WREG32(RLC_LB_CNTL, tmp);
  5313. }
  5314. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5315. {
  5316. u32 i, j, k;
  5317. u32 mask;
  5318. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5319. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5320. cik_select_se_sh(rdev, i, j);
  5321. for (k = 0; k < rdev->usec_timeout; k++) {
  5322. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5323. break;
  5324. udelay(1);
  5325. }
  5326. }
  5327. }
  5328. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5329. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5330. for (k = 0; k < rdev->usec_timeout; k++) {
  5331. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5332. break;
  5333. udelay(1);
  5334. }
  5335. }
  5336. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5337. {
  5338. u32 tmp;
  5339. tmp = RREG32(RLC_CNTL);
  5340. if (tmp != rlc)
  5341. WREG32(RLC_CNTL, rlc);
  5342. }
  5343. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5344. {
  5345. u32 data, orig;
  5346. orig = data = RREG32(RLC_CNTL);
  5347. if (data & RLC_ENABLE) {
  5348. u32 i;
  5349. data &= ~RLC_ENABLE;
  5350. WREG32(RLC_CNTL, data);
  5351. for (i = 0; i < rdev->usec_timeout; i++) {
  5352. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5353. break;
  5354. udelay(1);
  5355. }
  5356. cik_wait_for_rlc_serdes(rdev);
  5357. }
  5358. return orig;
  5359. }
  5360. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5361. {
  5362. u32 tmp, i, mask;
  5363. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5364. WREG32(RLC_GPR_REG2, tmp);
  5365. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5366. for (i = 0; i < rdev->usec_timeout; i++) {
  5367. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5368. break;
  5369. udelay(1);
  5370. }
  5371. for (i = 0; i < rdev->usec_timeout; i++) {
  5372. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5373. break;
  5374. udelay(1);
  5375. }
  5376. }
  5377. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5378. {
  5379. u32 tmp;
  5380. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5381. WREG32(RLC_GPR_REG2, tmp);
  5382. }
  5383. /**
  5384. * cik_rlc_stop - stop the RLC ME
  5385. *
  5386. * @rdev: radeon_device pointer
  5387. *
  5388. * Halt the RLC ME (MicroEngine) (CIK).
  5389. */
  5390. static void cik_rlc_stop(struct radeon_device *rdev)
  5391. {
  5392. WREG32(RLC_CNTL, 0);
  5393. cik_enable_gui_idle_interrupt(rdev, false);
  5394. cik_wait_for_rlc_serdes(rdev);
  5395. }
  5396. /**
  5397. * cik_rlc_start - start the RLC ME
  5398. *
  5399. * @rdev: radeon_device pointer
  5400. *
  5401. * Unhalt the RLC ME (MicroEngine) (CIK).
  5402. */
  5403. static void cik_rlc_start(struct radeon_device *rdev)
  5404. {
  5405. WREG32(RLC_CNTL, RLC_ENABLE);
  5406. cik_enable_gui_idle_interrupt(rdev, true);
  5407. udelay(50);
  5408. }
  5409. /**
  5410. * cik_rlc_resume - setup the RLC hw
  5411. *
  5412. * @rdev: radeon_device pointer
  5413. *
  5414. * Initialize the RLC registers, load the ucode,
  5415. * and start the RLC (CIK).
  5416. * Returns 0 for success, -EINVAL if the ucode is not available.
  5417. */
  5418. static int cik_rlc_resume(struct radeon_device *rdev)
  5419. {
  5420. u32 i, size, tmp;
  5421. const __be32 *fw_data;
  5422. if (!rdev->rlc_fw)
  5423. return -EINVAL;
  5424. switch (rdev->family) {
  5425. case CHIP_BONAIRE:
  5426. case CHIP_HAWAII:
  5427. default:
  5428. size = BONAIRE_RLC_UCODE_SIZE;
  5429. break;
  5430. case CHIP_KAVERI:
  5431. size = KV_RLC_UCODE_SIZE;
  5432. break;
  5433. case CHIP_KABINI:
  5434. size = KB_RLC_UCODE_SIZE;
  5435. break;
  5436. case CHIP_MULLINS:
  5437. size = ML_RLC_UCODE_SIZE;
  5438. break;
  5439. }
  5440. cik_rlc_stop(rdev);
  5441. /* disable CG */
  5442. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5443. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5444. si_rlc_reset(rdev);
  5445. cik_init_pg(rdev);
  5446. cik_init_cg(rdev);
  5447. WREG32(RLC_LB_CNTR_INIT, 0);
  5448. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5449. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5450. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5451. WREG32(RLC_LB_PARAMS, 0x00600408);
  5452. WREG32(RLC_LB_CNTL, 0x80000004);
  5453. WREG32(RLC_MC_CNTL, 0);
  5454. WREG32(RLC_UCODE_CNTL, 0);
  5455. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5456. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5457. for (i = 0; i < size; i++)
  5458. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5459. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5460. /* XXX - find out what chips support lbpw */
  5461. cik_enable_lbpw(rdev, false);
  5462. if (rdev->family == CHIP_BONAIRE)
  5463. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5464. cik_rlc_start(rdev);
  5465. return 0;
  5466. }
  5467. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5468. {
  5469. u32 data, orig, tmp, tmp2;
  5470. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5471. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5472. cik_enable_gui_idle_interrupt(rdev, true);
  5473. tmp = cik_halt_rlc(rdev);
  5474. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5475. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5476. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5477. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5478. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5479. cik_update_rlc(rdev, tmp);
  5480. data |= CGCG_EN | CGLS_EN;
  5481. } else {
  5482. cik_enable_gui_idle_interrupt(rdev, false);
  5483. RREG32(CB_CGTT_SCLK_CTRL);
  5484. RREG32(CB_CGTT_SCLK_CTRL);
  5485. RREG32(CB_CGTT_SCLK_CTRL);
  5486. RREG32(CB_CGTT_SCLK_CTRL);
  5487. data &= ~(CGCG_EN | CGLS_EN);
  5488. }
  5489. if (orig != data)
  5490. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5491. }
  5492. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5493. {
  5494. u32 data, orig, tmp = 0;
  5495. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5496. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5497. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5498. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5499. data |= CP_MEM_LS_EN;
  5500. if (orig != data)
  5501. WREG32(CP_MEM_SLP_CNTL, data);
  5502. }
  5503. }
  5504. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5505. data &= 0xfffffffd;
  5506. if (orig != data)
  5507. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5508. tmp = cik_halt_rlc(rdev);
  5509. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5510. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5511. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5512. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5513. WREG32(RLC_SERDES_WR_CTRL, data);
  5514. cik_update_rlc(rdev, tmp);
  5515. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5516. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5517. data &= ~SM_MODE_MASK;
  5518. data |= SM_MODE(0x2);
  5519. data |= SM_MODE_ENABLE;
  5520. data &= ~CGTS_OVERRIDE;
  5521. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5522. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5523. data &= ~CGTS_LS_OVERRIDE;
  5524. data &= ~ON_MONITOR_ADD_MASK;
  5525. data |= ON_MONITOR_ADD_EN;
  5526. data |= ON_MONITOR_ADD(0x96);
  5527. if (orig != data)
  5528. WREG32(CGTS_SM_CTRL_REG, data);
  5529. }
  5530. } else {
  5531. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5532. data |= 0x00000002;
  5533. if (orig != data)
  5534. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5535. data = RREG32(RLC_MEM_SLP_CNTL);
  5536. if (data & RLC_MEM_LS_EN) {
  5537. data &= ~RLC_MEM_LS_EN;
  5538. WREG32(RLC_MEM_SLP_CNTL, data);
  5539. }
  5540. data = RREG32(CP_MEM_SLP_CNTL);
  5541. if (data & CP_MEM_LS_EN) {
  5542. data &= ~CP_MEM_LS_EN;
  5543. WREG32(CP_MEM_SLP_CNTL, data);
  5544. }
  5545. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5546. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5547. if (orig != data)
  5548. WREG32(CGTS_SM_CTRL_REG, data);
  5549. tmp = cik_halt_rlc(rdev);
  5550. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5551. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5552. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5553. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5554. WREG32(RLC_SERDES_WR_CTRL, data);
  5555. cik_update_rlc(rdev, tmp);
  5556. }
  5557. }
  5558. static const u32 mc_cg_registers[] =
  5559. {
  5560. MC_HUB_MISC_HUB_CG,
  5561. MC_HUB_MISC_SIP_CG,
  5562. MC_HUB_MISC_VM_CG,
  5563. MC_XPB_CLK_GAT,
  5564. ATC_MISC_CG,
  5565. MC_CITF_MISC_WR_CG,
  5566. MC_CITF_MISC_RD_CG,
  5567. MC_CITF_MISC_VM_CG,
  5568. VM_L2_CG,
  5569. };
  5570. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5571. bool enable)
  5572. {
  5573. int i;
  5574. u32 orig, data;
  5575. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5576. orig = data = RREG32(mc_cg_registers[i]);
  5577. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5578. data |= MC_LS_ENABLE;
  5579. else
  5580. data &= ~MC_LS_ENABLE;
  5581. if (data != orig)
  5582. WREG32(mc_cg_registers[i], data);
  5583. }
  5584. }
  5585. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5586. bool enable)
  5587. {
  5588. int i;
  5589. u32 orig, data;
  5590. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5591. orig = data = RREG32(mc_cg_registers[i]);
  5592. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5593. data |= MC_CG_ENABLE;
  5594. else
  5595. data &= ~MC_CG_ENABLE;
  5596. if (data != orig)
  5597. WREG32(mc_cg_registers[i], data);
  5598. }
  5599. }
  5600. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5601. bool enable)
  5602. {
  5603. u32 orig, data;
  5604. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5605. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5606. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5607. } else {
  5608. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5609. data |= 0xff000000;
  5610. if (data != orig)
  5611. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5612. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5613. data |= 0xff000000;
  5614. if (data != orig)
  5615. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5616. }
  5617. }
  5618. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5619. bool enable)
  5620. {
  5621. u32 orig, data;
  5622. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5623. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5624. data |= 0x100;
  5625. if (orig != data)
  5626. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5627. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5628. data |= 0x100;
  5629. if (orig != data)
  5630. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5631. } else {
  5632. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5633. data &= ~0x100;
  5634. if (orig != data)
  5635. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5636. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5637. data &= ~0x100;
  5638. if (orig != data)
  5639. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5640. }
  5641. }
  5642. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5643. bool enable)
  5644. {
  5645. u32 orig, data;
  5646. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5647. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5648. data = 0xfff;
  5649. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5650. orig = data = RREG32(UVD_CGC_CTRL);
  5651. data |= DCM;
  5652. if (orig != data)
  5653. WREG32(UVD_CGC_CTRL, data);
  5654. } else {
  5655. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5656. data &= ~0xfff;
  5657. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5658. orig = data = RREG32(UVD_CGC_CTRL);
  5659. data &= ~DCM;
  5660. if (orig != data)
  5661. WREG32(UVD_CGC_CTRL, data);
  5662. }
  5663. }
  5664. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5665. bool enable)
  5666. {
  5667. u32 orig, data;
  5668. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5669. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5670. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5671. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5672. else
  5673. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5674. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5675. if (orig != data)
  5676. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5677. }
  5678. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5679. bool enable)
  5680. {
  5681. u32 orig, data;
  5682. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5683. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5684. data &= ~CLOCK_GATING_DIS;
  5685. else
  5686. data |= CLOCK_GATING_DIS;
  5687. if (orig != data)
  5688. WREG32(HDP_HOST_PATH_CNTL, data);
  5689. }
  5690. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5691. bool enable)
  5692. {
  5693. u32 orig, data;
  5694. orig = data = RREG32(HDP_MEM_POWER_LS);
  5695. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5696. data |= HDP_LS_ENABLE;
  5697. else
  5698. data &= ~HDP_LS_ENABLE;
  5699. if (orig != data)
  5700. WREG32(HDP_MEM_POWER_LS, data);
  5701. }
  5702. void cik_update_cg(struct radeon_device *rdev,
  5703. u32 block, bool enable)
  5704. {
  5705. if (block & RADEON_CG_BLOCK_GFX) {
  5706. cik_enable_gui_idle_interrupt(rdev, false);
  5707. /* order matters! */
  5708. if (enable) {
  5709. cik_enable_mgcg(rdev, true);
  5710. cik_enable_cgcg(rdev, true);
  5711. } else {
  5712. cik_enable_cgcg(rdev, false);
  5713. cik_enable_mgcg(rdev, false);
  5714. }
  5715. cik_enable_gui_idle_interrupt(rdev, true);
  5716. }
  5717. if (block & RADEON_CG_BLOCK_MC) {
  5718. if (!(rdev->flags & RADEON_IS_IGP)) {
  5719. cik_enable_mc_mgcg(rdev, enable);
  5720. cik_enable_mc_ls(rdev, enable);
  5721. }
  5722. }
  5723. if (block & RADEON_CG_BLOCK_SDMA) {
  5724. cik_enable_sdma_mgcg(rdev, enable);
  5725. cik_enable_sdma_mgls(rdev, enable);
  5726. }
  5727. if (block & RADEON_CG_BLOCK_BIF) {
  5728. cik_enable_bif_mgls(rdev, enable);
  5729. }
  5730. if (block & RADEON_CG_BLOCK_UVD) {
  5731. if (rdev->has_uvd)
  5732. cik_enable_uvd_mgcg(rdev, enable);
  5733. }
  5734. if (block & RADEON_CG_BLOCK_HDP) {
  5735. cik_enable_hdp_mgcg(rdev, enable);
  5736. cik_enable_hdp_ls(rdev, enable);
  5737. }
  5738. if (block & RADEON_CG_BLOCK_VCE) {
  5739. vce_v2_0_enable_mgcg(rdev, enable);
  5740. }
  5741. }
  5742. static void cik_init_cg(struct radeon_device *rdev)
  5743. {
  5744. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5745. if (rdev->has_uvd)
  5746. si_init_uvd_internal_cg(rdev);
  5747. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5748. RADEON_CG_BLOCK_SDMA |
  5749. RADEON_CG_BLOCK_BIF |
  5750. RADEON_CG_BLOCK_UVD |
  5751. RADEON_CG_BLOCK_HDP), true);
  5752. }
  5753. static void cik_fini_cg(struct radeon_device *rdev)
  5754. {
  5755. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5756. RADEON_CG_BLOCK_SDMA |
  5757. RADEON_CG_BLOCK_BIF |
  5758. RADEON_CG_BLOCK_UVD |
  5759. RADEON_CG_BLOCK_HDP), false);
  5760. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5761. }
  5762. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5763. bool enable)
  5764. {
  5765. u32 data, orig;
  5766. orig = data = RREG32(RLC_PG_CNTL);
  5767. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5768. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5769. else
  5770. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5771. if (orig != data)
  5772. WREG32(RLC_PG_CNTL, data);
  5773. }
  5774. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5775. bool enable)
  5776. {
  5777. u32 data, orig;
  5778. orig = data = RREG32(RLC_PG_CNTL);
  5779. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5780. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5781. else
  5782. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5783. if (orig != data)
  5784. WREG32(RLC_PG_CNTL, data);
  5785. }
  5786. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5787. {
  5788. u32 data, orig;
  5789. orig = data = RREG32(RLC_PG_CNTL);
  5790. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5791. data &= ~DISABLE_CP_PG;
  5792. else
  5793. data |= DISABLE_CP_PG;
  5794. if (orig != data)
  5795. WREG32(RLC_PG_CNTL, data);
  5796. }
  5797. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5798. {
  5799. u32 data, orig;
  5800. orig = data = RREG32(RLC_PG_CNTL);
  5801. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5802. data &= ~DISABLE_GDS_PG;
  5803. else
  5804. data |= DISABLE_GDS_PG;
  5805. if (orig != data)
  5806. WREG32(RLC_PG_CNTL, data);
  5807. }
  5808. #define CP_ME_TABLE_SIZE 96
  5809. #define CP_ME_TABLE_OFFSET 2048
  5810. #define CP_MEC_TABLE_OFFSET 4096
  5811. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5812. {
  5813. const __be32 *fw_data;
  5814. volatile u32 *dst_ptr;
  5815. int me, i, max_me = 4;
  5816. u32 bo_offset = 0;
  5817. u32 table_offset;
  5818. if (rdev->family == CHIP_KAVERI)
  5819. max_me = 5;
  5820. if (rdev->rlc.cp_table_ptr == NULL)
  5821. return;
  5822. /* write the cp table buffer */
  5823. dst_ptr = rdev->rlc.cp_table_ptr;
  5824. for (me = 0; me < max_me; me++) {
  5825. if (me == 0) {
  5826. fw_data = (const __be32 *)rdev->ce_fw->data;
  5827. table_offset = CP_ME_TABLE_OFFSET;
  5828. } else if (me == 1) {
  5829. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5830. table_offset = CP_ME_TABLE_OFFSET;
  5831. } else if (me == 2) {
  5832. fw_data = (const __be32 *)rdev->me_fw->data;
  5833. table_offset = CP_ME_TABLE_OFFSET;
  5834. } else {
  5835. fw_data = (const __be32 *)rdev->mec_fw->data;
  5836. table_offset = CP_MEC_TABLE_OFFSET;
  5837. }
  5838. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5839. dst_ptr[bo_offset + i] = cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5840. }
  5841. bo_offset += CP_ME_TABLE_SIZE;
  5842. }
  5843. }
  5844. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5845. bool enable)
  5846. {
  5847. u32 data, orig;
  5848. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5849. orig = data = RREG32(RLC_PG_CNTL);
  5850. data |= GFX_PG_ENABLE;
  5851. if (orig != data)
  5852. WREG32(RLC_PG_CNTL, data);
  5853. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5854. data |= AUTO_PG_EN;
  5855. if (orig != data)
  5856. WREG32(RLC_AUTO_PG_CTRL, data);
  5857. } else {
  5858. orig = data = RREG32(RLC_PG_CNTL);
  5859. data &= ~GFX_PG_ENABLE;
  5860. if (orig != data)
  5861. WREG32(RLC_PG_CNTL, data);
  5862. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5863. data &= ~AUTO_PG_EN;
  5864. if (orig != data)
  5865. WREG32(RLC_AUTO_PG_CTRL, data);
  5866. data = RREG32(DB_RENDER_CONTROL);
  5867. }
  5868. }
  5869. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5870. {
  5871. u32 mask = 0, tmp, tmp1;
  5872. int i;
  5873. cik_select_se_sh(rdev, se, sh);
  5874. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5875. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5876. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5877. tmp &= 0xffff0000;
  5878. tmp |= tmp1;
  5879. tmp >>= 16;
  5880. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5881. mask <<= 1;
  5882. mask |= 1;
  5883. }
  5884. return (~tmp) & mask;
  5885. }
  5886. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5887. {
  5888. u32 i, j, k, active_cu_number = 0;
  5889. u32 mask, counter, cu_bitmap;
  5890. u32 tmp = 0;
  5891. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5892. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5893. mask = 1;
  5894. cu_bitmap = 0;
  5895. counter = 0;
  5896. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5897. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5898. if (counter < 2)
  5899. cu_bitmap |= mask;
  5900. counter ++;
  5901. }
  5902. mask <<= 1;
  5903. }
  5904. active_cu_number += counter;
  5905. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5906. }
  5907. }
  5908. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5909. tmp = RREG32(RLC_MAX_PG_CU);
  5910. tmp &= ~MAX_PU_CU_MASK;
  5911. tmp |= MAX_PU_CU(active_cu_number);
  5912. WREG32(RLC_MAX_PG_CU, tmp);
  5913. }
  5914. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5915. bool enable)
  5916. {
  5917. u32 data, orig;
  5918. orig = data = RREG32(RLC_PG_CNTL);
  5919. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5920. data |= STATIC_PER_CU_PG_ENABLE;
  5921. else
  5922. data &= ~STATIC_PER_CU_PG_ENABLE;
  5923. if (orig != data)
  5924. WREG32(RLC_PG_CNTL, data);
  5925. }
  5926. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5927. bool enable)
  5928. {
  5929. u32 data, orig;
  5930. orig = data = RREG32(RLC_PG_CNTL);
  5931. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5932. data |= DYN_PER_CU_PG_ENABLE;
  5933. else
  5934. data &= ~DYN_PER_CU_PG_ENABLE;
  5935. if (orig != data)
  5936. WREG32(RLC_PG_CNTL, data);
  5937. }
  5938. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5939. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5940. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5941. {
  5942. u32 data, orig;
  5943. u32 i;
  5944. if (rdev->rlc.cs_data) {
  5945. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5946. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5947. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5948. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5949. } else {
  5950. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5951. for (i = 0; i < 3; i++)
  5952. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5953. }
  5954. if (rdev->rlc.reg_list) {
  5955. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5956. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5957. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5958. }
  5959. orig = data = RREG32(RLC_PG_CNTL);
  5960. data |= GFX_PG_SRC;
  5961. if (orig != data)
  5962. WREG32(RLC_PG_CNTL, data);
  5963. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5964. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5965. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5966. data &= ~IDLE_POLL_COUNT_MASK;
  5967. data |= IDLE_POLL_COUNT(0x60);
  5968. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5969. data = 0x10101010;
  5970. WREG32(RLC_PG_DELAY, data);
  5971. data = RREG32(RLC_PG_DELAY_2);
  5972. data &= ~0xff;
  5973. data |= 0x3;
  5974. WREG32(RLC_PG_DELAY_2, data);
  5975. data = RREG32(RLC_AUTO_PG_CTRL);
  5976. data &= ~GRBM_REG_SGIT_MASK;
  5977. data |= GRBM_REG_SGIT(0x700);
  5978. WREG32(RLC_AUTO_PG_CTRL, data);
  5979. }
  5980. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5981. {
  5982. cik_enable_gfx_cgpg(rdev, enable);
  5983. cik_enable_gfx_static_mgpg(rdev, enable);
  5984. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5985. }
  5986. u32 cik_get_csb_size(struct radeon_device *rdev)
  5987. {
  5988. u32 count = 0;
  5989. const struct cs_section_def *sect = NULL;
  5990. const struct cs_extent_def *ext = NULL;
  5991. if (rdev->rlc.cs_data == NULL)
  5992. return 0;
  5993. /* begin clear state */
  5994. count += 2;
  5995. /* context control state */
  5996. count += 3;
  5997. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5998. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5999. if (sect->id == SECT_CONTEXT)
  6000. count += 2 + ext->reg_count;
  6001. else
  6002. return 0;
  6003. }
  6004. }
  6005. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6006. count += 4;
  6007. /* end clear state */
  6008. count += 2;
  6009. /* clear state */
  6010. count += 2;
  6011. return count;
  6012. }
  6013. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6014. {
  6015. u32 count = 0, i;
  6016. const struct cs_section_def *sect = NULL;
  6017. const struct cs_extent_def *ext = NULL;
  6018. if (rdev->rlc.cs_data == NULL)
  6019. return;
  6020. if (buffer == NULL)
  6021. return;
  6022. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6023. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6024. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6025. buffer[count++] = cpu_to_le32(0x80000000);
  6026. buffer[count++] = cpu_to_le32(0x80000000);
  6027. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6028. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6029. if (sect->id == SECT_CONTEXT) {
  6030. buffer[count++] =
  6031. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6032. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6033. for (i = 0; i < ext->reg_count; i++)
  6034. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6035. } else {
  6036. return;
  6037. }
  6038. }
  6039. }
  6040. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6041. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6042. switch (rdev->family) {
  6043. case CHIP_BONAIRE:
  6044. buffer[count++] = cpu_to_le32(0x16000012);
  6045. buffer[count++] = cpu_to_le32(0x00000000);
  6046. break;
  6047. case CHIP_KAVERI:
  6048. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6049. buffer[count++] = cpu_to_le32(0x00000000);
  6050. break;
  6051. case CHIP_KABINI:
  6052. case CHIP_MULLINS:
  6053. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6054. buffer[count++] = cpu_to_le32(0x00000000);
  6055. break;
  6056. case CHIP_HAWAII:
  6057. buffer[count++] = cpu_to_le32(0x3a00161a);
  6058. buffer[count++] = cpu_to_le32(0x0000002e);
  6059. break;
  6060. default:
  6061. buffer[count++] = cpu_to_le32(0x00000000);
  6062. buffer[count++] = cpu_to_le32(0x00000000);
  6063. break;
  6064. }
  6065. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6066. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6067. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6068. buffer[count++] = cpu_to_le32(0);
  6069. }
  6070. static void cik_init_pg(struct radeon_device *rdev)
  6071. {
  6072. if (rdev->pg_flags) {
  6073. cik_enable_sck_slowdown_on_pu(rdev, true);
  6074. cik_enable_sck_slowdown_on_pd(rdev, true);
  6075. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6076. cik_init_gfx_cgpg(rdev);
  6077. cik_enable_cp_pg(rdev, true);
  6078. cik_enable_gds_pg(rdev, true);
  6079. }
  6080. cik_init_ao_cu_mask(rdev);
  6081. cik_update_gfx_pg(rdev, true);
  6082. }
  6083. }
  6084. static void cik_fini_pg(struct radeon_device *rdev)
  6085. {
  6086. if (rdev->pg_flags) {
  6087. cik_update_gfx_pg(rdev, false);
  6088. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6089. cik_enable_cp_pg(rdev, false);
  6090. cik_enable_gds_pg(rdev, false);
  6091. }
  6092. }
  6093. }
  6094. /*
  6095. * Interrupts
  6096. * Starting with r6xx, interrupts are handled via a ring buffer.
  6097. * Ring buffers are areas of GPU accessible memory that the GPU
  6098. * writes interrupt vectors into and the host reads vectors out of.
  6099. * There is a rptr (read pointer) that determines where the
  6100. * host is currently reading, and a wptr (write pointer)
  6101. * which determines where the GPU has written. When the
  6102. * pointers are equal, the ring is idle. When the GPU
  6103. * writes vectors to the ring buffer, it increments the
  6104. * wptr. When there is an interrupt, the host then starts
  6105. * fetching commands and processing them until the pointers are
  6106. * equal again at which point it updates the rptr.
  6107. */
  6108. /**
  6109. * cik_enable_interrupts - Enable the interrupt ring buffer
  6110. *
  6111. * @rdev: radeon_device pointer
  6112. *
  6113. * Enable the interrupt ring buffer (CIK).
  6114. */
  6115. static void cik_enable_interrupts(struct radeon_device *rdev)
  6116. {
  6117. u32 ih_cntl = RREG32(IH_CNTL);
  6118. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6119. ih_cntl |= ENABLE_INTR;
  6120. ih_rb_cntl |= IH_RB_ENABLE;
  6121. WREG32(IH_CNTL, ih_cntl);
  6122. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6123. rdev->ih.enabled = true;
  6124. }
  6125. /**
  6126. * cik_disable_interrupts - Disable the interrupt ring buffer
  6127. *
  6128. * @rdev: radeon_device pointer
  6129. *
  6130. * Disable the interrupt ring buffer (CIK).
  6131. */
  6132. static void cik_disable_interrupts(struct radeon_device *rdev)
  6133. {
  6134. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6135. u32 ih_cntl = RREG32(IH_CNTL);
  6136. ih_rb_cntl &= ~IH_RB_ENABLE;
  6137. ih_cntl &= ~ENABLE_INTR;
  6138. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6139. WREG32(IH_CNTL, ih_cntl);
  6140. /* set rptr, wptr to 0 */
  6141. WREG32(IH_RB_RPTR, 0);
  6142. WREG32(IH_RB_WPTR, 0);
  6143. rdev->ih.enabled = false;
  6144. rdev->ih.rptr = 0;
  6145. }
  6146. /**
  6147. * cik_disable_interrupt_state - Disable all interrupt sources
  6148. *
  6149. * @rdev: radeon_device pointer
  6150. *
  6151. * Clear all interrupt enable bits used by the driver (CIK).
  6152. */
  6153. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6154. {
  6155. u32 tmp;
  6156. /* gfx ring */
  6157. tmp = RREG32(CP_INT_CNTL_RING0) &
  6158. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6159. WREG32(CP_INT_CNTL_RING0, tmp);
  6160. /* sdma */
  6161. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6162. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6163. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6164. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6165. /* compute queues */
  6166. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6167. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6168. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6169. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6170. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6171. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6172. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6173. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6174. /* grbm */
  6175. WREG32(GRBM_INT_CNTL, 0);
  6176. /* vline/vblank, etc. */
  6177. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6178. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6179. if (rdev->num_crtc >= 4) {
  6180. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6181. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6182. }
  6183. if (rdev->num_crtc >= 6) {
  6184. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6185. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6186. }
  6187. /* pflip */
  6188. if (rdev->num_crtc >= 2) {
  6189. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6190. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6191. }
  6192. if (rdev->num_crtc >= 4) {
  6193. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6194. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6195. }
  6196. if (rdev->num_crtc >= 6) {
  6197. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6198. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6199. }
  6200. /* dac hotplug */
  6201. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6202. /* digital hotplug */
  6203. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6204. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6205. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6206. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6207. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6208. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6209. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6210. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6211. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6212. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6213. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6214. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6215. }
  6216. /**
  6217. * cik_irq_init - init and enable the interrupt ring
  6218. *
  6219. * @rdev: radeon_device pointer
  6220. *
  6221. * Allocate a ring buffer for the interrupt controller,
  6222. * enable the RLC, disable interrupts, enable the IH
  6223. * ring buffer and enable it (CIK).
  6224. * Called at device load and reume.
  6225. * Returns 0 for success, errors for failure.
  6226. */
  6227. static int cik_irq_init(struct radeon_device *rdev)
  6228. {
  6229. int ret = 0;
  6230. int rb_bufsz;
  6231. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6232. /* allocate ring */
  6233. ret = r600_ih_ring_alloc(rdev);
  6234. if (ret)
  6235. return ret;
  6236. /* disable irqs */
  6237. cik_disable_interrupts(rdev);
  6238. /* init rlc */
  6239. ret = cik_rlc_resume(rdev);
  6240. if (ret) {
  6241. r600_ih_ring_fini(rdev);
  6242. return ret;
  6243. }
  6244. /* setup interrupt control */
  6245. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6246. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6247. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6248. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6249. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6250. */
  6251. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6252. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6253. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6254. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6255. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6256. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6257. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6258. IH_WPTR_OVERFLOW_CLEAR |
  6259. (rb_bufsz << 1));
  6260. if (rdev->wb.enabled)
  6261. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6262. /* set the writeback address whether it's enabled or not */
  6263. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6264. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6265. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6266. /* set rptr, wptr to 0 */
  6267. WREG32(IH_RB_RPTR, 0);
  6268. WREG32(IH_RB_WPTR, 0);
  6269. /* Default settings for IH_CNTL (disabled at first) */
  6270. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6271. /* RPTR_REARM only works if msi's are enabled */
  6272. if (rdev->msi_enabled)
  6273. ih_cntl |= RPTR_REARM;
  6274. WREG32(IH_CNTL, ih_cntl);
  6275. /* force the active interrupt state to all disabled */
  6276. cik_disable_interrupt_state(rdev);
  6277. pci_set_master(rdev->pdev);
  6278. /* enable irqs */
  6279. cik_enable_interrupts(rdev);
  6280. return ret;
  6281. }
  6282. /**
  6283. * cik_irq_set - enable/disable interrupt sources
  6284. *
  6285. * @rdev: radeon_device pointer
  6286. *
  6287. * Enable interrupt sources on the GPU (vblanks, hpd,
  6288. * etc.) (CIK).
  6289. * Returns 0 for success, errors for failure.
  6290. */
  6291. int cik_irq_set(struct radeon_device *rdev)
  6292. {
  6293. u32 cp_int_cntl;
  6294. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  6295. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  6296. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6297. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6298. u32 grbm_int_cntl = 0;
  6299. u32 dma_cntl, dma_cntl1;
  6300. u32 thermal_int;
  6301. if (!rdev->irq.installed) {
  6302. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6303. return -EINVAL;
  6304. }
  6305. /* don't enable anything if the ih is disabled */
  6306. if (!rdev->ih.enabled) {
  6307. cik_disable_interrupts(rdev);
  6308. /* force the active interrupt state to all disabled */
  6309. cik_disable_interrupt_state(rdev);
  6310. return 0;
  6311. }
  6312. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6313. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6314. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6315. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6316. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6317. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6318. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6319. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6320. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6321. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6322. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6323. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6324. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6325. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6326. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6327. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6328. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6329. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6330. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6331. if (rdev->flags & RADEON_IS_IGP)
  6332. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  6333. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  6334. else
  6335. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  6336. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  6337. /* enable CP interrupts on all rings */
  6338. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6339. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6340. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6341. }
  6342. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6343. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6344. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6345. if (ring->me == 1) {
  6346. switch (ring->pipe) {
  6347. case 0:
  6348. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6349. break;
  6350. case 1:
  6351. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6352. break;
  6353. case 2:
  6354. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6355. break;
  6356. case 3:
  6357. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6358. break;
  6359. default:
  6360. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6361. break;
  6362. }
  6363. } else if (ring->me == 2) {
  6364. switch (ring->pipe) {
  6365. case 0:
  6366. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6367. break;
  6368. case 1:
  6369. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6370. break;
  6371. case 2:
  6372. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6373. break;
  6374. case 3:
  6375. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6376. break;
  6377. default:
  6378. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6379. break;
  6380. }
  6381. } else {
  6382. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6383. }
  6384. }
  6385. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6386. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6387. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6388. if (ring->me == 1) {
  6389. switch (ring->pipe) {
  6390. case 0:
  6391. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6392. break;
  6393. case 1:
  6394. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6395. break;
  6396. case 2:
  6397. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6398. break;
  6399. case 3:
  6400. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6401. break;
  6402. default:
  6403. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6404. break;
  6405. }
  6406. } else if (ring->me == 2) {
  6407. switch (ring->pipe) {
  6408. case 0:
  6409. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6410. break;
  6411. case 1:
  6412. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6413. break;
  6414. case 2:
  6415. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6416. break;
  6417. case 3:
  6418. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6419. break;
  6420. default:
  6421. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6422. break;
  6423. }
  6424. } else {
  6425. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6426. }
  6427. }
  6428. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6429. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6430. dma_cntl |= TRAP_ENABLE;
  6431. }
  6432. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6433. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6434. dma_cntl1 |= TRAP_ENABLE;
  6435. }
  6436. if (rdev->irq.crtc_vblank_int[0] ||
  6437. atomic_read(&rdev->irq.pflip[0])) {
  6438. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6439. crtc1 |= VBLANK_INTERRUPT_MASK;
  6440. }
  6441. if (rdev->irq.crtc_vblank_int[1] ||
  6442. atomic_read(&rdev->irq.pflip[1])) {
  6443. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6444. crtc2 |= VBLANK_INTERRUPT_MASK;
  6445. }
  6446. if (rdev->irq.crtc_vblank_int[2] ||
  6447. atomic_read(&rdev->irq.pflip[2])) {
  6448. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6449. crtc3 |= VBLANK_INTERRUPT_MASK;
  6450. }
  6451. if (rdev->irq.crtc_vblank_int[3] ||
  6452. atomic_read(&rdev->irq.pflip[3])) {
  6453. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6454. crtc4 |= VBLANK_INTERRUPT_MASK;
  6455. }
  6456. if (rdev->irq.crtc_vblank_int[4] ||
  6457. atomic_read(&rdev->irq.pflip[4])) {
  6458. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6459. crtc5 |= VBLANK_INTERRUPT_MASK;
  6460. }
  6461. if (rdev->irq.crtc_vblank_int[5] ||
  6462. atomic_read(&rdev->irq.pflip[5])) {
  6463. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6464. crtc6 |= VBLANK_INTERRUPT_MASK;
  6465. }
  6466. if (rdev->irq.hpd[0]) {
  6467. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6468. hpd1 |= DC_HPDx_INT_EN;
  6469. }
  6470. if (rdev->irq.hpd[1]) {
  6471. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6472. hpd2 |= DC_HPDx_INT_EN;
  6473. }
  6474. if (rdev->irq.hpd[2]) {
  6475. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6476. hpd3 |= DC_HPDx_INT_EN;
  6477. }
  6478. if (rdev->irq.hpd[3]) {
  6479. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6480. hpd4 |= DC_HPDx_INT_EN;
  6481. }
  6482. if (rdev->irq.hpd[4]) {
  6483. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6484. hpd5 |= DC_HPDx_INT_EN;
  6485. }
  6486. if (rdev->irq.hpd[5]) {
  6487. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6488. hpd6 |= DC_HPDx_INT_EN;
  6489. }
  6490. if (rdev->irq.dpm_thermal) {
  6491. DRM_DEBUG("dpm thermal\n");
  6492. if (rdev->flags & RADEON_IS_IGP)
  6493. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  6494. else
  6495. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  6496. }
  6497. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6498. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6499. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6500. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6501. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  6502. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  6503. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  6504. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  6505. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  6506. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  6507. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  6508. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6509. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6510. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6511. if (rdev->num_crtc >= 4) {
  6512. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6513. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6514. }
  6515. if (rdev->num_crtc >= 6) {
  6516. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6517. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6518. }
  6519. if (rdev->num_crtc >= 2) {
  6520. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6521. GRPH_PFLIP_INT_MASK);
  6522. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6523. GRPH_PFLIP_INT_MASK);
  6524. }
  6525. if (rdev->num_crtc >= 4) {
  6526. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6527. GRPH_PFLIP_INT_MASK);
  6528. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6529. GRPH_PFLIP_INT_MASK);
  6530. }
  6531. if (rdev->num_crtc >= 6) {
  6532. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6533. GRPH_PFLIP_INT_MASK);
  6534. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6535. GRPH_PFLIP_INT_MASK);
  6536. }
  6537. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6538. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6539. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6540. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6541. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6542. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6543. if (rdev->flags & RADEON_IS_IGP)
  6544. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  6545. else
  6546. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  6547. return 0;
  6548. }
  6549. /**
  6550. * cik_irq_ack - ack interrupt sources
  6551. *
  6552. * @rdev: radeon_device pointer
  6553. *
  6554. * Ack interrupt sources on the GPU (vblanks, hpd,
  6555. * etc.) (CIK). Certain interrupts sources are sw
  6556. * generated and do not require an explicit ack.
  6557. */
  6558. static inline void cik_irq_ack(struct radeon_device *rdev)
  6559. {
  6560. u32 tmp;
  6561. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6562. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6563. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6564. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6565. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6566. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6567. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6568. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6569. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6570. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6571. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6572. if (rdev->num_crtc >= 4) {
  6573. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6574. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6575. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6576. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6577. }
  6578. if (rdev->num_crtc >= 6) {
  6579. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6580. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6581. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6582. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6583. }
  6584. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6585. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6586. GRPH_PFLIP_INT_CLEAR);
  6587. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6588. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6589. GRPH_PFLIP_INT_CLEAR);
  6590. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6591. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6592. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6593. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6594. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6595. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6596. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6597. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6598. if (rdev->num_crtc >= 4) {
  6599. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6600. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6601. GRPH_PFLIP_INT_CLEAR);
  6602. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6603. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6604. GRPH_PFLIP_INT_CLEAR);
  6605. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6606. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6607. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6608. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6609. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6610. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6611. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6612. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6613. }
  6614. if (rdev->num_crtc >= 6) {
  6615. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6616. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6617. GRPH_PFLIP_INT_CLEAR);
  6618. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6619. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6620. GRPH_PFLIP_INT_CLEAR);
  6621. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6622. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6623. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6624. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6625. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6626. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6627. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6628. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6629. }
  6630. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6631. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6632. tmp |= DC_HPDx_INT_ACK;
  6633. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6634. }
  6635. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6636. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6637. tmp |= DC_HPDx_INT_ACK;
  6638. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6639. }
  6640. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6641. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6642. tmp |= DC_HPDx_INT_ACK;
  6643. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6644. }
  6645. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6646. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6647. tmp |= DC_HPDx_INT_ACK;
  6648. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6649. }
  6650. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6651. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6652. tmp |= DC_HPDx_INT_ACK;
  6653. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6654. }
  6655. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6656. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6657. tmp |= DC_HPDx_INT_ACK;
  6658. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6659. }
  6660. }
  6661. /**
  6662. * cik_irq_disable - disable interrupts
  6663. *
  6664. * @rdev: radeon_device pointer
  6665. *
  6666. * Disable interrupts on the hw (CIK).
  6667. */
  6668. static void cik_irq_disable(struct radeon_device *rdev)
  6669. {
  6670. cik_disable_interrupts(rdev);
  6671. /* Wait and acknowledge irq */
  6672. mdelay(1);
  6673. cik_irq_ack(rdev);
  6674. cik_disable_interrupt_state(rdev);
  6675. }
  6676. /**
  6677. * cik_irq_disable - disable interrupts for suspend
  6678. *
  6679. * @rdev: radeon_device pointer
  6680. *
  6681. * Disable interrupts and stop the RLC (CIK).
  6682. * Used for suspend.
  6683. */
  6684. static void cik_irq_suspend(struct radeon_device *rdev)
  6685. {
  6686. cik_irq_disable(rdev);
  6687. cik_rlc_stop(rdev);
  6688. }
  6689. /**
  6690. * cik_irq_fini - tear down interrupt support
  6691. *
  6692. * @rdev: radeon_device pointer
  6693. *
  6694. * Disable interrupts on the hw and free the IH ring
  6695. * buffer (CIK).
  6696. * Used for driver unload.
  6697. */
  6698. static void cik_irq_fini(struct radeon_device *rdev)
  6699. {
  6700. cik_irq_suspend(rdev);
  6701. r600_ih_ring_fini(rdev);
  6702. }
  6703. /**
  6704. * cik_get_ih_wptr - get the IH ring buffer wptr
  6705. *
  6706. * @rdev: radeon_device pointer
  6707. *
  6708. * Get the IH ring buffer wptr from either the register
  6709. * or the writeback memory buffer (CIK). Also check for
  6710. * ring buffer overflow and deal with it.
  6711. * Used by cik_irq_process().
  6712. * Returns the value of the wptr.
  6713. */
  6714. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6715. {
  6716. u32 wptr, tmp;
  6717. if (rdev->wb.enabled)
  6718. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6719. else
  6720. wptr = RREG32(IH_RB_WPTR);
  6721. if (wptr & RB_OVERFLOW) {
  6722. /* When a ring buffer overflow happen start parsing interrupt
  6723. * from the last not overwritten vector (wptr + 16). Hopefully
  6724. * this should allow us to catchup.
  6725. */
  6726. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  6727. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  6728. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6729. tmp = RREG32(IH_RB_CNTL);
  6730. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6731. WREG32(IH_RB_CNTL, tmp);
  6732. wptr &= ~RB_OVERFLOW;
  6733. }
  6734. return (wptr & rdev->ih.ptr_mask);
  6735. }
  6736. /* CIK IV Ring
  6737. * Each IV ring entry is 128 bits:
  6738. * [7:0] - interrupt source id
  6739. * [31:8] - reserved
  6740. * [59:32] - interrupt source data
  6741. * [63:60] - reserved
  6742. * [71:64] - RINGID
  6743. * CP:
  6744. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6745. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6746. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6747. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6748. * PIPE_ID - ME0 0=3D
  6749. * - ME1&2 compute dispatcher (4 pipes each)
  6750. * SDMA:
  6751. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6752. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6753. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6754. * [79:72] - VMID
  6755. * [95:80] - PASID
  6756. * [127:96] - reserved
  6757. */
  6758. /**
  6759. * cik_irq_process - interrupt handler
  6760. *
  6761. * @rdev: radeon_device pointer
  6762. *
  6763. * Interrupt hander (CIK). Walk the IH ring,
  6764. * ack interrupts and schedule work to handle
  6765. * interrupt events.
  6766. * Returns irq process return code.
  6767. */
  6768. int cik_irq_process(struct radeon_device *rdev)
  6769. {
  6770. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6771. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6772. u32 wptr;
  6773. u32 rptr;
  6774. u32 src_id, src_data, ring_id;
  6775. u8 me_id, pipe_id, queue_id;
  6776. u32 ring_index;
  6777. bool queue_hotplug = false;
  6778. bool queue_reset = false;
  6779. u32 addr, status, mc_client;
  6780. bool queue_thermal = false;
  6781. if (!rdev->ih.enabled || rdev->shutdown)
  6782. return IRQ_NONE;
  6783. wptr = cik_get_ih_wptr(rdev);
  6784. restart_ih:
  6785. /* is somebody else already processing irqs? */
  6786. if (atomic_xchg(&rdev->ih.lock, 1))
  6787. return IRQ_NONE;
  6788. rptr = rdev->ih.rptr;
  6789. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6790. /* Order reading of wptr vs. reading of IH ring data */
  6791. rmb();
  6792. /* display interrupts */
  6793. cik_irq_ack(rdev);
  6794. while (rptr != wptr) {
  6795. /* wptr/rptr are in bytes! */
  6796. ring_index = rptr / 4;
  6797. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6798. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6799. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6800. switch (src_id) {
  6801. case 1: /* D1 vblank/vline */
  6802. switch (src_data) {
  6803. case 0: /* D1 vblank */
  6804. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  6805. if (rdev->irq.crtc_vblank_int[0]) {
  6806. drm_handle_vblank(rdev->ddev, 0);
  6807. rdev->pm.vblank_sync = true;
  6808. wake_up(&rdev->irq.vblank_queue);
  6809. }
  6810. if (atomic_read(&rdev->irq.pflip[0]))
  6811. radeon_crtc_handle_vblank(rdev, 0);
  6812. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6813. DRM_DEBUG("IH: D1 vblank\n");
  6814. }
  6815. break;
  6816. case 1: /* D1 vline */
  6817. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  6818. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6819. DRM_DEBUG("IH: D1 vline\n");
  6820. }
  6821. break;
  6822. default:
  6823. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6824. break;
  6825. }
  6826. break;
  6827. case 2: /* D2 vblank/vline */
  6828. switch (src_data) {
  6829. case 0: /* D2 vblank */
  6830. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  6831. if (rdev->irq.crtc_vblank_int[1]) {
  6832. drm_handle_vblank(rdev->ddev, 1);
  6833. rdev->pm.vblank_sync = true;
  6834. wake_up(&rdev->irq.vblank_queue);
  6835. }
  6836. if (atomic_read(&rdev->irq.pflip[1]))
  6837. radeon_crtc_handle_vblank(rdev, 1);
  6838. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6839. DRM_DEBUG("IH: D2 vblank\n");
  6840. }
  6841. break;
  6842. case 1: /* D2 vline */
  6843. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6844. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6845. DRM_DEBUG("IH: D2 vline\n");
  6846. }
  6847. break;
  6848. default:
  6849. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6850. break;
  6851. }
  6852. break;
  6853. case 3: /* D3 vblank/vline */
  6854. switch (src_data) {
  6855. case 0: /* D3 vblank */
  6856. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6857. if (rdev->irq.crtc_vblank_int[2]) {
  6858. drm_handle_vblank(rdev->ddev, 2);
  6859. rdev->pm.vblank_sync = true;
  6860. wake_up(&rdev->irq.vblank_queue);
  6861. }
  6862. if (atomic_read(&rdev->irq.pflip[2]))
  6863. radeon_crtc_handle_vblank(rdev, 2);
  6864. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6865. DRM_DEBUG("IH: D3 vblank\n");
  6866. }
  6867. break;
  6868. case 1: /* D3 vline */
  6869. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6870. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6871. DRM_DEBUG("IH: D3 vline\n");
  6872. }
  6873. break;
  6874. default:
  6875. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6876. break;
  6877. }
  6878. break;
  6879. case 4: /* D4 vblank/vline */
  6880. switch (src_data) {
  6881. case 0: /* D4 vblank */
  6882. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6883. if (rdev->irq.crtc_vblank_int[3]) {
  6884. drm_handle_vblank(rdev->ddev, 3);
  6885. rdev->pm.vblank_sync = true;
  6886. wake_up(&rdev->irq.vblank_queue);
  6887. }
  6888. if (atomic_read(&rdev->irq.pflip[3]))
  6889. radeon_crtc_handle_vblank(rdev, 3);
  6890. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6891. DRM_DEBUG("IH: D4 vblank\n");
  6892. }
  6893. break;
  6894. case 1: /* D4 vline */
  6895. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6896. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6897. DRM_DEBUG("IH: D4 vline\n");
  6898. }
  6899. break;
  6900. default:
  6901. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6902. break;
  6903. }
  6904. break;
  6905. case 5: /* D5 vblank/vline */
  6906. switch (src_data) {
  6907. case 0: /* D5 vblank */
  6908. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6909. if (rdev->irq.crtc_vblank_int[4]) {
  6910. drm_handle_vblank(rdev->ddev, 4);
  6911. rdev->pm.vblank_sync = true;
  6912. wake_up(&rdev->irq.vblank_queue);
  6913. }
  6914. if (atomic_read(&rdev->irq.pflip[4]))
  6915. radeon_crtc_handle_vblank(rdev, 4);
  6916. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6917. DRM_DEBUG("IH: D5 vblank\n");
  6918. }
  6919. break;
  6920. case 1: /* D5 vline */
  6921. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6922. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6923. DRM_DEBUG("IH: D5 vline\n");
  6924. }
  6925. break;
  6926. default:
  6927. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6928. break;
  6929. }
  6930. break;
  6931. case 6: /* D6 vblank/vline */
  6932. switch (src_data) {
  6933. case 0: /* D6 vblank */
  6934. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6935. if (rdev->irq.crtc_vblank_int[5]) {
  6936. drm_handle_vblank(rdev->ddev, 5);
  6937. rdev->pm.vblank_sync = true;
  6938. wake_up(&rdev->irq.vblank_queue);
  6939. }
  6940. if (atomic_read(&rdev->irq.pflip[5]))
  6941. radeon_crtc_handle_vblank(rdev, 5);
  6942. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6943. DRM_DEBUG("IH: D6 vblank\n");
  6944. }
  6945. break;
  6946. case 1: /* D6 vline */
  6947. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6948. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6949. DRM_DEBUG("IH: D6 vline\n");
  6950. }
  6951. break;
  6952. default:
  6953. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6954. break;
  6955. }
  6956. break;
  6957. case 8: /* D1 page flip */
  6958. case 10: /* D2 page flip */
  6959. case 12: /* D3 page flip */
  6960. case 14: /* D4 page flip */
  6961. case 16: /* D5 page flip */
  6962. case 18: /* D6 page flip */
  6963. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  6964. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  6965. break;
  6966. case 42: /* HPD hotplug */
  6967. switch (src_data) {
  6968. case 0:
  6969. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6970. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6971. queue_hotplug = true;
  6972. DRM_DEBUG("IH: HPD1\n");
  6973. }
  6974. break;
  6975. case 1:
  6976. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6977. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6978. queue_hotplug = true;
  6979. DRM_DEBUG("IH: HPD2\n");
  6980. }
  6981. break;
  6982. case 2:
  6983. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6984. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6985. queue_hotplug = true;
  6986. DRM_DEBUG("IH: HPD3\n");
  6987. }
  6988. break;
  6989. case 3:
  6990. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6991. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6992. queue_hotplug = true;
  6993. DRM_DEBUG("IH: HPD4\n");
  6994. }
  6995. break;
  6996. case 4:
  6997. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6998. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6999. queue_hotplug = true;
  7000. DRM_DEBUG("IH: HPD5\n");
  7001. }
  7002. break;
  7003. case 5:
  7004. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  7005. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7006. queue_hotplug = true;
  7007. DRM_DEBUG("IH: HPD6\n");
  7008. }
  7009. break;
  7010. default:
  7011. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7012. break;
  7013. }
  7014. break;
  7015. case 124: /* UVD */
  7016. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7017. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7018. break;
  7019. case 146:
  7020. case 147:
  7021. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7022. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7023. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7024. /* reset addr and status */
  7025. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7026. if (addr == 0x0 && status == 0x0)
  7027. break;
  7028. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7029. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7030. addr);
  7031. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7032. status);
  7033. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7034. break;
  7035. case 167: /* VCE */
  7036. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7037. switch (src_data) {
  7038. case 0:
  7039. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7040. break;
  7041. case 1:
  7042. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7043. break;
  7044. default:
  7045. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7046. break;
  7047. }
  7048. break;
  7049. case 176: /* GFX RB CP_INT */
  7050. case 177: /* GFX IB CP_INT */
  7051. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7052. break;
  7053. case 181: /* CP EOP event */
  7054. DRM_DEBUG("IH: CP EOP\n");
  7055. /* XXX check the bitfield order! */
  7056. me_id = (ring_id & 0x60) >> 5;
  7057. pipe_id = (ring_id & 0x18) >> 3;
  7058. queue_id = (ring_id & 0x7) >> 0;
  7059. switch (me_id) {
  7060. case 0:
  7061. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7062. break;
  7063. case 1:
  7064. case 2:
  7065. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7066. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7067. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7068. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7069. break;
  7070. }
  7071. break;
  7072. case 184: /* CP Privileged reg access */
  7073. DRM_ERROR("Illegal register access in command stream\n");
  7074. /* XXX check the bitfield order! */
  7075. me_id = (ring_id & 0x60) >> 5;
  7076. pipe_id = (ring_id & 0x18) >> 3;
  7077. queue_id = (ring_id & 0x7) >> 0;
  7078. switch (me_id) {
  7079. case 0:
  7080. /* This results in a full GPU reset, but all we need to do is soft
  7081. * reset the CP for gfx
  7082. */
  7083. queue_reset = true;
  7084. break;
  7085. case 1:
  7086. /* XXX compute */
  7087. queue_reset = true;
  7088. break;
  7089. case 2:
  7090. /* XXX compute */
  7091. queue_reset = true;
  7092. break;
  7093. }
  7094. break;
  7095. case 185: /* CP Privileged inst */
  7096. DRM_ERROR("Illegal instruction in command stream\n");
  7097. /* XXX check the bitfield order! */
  7098. me_id = (ring_id & 0x60) >> 5;
  7099. pipe_id = (ring_id & 0x18) >> 3;
  7100. queue_id = (ring_id & 0x7) >> 0;
  7101. switch (me_id) {
  7102. case 0:
  7103. /* This results in a full GPU reset, but all we need to do is soft
  7104. * reset the CP for gfx
  7105. */
  7106. queue_reset = true;
  7107. break;
  7108. case 1:
  7109. /* XXX compute */
  7110. queue_reset = true;
  7111. break;
  7112. case 2:
  7113. /* XXX compute */
  7114. queue_reset = true;
  7115. break;
  7116. }
  7117. break;
  7118. case 224: /* SDMA trap event */
  7119. /* XXX check the bitfield order! */
  7120. me_id = (ring_id & 0x3) >> 0;
  7121. queue_id = (ring_id & 0xc) >> 2;
  7122. DRM_DEBUG("IH: SDMA trap\n");
  7123. switch (me_id) {
  7124. case 0:
  7125. switch (queue_id) {
  7126. case 0:
  7127. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7128. break;
  7129. case 1:
  7130. /* XXX compute */
  7131. break;
  7132. case 2:
  7133. /* XXX compute */
  7134. break;
  7135. }
  7136. break;
  7137. case 1:
  7138. switch (queue_id) {
  7139. case 0:
  7140. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7141. break;
  7142. case 1:
  7143. /* XXX compute */
  7144. break;
  7145. case 2:
  7146. /* XXX compute */
  7147. break;
  7148. }
  7149. break;
  7150. }
  7151. break;
  7152. case 230: /* thermal low to high */
  7153. DRM_DEBUG("IH: thermal low to high\n");
  7154. rdev->pm.dpm.thermal.high_to_low = false;
  7155. queue_thermal = true;
  7156. break;
  7157. case 231: /* thermal high to low */
  7158. DRM_DEBUG("IH: thermal high to low\n");
  7159. rdev->pm.dpm.thermal.high_to_low = true;
  7160. queue_thermal = true;
  7161. break;
  7162. case 233: /* GUI IDLE */
  7163. DRM_DEBUG("IH: GUI idle\n");
  7164. break;
  7165. case 241: /* SDMA Privileged inst */
  7166. case 247: /* SDMA Privileged inst */
  7167. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7168. /* XXX check the bitfield order! */
  7169. me_id = (ring_id & 0x3) >> 0;
  7170. queue_id = (ring_id & 0xc) >> 2;
  7171. switch (me_id) {
  7172. case 0:
  7173. switch (queue_id) {
  7174. case 0:
  7175. queue_reset = true;
  7176. break;
  7177. case 1:
  7178. /* XXX compute */
  7179. queue_reset = true;
  7180. break;
  7181. case 2:
  7182. /* XXX compute */
  7183. queue_reset = true;
  7184. break;
  7185. }
  7186. break;
  7187. case 1:
  7188. switch (queue_id) {
  7189. case 0:
  7190. queue_reset = true;
  7191. break;
  7192. case 1:
  7193. /* XXX compute */
  7194. queue_reset = true;
  7195. break;
  7196. case 2:
  7197. /* XXX compute */
  7198. queue_reset = true;
  7199. break;
  7200. }
  7201. break;
  7202. }
  7203. break;
  7204. default:
  7205. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7206. break;
  7207. }
  7208. /* wptr/rptr are in bytes! */
  7209. rptr += 16;
  7210. rptr &= rdev->ih.ptr_mask;
  7211. }
  7212. if (queue_hotplug)
  7213. schedule_work(&rdev->hotplug_work);
  7214. if (queue_reset)
  7215. schedule_work(&rdev->reset_work);
  7216. if (queue_thermal)
  7217. schedule_work(&rdev->pm.dpm.thermal.work);
  7218. rdev->ih.rptr = rptr;
  7219. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  7220. atomic_set(&rdev->ih.lock, 0);
  7221. /* make sure wptr hasn't changed while processing */
  7222. wptr = cik_get_ih_wptr(rdev);
  7223. if (wptr != rptr)
  7224. goto restart_ih;
  7225. return IRQ_HANDLED;
  7226. }
  7227. /*
  7228. * startup/shutdown callbacks
  7229. */
  7230. /**
  7231. * cik_startup - program the asic to a functional state
  7232. *
  7233. * @rdev: radeon_device pointer
  7234. *
  7235. * Programs the asic to a functional state (CIK).
  7236. * Called by cik_init() and cik_resume().
  7237. * Returns 0 for success, error for failure.
  7238. */
  7239. static int cik_startup(struct radeon_device *rdev)
  7240. {
  7241. struct radeon_ring *ring;
  7242. int r;
  7243. /* enable pcie gen2/3 link */
  7244. cik_pcie_gen3_enable(rdev);
  7245. /* enable aspm */
  7246. cik_program_aspm(rdev);
  7247. /* scratch needs to be initialized before MC */
  7248. r = r600_vram_scratch_init(rdev);
  7249. if (r)
  7250. return r;
  7251. cik_mc_program(rdev);
  7252. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7253. r = ci_mc_load_microcode(rdev);
  7254. if (r) {
  7255. DRM_ERROR("Failed to load MC firmware!\n");
  7256. return r;
  7257. }
  7258. }
  7259. r = cik_pcie_gart_enable(rdev);
  7260. if (r)
  7261. return r;
  7262. cik_gpu_init(rdev);
  7263. /* allocate rlc buffers */
  7264. if (rdev->flags & RADEON_IS_IGP) {
  7265. if (rdev->family == CHIP_KAVERI) {
  7266. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7267. rdev->rlc.reg_list_size =
  7268. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7269. } else {
  7270. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7271. rdev->rlc.reg_list_size =
  7272. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7273. }
  7274. }
  7275. rdev->rlc.cs_data = ci_cs_data;
  7276. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  7277. r = sumo_rlc_init(rdev);
  7278. if (r) {
  7279. DRM_ERROR("Failed to init rlc BOs!\n");
  7280. return r;
  7281. }
  7282. /* allocate wb buffer */
  7283. r = radeon_wb_init(rdev);
  7284. if (r)
  7285. return r;
  7286. /* allocate mec buffers */
  7287. r = cik_mec_init(rdev);
  7288. if (r) {
  7289. DRM_ERROR("Failed to init MEC BOs!\n");
  7290. return r;
  7291. }
  7292. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7293. if (r) {
  7294. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7295. return r;
  7296. }
  7297. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7298. if (r) {
  7299. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7300. return r;
  7301. }
  7302. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7303. if (r) {
  7304. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7305. return r;
  7306. }
  7307. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7308. if (r) {
  7309. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7310. return r;
  7311. }
  7312. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7313. if (r) {
  7314. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7315. return r;
  7316. }
  7317. r = radeon_uvd_resume(rdev);
  7318. if (!r) {
  7319. r = uvd_v4_2_resume(rdev);
  7320. if (!r) {
  7321. r = radeon_fence_driver_start_ring(rdev,
  7322. R600_RING_TYPE_UVD_INDEX);
  7323. if (r)
  7324. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  7325. }
  7326. }
  7327. if (r)
  7328. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7329. r = radeon_vce_resume(rdev);
  7330. if (!r) {
  7331. r = vce_v2_0_resume(rdev);
  7332. if (!r)
  7333. r = radeon_fence_driver_start_ring(rdev,
  7334. TN_RING_TYPE_VCE1_INDEX);
  7335. if (!r)
  7336. r = radeon_fence_driver_start_ring(rdev,
  7337. TN_RING_TYPE_VCE2_INDEX);
  7338. }
  7339. if (r) {
  7340. dev_err(rdev->dev, "VCE init error (%d).\n", r);
  7341. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7342. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7343. }
  7344. /* Enable IRQ */
  7345. if (!rdev->irq.installed) {
  7346. r = radeon_irq_kms_init(rdev);
  7347. if (r)
  7348. return r;
  7349. }
  7350. r = cik_irq_init(rdev);
  7351. if (r) {
  7352. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7353. radeon_irq_kms_fini(rdev);
  7354. return r;
  7355. }
  7356. cik_irq_set(rdev);
  7357. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7358. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7359. PACKET3(PACKET3_NOP, 0x3FFF));
  7360. if (r)
  7361. return r;
  7362. /* set up the compute queues */
  7363. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7364. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7365. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7366. PACKET3(PACKET3_NOP, 0x3FFF));
  7367. if (r)
  7368. return r;
  7369. ring->me = 1; /* first MEC */
  7370. ring->pipe = 0; /* first pipe */
  7371. ring->queue = 0; /* first queue */
  7372. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7373. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7374. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7375. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7376. PACKET3(PACKET3_NOP, 0x3FFF));
  7377. if (r)
  7378. return r;
  7379. /* dGPU only have 1 MEC */
  7380. ring->me = 1; /* first MEC */
  7381. ring->pipe = 0; /* first pipe */
  7382. ring->queue = 1; /* second queue */
  7383. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7384. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7385. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7386. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7387. if (r)
  7388. return r;
  7389. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7390. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7391. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7392. if (r)
  7393. return r;
  7394. r = cik_cp_resume(rdev);
  7395. if (r)
  7396. return r;
  7397. r = cik_sdma_resume(rdev);
  7398. if (r)
  7399. return r;
  7400. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7401. if (ring->ring_size) {
  7402. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7403. RADEON_CP_PACKET2);
  7404. if (!r)
  7405. r = uvd_v1_0_init(rdev);
  7406. if (r)
  7407. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  7408. }
  7409. r = -ENOENT;
  7410. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7411. if (ring->ring_size)
  7412. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7413. VCE_CMD_NO_OP);
  7414. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7415. if (ring->ring_size)
  7416. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7417. VCE_CMD_NO_OP);
  7418. if (!r)
  7419. r = vce_v1_0_init(rdev);
  7420. else if (r != -ENOENT)
  7421. DRM_ERROR("radeon: failed initializing VCE (%d).\n", r);
  7422. r = radeon_ib_pool_init(rdev);
  7423. if (r) {
  7424. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7425. return r;
  7426. }
  7427. r = radeon_vm_manager_init(rdev);
  7428. if (r) {
  7429. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7430. return r;
  7431. }
  7432. r = dce6_audio_init(rdev);
  7433. if (r)
  7434. return r;
  7435. return 0;
  7436. }
  7437. /**
  7438. * cik_resume - resume the asic to a functional state
  7439. *
  7440. * @rdev: radeon_device pointer
  7441. *
  7442. * Programs the asic to a functional state (CIK).
  7443. * Called at resume.
  7444. * Returns 0 for success, error for failure.
  7445. */
  7446. int cik_resume(struct radeon_device *rdev)
  7447. {
  7448. int r;
  7449. /* post card */
  7450. atom_asic_init(rdev->mode_info.atom_context);
  7451. /* init golden registers */
  7452. cik_init_golden_registers(rdev);
  7453. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7454. radeon_pm_resume(rdev);
  7455. rdev->accel_working = true;
  7456. r = cik_startup(rdev);
  7457. if (r) {
  7458. DRM_ERROR("cik startup failed on resume\n");
  7459. rdev->accel_working = false;
  7460. return r;
  7461. }
  7462. return r;
  7463. }
  7464. /**
  7465. * cik_suspend - suspend the asic
  7466. *
  7467. * @rdev: radeon_device pointer
  7468. *
  7469. * Bring the chip into a state suitable for suspend (CIK).
  7470. * Called at suspend.
  7471. * Returns 0 for success.
  7472. */
  7473. int cik_suspend(struct radeon_device *rdev)
  7474. {
  7475. radeon_pm_suspend(rdev);
  7476. dce6_audio_fini(rdev);
  7477. radeon_vm_manager_fini(rdev);
  7478. cik_cp_enable(rdev, false);
  7479. cik_sdma_enable(rdev, false);
  7480. uvd_v1_0_fini(rdev);
  7481. radeon_uvd_suspend(rdev);
  7482. radeon_vce_suspend(rdev);
  7483. cik_fini_pg(rdev);
  7484. cik_fini_cg(rdev);
  7485. cik_irq_suspend(rdev);
  7486. radeon_wb_disable(rdev);
  7487. cik_pcie_gart_disable(rdev);
  7488. return 0;
  7489. }
  7490. /* Plan is to move initialization in that function and use
  7491. * helper function so that radeon_device_init pretty much
  7492. * do nothing more than calling asic specific function. This
  7493. * should also allow to remove a bunch of callback function
  7494. * like vram_info.
  7495. */
  7496. /**
  7497. * cik_init - asic specific driver and hw init
  7498. *
  7499. * @rdev: radeon_device pointer
  7500. *
  7501. * Setup asic specific driver variables and program the hw
  7502. * to a functional state (CIK).
  7503. * Called at driver startup.
  7504. * Returns 0 for success, errors for failure.
  7505. */
  7506. int cik_init(struct radeon_device *rdev)
  7507. {
  7508. struct radeon_ring *ring;
  7509. int r;
  7510. /* Read BIOS */
  7511. if (!radeon_get_bios(rdev)) {
  7512. if (ASIC_IS_AVIVO(rdev))
  7513. return -EINVAL;
  7514. }
  7515. /* Must be an ATOMBIOS */
  7516. if (!rdev->is_atom_bios) {
  7517. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7518. return -EINVAL;
  7519. }
  7520. r = radeon_atombios_init(rdev);
  7521. if (r)
  7522. return r;
  7523. /* Post card if necessary */
  7524. if (!radeon_card_posted(rdev)) {
  7525. if (!rdev->bios) {
  7526. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7527. return -EINVAL;
  7528. }
  7529. DRM_INFO("GPU not posted. posting now...\n");
  7530. atom_asic_init(rdev->mode_info.atom_context);
  7531. }
  7532. /* init golden registers */
  7533. cik_init_golden_registers(rdev);
  7534. /* Initialize scratch registers */
  7535. cik_scratch_init(rdev);
  7536. /* Initialize surface registers */
  7537. radeon_surface_init(rdev);
  7538. /* Initialize clocks */
  7539. radeon_get_clock_info(rdev->ddev);
  7540. /* Fence driver */
  7541. r = radeon_fence_driver_init(rdev);
  7542. if (r)
  7543. return r;
  7544. /* initialize memory controller */
  7545. r = cik_mc_init(rdev);
  7546. if (r)
  7547. return r;
  7548. /* Memory manager */
  7549. r = radeon_bo_init(rdev);
  7550. if (r)
  7551. return r;
  7552. if (rdev->flags & RADEON_IS_IGP) {
  7553. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7554. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7555. r = cik_init_microcode(rdev);
  7556. if (r) {
  7557. DRM_ERROR("Failed to load firmware!\n");
  7558. return r;
  7559. }
  7560. }
  7561. } else {
  7562. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7563. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7564. !rdev->mc_fw) {
  7565. r = cik_init_microcode(rdev);
  7566. if (r) {
  7567. DRM_ERROR("Failed to load firmware!\n");
  7568. return r;
  7569. }
  7570. }
  7571. }
  7572. /* Initialize power management */
  7573. radeon_pm_init(rdev);
  7574. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7575. ring->ring_obj = NULL;
  7576. r600_ring_init(rdev, ring, 1024 * 1024);
  7577. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7578. ring->ring_obj = NULL;
  7579. r600_ring_init(rdev, ring, 1024 * 1024);
  7580. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7581. if (r)
  7582. return r;
  7583. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7584. ring->ring_obj = NULL;
  7585. r600_ring_init(rdev, ring, 1024 * 1024);
  7586. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7587. if (r)
  7588. return r;
  7589. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7590. ring->ring_obj = NULL;
  7591. r600_ring_init(rdev, ring, 256 * 1024);
  7592. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7593. ring->ring_obj = NULL;
  7594. r600_ring_init(rdev, ring, 256 * 1024);
  7595. r = radeon_uvd_init(rdev);
  7596. if (!r) {
  7597. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7598. ring->ring_obj = NULL;
  7599. r600_ring_init(rdev, ring, 4096);
  7600. }
  7601. r = radeon_vce_init(rdev);
  7602. if (!r) {
  7603. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7604. ring->ring_obj = NULL;
  7605. r600_ring_init(rdev, ring, 4096);
  7606. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7607. ring->ring_obj = NULL;
  7608. r600_ring_init(rdev, ring, 4096);
  7609. }
  7610. rdev->ih.ring_obj = NULL;
  7611. r600_ih_ring_init(rdev, 64 * 1024);
  7612. r = r600_pcie_gart_init(rdev);
  7613. if (r)
  7614. return r;
  7615. rdev->accel_working = true;
  7616. r = cik_startup(rdev);
  7617. if (r) {
  7618. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7619. cik_cp_fini(rdev);
  7620. cik_sdma_fini(rdev);
  7621. cik_irq_fini(rdev);
  7622. sumo_rlc_fini(rdev);
  7623. cik_mec_fini(rdev);
  7624. radeon_wb_fini(rdev);
  7625. radeon_ib_pool_fini(rdev);
  7626. radeon_vm_manager_fini(rdev);
  7627. radeon_irq_kms_fini(rdev);
  7628. cik_pcie_gart_fini(rdev);
  7629. rdev->accel_working = false;
  7630. }
  7631. /* Don't start up if the MC ucode is missing.
  7632. * The default clocks and voltages before the MC ucode
  7633. * is loaded are not suffient for advanced operations.
  7634. */
  7635. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7636. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7637. return -EINVAL;
  7638. }
  7639. return 0;
  7640. }
  7641. /**
  7642. * cik_fini - asic specific driver and hw fini
  7643. *
  7644. * @rdev: radeon_device pointer
  7645. *
  7646. * Tear down the asic specific driver variables and program the hw
  7647. * to an idle state (CIK).
  7648. * Called at driver unload.
  7649. */
  7650. void cik_fini(struct radeon_device *rdev)
  7651. {
  7652. radeon_pm_fini(rdev);
  7653. cik_cp_fini(rdev);
  7654. cik_sdma_fini(rdev);
  7655. cik_fini_pg(rdev);
  7656. cik_fini_cg(rdev);
  7657. cik_irq_fini(rdev);
  7658. sumo_rlc_fini(rdev);
  7659. cik_mec_fini(rdev);
  7660. radeon_wb_fini(rdev);
  7661. radeon_vm_manager_fini(rdev);
  7662. radeon_ib_pool_fini(rdev);
  7663. radeon_irq_kms_fini(rdev);
  7664. uvd_v1_0_fini(rdev);
  7665. radeon_uvd_fini(rdev);
  7666. radeon_vce_fini(rdev);
  7667. cik_pcie_gart_fini(rdev);
  7668. r600_vram_scratch_fini(rdev);
  7669. radeon_gem_fini(rdev);
  7670. radeon_fence_driver_fini(rdev);
  7671. radeon_bo_fini(rdev);
  7672. radeon_atombios_fini(rdev);
  7673. kfree(rdev->bios);
  7674. rdev->bios = NULL;
  7675. }
  7676. void dce8_program_fmt(struct drm_encoder *encoder)
  7677. {
  7678. struct drm_device *dev = encoder->dev;
  7679. struct radeon_device *rdev = dev->dev_private;
  7680. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7681. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7682. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7683. int bpc = 0;
  7684. u32 tmp = 0;
  7685. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7686. if (connector) {
  7687. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7688. bpc = radeon_get_monitor_bpc(connector);
  7689. dither = radeon_connector->dither;
  7690. }
  7691. /* LVDS/eDP FMT is set up by atom */
  7692. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7693. return;
  7694. /* not needed for analog */
  7695. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7696. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7697. return;
  7698. if (bpc == 0)
  7699. return;
  7700. switch (bpc) {
  7701. case 6:
  7702. if (dither == RADEON_FMT_DITHER_ENABLE)
  7703. /* XXX sort out optimal dither settings */
  7704. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7705. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7706. else
  7707. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7708. break;
  7709. case 8:
  7710. if (dither == RADEON_FMT_DITHER_ENABLE)
  7711. /* XXX sort out optimal dither settings */
  7712. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7713. FMT_RGB_RANDOM_ENABLE |
  7714. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7715. else
  7716. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7717. break;
  7718. case 10:
  7719. if (dither == RADEON_FMT_DITHER_ENABLE)
  7720. /* XXX sort out optimal dither settings */
  7721. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7722. FMT_RGB_RANDOM_ENABLE |
  7723. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7724. else
  7725. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7726. break;
  7727. default:
  7728. /* not needed */
  7729. break;
  7730. }
  7731. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7732. }
  7733. /* display watermark setup */
  7734. /**
  7735. * dce8_line_buffer_adjust - Set up the line buffer
  7736. *
  7737. * @rdev: radeon_device pointer
  7738. * @radeon_crtc: the selected display controller
  7739. * @mode: the current display mode on the selected display
  7740. * controller
  7741. *
  7742. * Setup up the line buffer allocation for
  7743. * the selected display controller (CIK).
  7744. * Returns the line buffer size in pixels.
  7745. */
  7746. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7747. struct radeon_crtc *radeon_crtc,
  7748. struct drm_display_mode *mode)
  7749. {
  7750. u32 tmp, buffer_alloc, i;
  7751. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7752. /*
  7753. * Line Buffer Setup
  7754. * There are 6 line buffers, one for each display controllers.
  7755. * There are 3 partitions per LB. Select the number of partitions
  7756. * to enable based on the display width. For display widths larger
  7757. * than 4096, you need use to use 2 display controllers and combine
  7758. * them using the stereo blender.
  7759. */
  7760. if (radeon_crtc->base.enabled && mode) {
  7761. if (mode->crtc_hdisplay < 1920) {
  7762. tmp = 1;
  7763. buffer_alloc = 2;
  7764. } else if (mode->crtc_hdisplay < 2560) {
  7765. tmp = 2;
  7766. buffer_alloc = 2;
  7767. } else if (mode->crtc_hdisplay < 4096) {
  7768. tmp = 0;
  7769. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7770. } else {
  7771. DRM_DEBUG_KMS("Mode too big for LB!\n");
  7772. tmp = 0;
  7773. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7774. }
  7775. } else {
  7776. tmp = 1;
  7777. buffer_alloc = 0;
  7778. }
  7779. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  7780. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  7781. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  7782. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  7783. for (i = 0; i < rdev->usec_timeout; i++) {
  7784. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  7785. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  7786. break;
  7787. udelay(1);
  7788. }
  7789. if (radeon_crtc->base.enabled && mode) {
  7790. switch (tmp) {
  7791. case 0:
  7792. default:
  7793. return 4096 * 2;
  7794. case 1:
  7795. return 1920 * 2;
  7796. case 2:
  7797. return 2560 * 2;
  7798. }
  7799. }
  7800. /* controller not enabled, so no lb used */
  7801. return 0;
  7802. }
  7803. /**
  7804. * cik_get_number_of_dram_channels - get the number of dram channels
  7805. *
  7806. * @rdev: radeon_device pointer
  7807. *
  7808. * Look up the number of video ram channels (CIK).
  7809. * Used for display watermark bandwidth calculations
  7810. * Returns the number of dram channels
  7811. */
  7812. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  7813. {
  7814. u32 tmp = RREG32(MC_SHARED_CHMAP);
  7815. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  7816. case 0:
  7817. default:
  7818. return 1;
  7819. case 1:
  7820. return 2;
  7821. case 2:
  7822. return 4;
  7823. case 3:
  7824. return 8;
  7825. case 4:
  7826. return 3;
  7827. case 5:
  7828. return 6;
  7829. case 6:
  7830. return 10;
  7831. case 7:
  7832. return 12;
  7833. case 8:
  7834. return 16;
  7835. }
  7836. }
  7837. struct dce8_wm_params {
  7838. u32 dram_channels; /* number of dram channels */
  7839. u32 yclk; /* bandwidth per dram data pin in kHz */
  7840. u32 sclk; /* engine clock in kHz */
  7841. u32 disp_clk; /* display clock in kHz */
  7842. u32 src_width; /* viewport width */
  7843. u32 active_time; /* active display time in ns */
  7844. u32 blank_time; /* blank time in ns */
  7845. bool interlaced; /* mode is interlaced */
  7846. fixed20_12 vsc; /* vertical scale ratio */
  7847. u32 num_heads; /* number of active crtcs */
  7848. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  7849. u32 lb_size; /* line buffer allocated to pipe */
  7850. u32 vtaps; /* vertical scaler taps */
  7851. };
  7852. /**
  7853. * dce8_dram_bandwidth - get the dram bandwidth
  7854. *
  7855. * @wm: watermark calculation data
  7856. *
  7857. * Calculate the raw dram bandwidth (CIK).
  7858. * Used for display watermark bandwidth calculations
  7859. * Returns the dram bandwidth in MBytes/s
  7860. */
  7861. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  7862. {
  7863. /* Calculate raw DRAM Bandwidth */
  7864. fixed20_12 dram_efficiency; /* 0.7 */
  7865. fixed20_12 yclk, dram_channels, bandwidth;
  7866. fixed20_12 a;
  7867. a.full = dfixed_const(1000);
  7868. yclk.full = dfixed_const(wm->yclk);
  7869. yclk.full = dfixed_div(yclk, a);
  7870. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7871. a.full = dfixed_const(10);
  7872. dram_efficiency.full = dfixed_const(7);
  7873. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  7874. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7875. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  7876. return dfixed_trunc(bandwidth);
  7877. }
  7878. /**
  7879. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  7880. *
  7881. * @wm: watermark calculation data
  7882. *
  7883. * Calculate the dram bandwidth used for display (CIK).
  7884. * Used for display watermark bandwidth calculations
  7885. * Returns the dram bandwidth for display in MBytes/s
  7886. */
  7887. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7888. {
  7889. /* Calculate DRAM Bandwidth and the part allocated to display. */
  7890. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  7891. fixed20_12 yclk, dram_channels, bandwidth;
  7892. fixed20_12 a;
  7893. a.full = dfixed_const(1000);
  7894. yclk.full = dfixed_const(wm->yclk);
  7895. yclk.full = dfixed_div(yclk, a);
  7896. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7897. a.full = dfixed_const(10);
  7898. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  7899. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  7900. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7901. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  7902. return dfixed_trunc(bandwidth);
  7903. }
  7904. /**
  7905. * dce8_data_return_bandwidth - get the data return bandwidth
  7906. *
  7907. * @wm: watermark calculation data
  7908. *
  7909. * Calculate the data return bandwidth used for display (CIK).
  7910. * Used for display watermark bandwidth calculations
  7911. * Returns the data return bandwidth in MBytes/s
  7912. */
  7913. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  7914. {
  7915. /* Calculate the display Data return Bandwidth */
  7916. fixed20_12 return_efficiency; /* 0.8 */
  7917. fixed20_12 sclk, bandwidth;
  7918. fixed20_12 a;
  7919. a.full = dfixed_const(1000);
  7920. sclk.full = dfixed_const(wm->sclk);
  7921. sclk.full = dfixed_div(sclk, a);
  7922. a.full = dfixed_const(10);
  7923. return_efficiency.full = dfixed_const(8);
  7924. return_efficiency.full = dfixed_div(return_efficiency, a);
  7925. a.full = dfixed_const(32);
  7926. bandwidth.full = dfixed_mul(a, sclk);
  7927. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  7928. return dfixed_trunc(bandwidth);
  7929. }
  7930. /**
  7931. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  7932. *
  7933. * @wm: watermark calculation data
  7934. *
  7935. * Calculate the dmif bandwidth used for display (CIK).
  7936. * Used for display watermark bandwidth calculations
  7937. * Returns the dmif bandwidth in MBytes/s
  7938. */
  7939. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  7940. {
  7941. /* Calculate the DMIF Request Bandwidth */
  7942. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  7943. fixed20_12 disp_clk, bandwidth;
  7944. fixed20_12 a, b;
  7945. a.full = dfixed_const(1000);
  7946. disp_clk.full = dfixed_const(wm->disp_clk);
  7947. disp_clk.full = dfixed_div(disp_clk, a);
  7948. a.full = dfixed_const(32);
  7949. b.full = dfixed_mul(a, disp_clk);
  7950. a.full = dfixed_const(10);
  7951. disp_clk_request_efficiency.full = dfixed_const(8);
  7952. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  7953. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7954. return dfixed_trunc(bandwidth);
  7955. }
  7956. /**
  7957. * dce8_available_bandwidth - get the min available bandwidth
  7958. *
  7959. * @wm: watermark calculation data
  7960. *
  7961. * Calculate the min available bandwidth used for display (CIK).
  7962. * Used for display watermark bandwidth calculations
  7963. * Returns the min available bandwidth in MBytes/s
  7964. */
  7965. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7966. {
  7967. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7968. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7969. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7970. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7971. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7972. }
  7973. /**
  7974. * dce8_average_bandwidth - get the average available bandwidth
  7975. *
  7976. * @wm: watermark calculation data
  7977. *
  7978. * Calculate the average available bandwidth used for display (CIK).
  7979. * Used for display watermark bandwidth calculations
  7980. * Returns the average available bandwidth in MBytes/s
  7981. */
  7982. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7983. {
  7984. /* Calculate the display mode Average Bandwidth
  7985. * DisplayMode should contain the source and destination dimensions,
  7986. * timing, etc.
  7987. */
  7988. fixed20_12 bpp;
  7989. fixed20_12 line_time;
  7990. fixed20_12 src_width;
  7991. fixed20_12 bandwidth;
  7992. fixed20_12 a;
  7993. a.full = dfixed_const(1000);
  7994. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7995. line_time.full = dfixed_div(line_time, a);
  7996. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7997. src_width.full = dfixed_const(wm->src_width);
  7998. bandwidth.full = dfixed_mul(src_width, bpp);
  7999. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8000. bandwidth.full = dfixed_div(bandwidth, line_time);
  8001. return dfixed_trunc(bandwidth);
  8002. }
  8003. /**
  8004. * dce8_latency_watermark - get the latency watermark
  8005. *
  8006. * @wm: watermark calculation data
  8007. *
  8008. * Calculate the latency watermark (CIK).
  8009. * Used for display watermark bandwidth calculations
  8010. * Returns the latency watermark in ns
  8011. */
  8012. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8013. {
  8014. /* First calculate the latency in ns */
  8015. u32 mc_latency = 2000; /* 2000 ns. */
  8016. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8017. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8018. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8019. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8020. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8021. (wm->num_heads * cursor_line_pair_return_time);
  8022. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8023. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8024. u32 tmp, dmif_size = 12288;
  8025. fixed20_12 a, b, c;
  8026. if (wm->num_heads == 0)
  8027. return 0;
  8028. a.full = dfixed_const(2);
  8029. b.full = dfixed_const(1);
  8030. if ((wm->vsc.full > a.full) ||
  8031. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8032. (wm->vtaps >= 5) ||
  8033. ((wm->vsc.full >= a.full) && wm->interlaced))
  8034. max_src_lines_per_dst_line = 4;
  8035. else
  8036. max_src_lines_per_dst_line = 2;
  8037. a.full = dfixed_const(available_bandwidth);
  8038. b.full = dfixed_const(wm->num_heads);
  8039. a.full = dfixed_div(a, b);
  8040. b.full = dfixed_const(mc_latency + 512);
  8041. c.full = dfixed_const(wm->disp_clk);
  8042. b.full = dfixed_div(b, c);
  8043. c.full = dfixed_const(dmif_size);
  8044. b.full = dfixed_div(c, b);
  8045. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  8046. b.full = dfixed_const(1000);
  8047. c.full = dfixed_const(wm->disp_clk);
  8048. b.full = dfixed_div(c, b);
  8049. c.full = dfixed_const(wm->bytes_per_pixel);
  8050. b.full = dfixed_mul(b, c);
  8051. lb_fill_bw = min(tmp, dfixed_trunc(b));
  8052. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8053. b.full = dfixed_const(1000);
  8054. c.full = dfixed_const(lb_fill_bw);
  8055. b.full = dfixed_div(c, b);
  8056. a.full = dfixed_div(a, b);
  8057. line_fill_time = dfixed_trunc(a);
  8058. if (line_fill_time < wm->active_time)
  8059. return latency;
  8060. else
  8061. return latency + (line_fill_time - wm->active_time);
  8062. }
  8063. /**
  8064. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8065. * average and available dram bandwidth
  8066. *
  8067. * @wm: watermark calculation data
  8068. *
  8069. * Check if the display average bandwidth fits in the display
  8070. * dram bandwidth (CIK).
  8071. * Used for display watermark bandwidth calculations
  8072. * Returns true if the display fits, false if not.
  8073. */
  8074. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8075. {
  8076. if (dce8_average_bandwidth(wm) <=
  8077. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8078. return true;
  8079. else
  8080. return false;
  8081. }
  8082. /**
  8083. * dce8_average_bandwidth_vs_available_bandwidth - check
  8084. * average and available bandwidth
  8085. *
  8086. * @wm: watermark calculation data
  8087. *
  8088. * Check if the display average bandwidth fits in the display
  8089. * available bandwidth (CIK).
  8090. * Used for display watermark bandwidth calculations
  8091. * Returns true if the display fits, false if not.
  8092. */
  8093. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8094. {
  8095. if (dce8_average_bandwidth(wm) <=
  8096. (dce8_available_bandwidth(wm) / wm->num_heads))
  8097. return true;
  8098. else
  8099. return false;
  8100. }
  8101. /**
  8102. * dce8_check_latency_hiding - check latency hiding
  8103. *
  8104. * @wm: watermark calculation data
  8105. *
  8106. * Check latency hiding (CIK).
  8107. * Used for display watermark bandwidth calculations
  8108. * Returns true if the display fits, false if not.
  8109. */
  8110. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8111. {
  8112. u32 lb_partitions = wm->lb_size / wm->src_width;
  8113. u32 line_time = wm->active_time + wm->blank_time;
  8114. u32 latency_tolerant_lines;
  8115. u32 latency_hiding;
  8116. fixed20_12 a;
  8117. a.full = dfixed_const(1);
  8118. if (wm->vsc.full > a.full)
  8119. latency_tolerant_lines = 1;
  8120. else {
  8121. if (lb_partitions <= (wm->vtaps + 1))
  8122. latency_tolerant_lines = 1;
  8123. else
  8124. latency_tolerant_lines = 2;
  8125. }
  8126. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8127. if (dce8_latency_watermark(wm) <= latency_hiding)
  8128. return true;
  8129. else
  8130. return false;
  8131. }
  8132. /**
  8133. * dce8_program_watermarks - program display watermarks
  8134. *
  8135. * @rdev: radeon_device pointer
  8136. * @radeon_crtc: the selected display controller
  8137. * @lb_size: line buffer size
  8138. * @num_heads: number of display controllers in use
  8139. *
  8140. * Calculate and program the display watermarks for the
  8141. * selected display controller (CIK).
  8142. */
  8143. static void dce8_program_watermarks(struct radeon_device *rdev,
  8144. struct radeon_crtc *radeon_crtc,
  8145. u32 lb_size, u32 num_heads)
  8146. {
  8147. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8148. struct dce8_wm_params wm_low, wm_high;
  8149. u32 pixel_period;
  8150. u32 line_time = 0;
  8151. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8152. u32 tmp, wm_mask;
  8153. if (radeon_crtc->base.enabled && num_heads && mode) {
  8154. pixel_period = 1000000 / (u32)mode->clock;
  8155. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8156. /* watermark for high clocks */
  8157. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8158. rdev->pm.dpm_enabled) {
  8159. wm_high.yclk =
  8160. radeon_dpm_get_mclk(rdev, false) * 10;
  8161. wm_high.sclk =
  8162. radeon_dpm_get_sclk(rdev, false) * 10;
  8163. } else {
  8164. wm_high.yclk = rdev->pm.current_mclk * 10;
  8165. wm_high.sclk = rdev->pm.current_sclk * 10;
  8166. }
  8167. wm_high.disp_clk = mode->clock;
  8168. wm_high.src_width = mode->crtc_hdisplay;
  8169. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8170. wm_high.blank_time = line_time - wm_high.active_time;
  8171. wm_high.interlaced = false;
  8172. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8173. wm_high.interlaced = true;
  8174. wm_high.vsc = radeon_crtc->vsc;
  8175. wm_high.vtaps = 1;
  8176. if (radeon_crtc->rmx_type != RMX_OFF)
  8177. wm_high.vtaps = 2;
  8178. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8179. wm_high.lb_size = lb_size;
  8180. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8181. wm_high.num_heads = num_heads;
  8182. /* set for high clocks */
  8183. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8184. /* possibly force display priority to high */
  8185. /* should really do this at mode validation time... */
  8186. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8187. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8188. !dce8_check_latency_hiding(&wm_high) ||
  8189. (rdev->disp_priority == 2)) {
  8190. DRM_DEBUG_KMS("force priority to high\n");
  8191. }
  8192. /* watermark for low clocks */
  8193. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8194. rdev->pm.dpm_enabled) {
  8195. wm_low.yclk =
  8196. radeon_dpm_get_mclk(rdev, true) * 10;
  8197. wm_low.sclk =
  8198. radeon_dpm_get_sclk(rdev, true) * 10;
  8199. } else {
  8200. wm_low.yclk = rdev->pm.current_mclk * 10;
  8201. wm_low.sclk = rdev->pm.current_sclk * 10;
  8202. }
  8203. wm_low.disp_clk = mode->clock;
  8204. wm_low.src_width = mode->crtc_hdisplay;
  8205. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8206. wm_low.blank_time = line_time - wm_low.active_time;
  8207. wm_low.interlaced = false;
  8208. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8209. wm_low.interlaced = true;
  8210. wm_low.vsc = radeon_crtc->vsc;
  8211. wm_low.vtaps = 1;
  8212. if (radeon_crtc->rmx_type != RMX_OFF)
  8213. wm_low.vtaps = 2;
  8214. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8215. wm_low.lb_size = lb_size;
  8216. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8217. wm_low.num_heads = num_heads;
  8218. /* set for low clocks */
  8219. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8220. /* possibly force display priority to high */
  8221. /* should really do this at mode validation time... */
  8222. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8223. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8224. !dce8_check_latency_hiding(&wm_low) ||
  8225. (rdev->disp_priority == 2)) {
  8226. DRM_DEBUG_KMS("force priority to high\n");
  8227. }
  8228. }
  8229. /* select wm A */
  8230. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8231. tmp = wm_mask;
  8232. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8233. tmp |= LATENCY_WATERMARK_MASK(1);
  8234. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8235. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8236. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8237. LATENCY_HIGH_WATERMARK(line_time)));
  8238. /* select wm B */
  8239. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8240. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8241. tmp |= LATENCY_WATERMARK_MASK(2);
  8242. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8243. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8244. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8245. LATENCY_HIGH_WATERMARK(line_time)));
  8246. /* restore original selection */
  8247. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8248. /* save values for DPM */
  8249. radeon_crtc->line_time = line_time;
  8250. radeon_crtc->wm_high = latency_watermark_a;
  8251. radeon_crtc->wm_low = latency_watermark_b;
  8252. }
  8253. /**
  8254. * dce8_bandwidth_update - program display watermarks
  8255. *
  8256. * @rdev: radeon_device pointer
  8257. *
  8258. * Calculate and program the display watermarks and line
  8259. * buffer allocation (CIK).
  8260. */
  8261. void dce8_bandwidth_update(struct radeon_device *rdev)
  8262. {
  8263. struct drm_display_mode *mode = NULL;
  8264. u32 num_heads = 0, lb_size;
  8265. int i;
  8266. radeon_update_display_priority(rdev);
  8267. for (i = 0; i < rdev->num_crtc; i++) {
  8268. if (rdev->mode_info.crtcs[i]->base.enabled)
  8269. num_heads++;
  8270. }
  8271. for (i = 0; i < rdev->num_crtc; i++) {
  8272. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8273. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8274. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8275. }
  8276. }
  8277. /**
  8278. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8279. *
  8280. * @rdev: radeon_device pointer
  8281. *
  8282. * Fetches a GPU clock counter snapshot (SI).
  8283. * Returns the 64 bit clock counter snapshot.
  8284. */
  8285. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8286. {
  8287. uint64_t clock;
  8288. mutex_lock(&rdev->gpu_clock_mutex);
  8289. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8290. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8291. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8292. mutex_unlock(&rdev->gpu_clock_mutex);
  8293. return clock;
  8294. }
  8295. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8296. u32 cntl_reg, u32 status_reg)
  8297. {
  8298. int r, i;
  8299. struct atom_clock_dividers dividers;
  8300. uint32_t tmp;
  8301. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8302. clock, false, &dividers);
  8303. if (r)
  8304. return r;
  8305. tmp = RREG32_SMC(cntl_reg);
  8306. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8307. tmp |= dividers.post_divider;
  8308. WREG32_SMC(cntl_reg, tmp);
  8309. for (i = 0; i < 100; i++) {
  8310. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8311. break;
  8312. mdelay(10);
  8313. }
  8314. if (i == 100)
  8315. return -ETIMEDOUT;
  8316. return 0;
  8317. }
  8318. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8319. {
  8320. int r = 0;
  8321. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8322. if (r)
  8323. return r;
  8324. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8325. return r;
  8326. }
  8327. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8328. {
  8329. int r, i;
  8330. struct atom_clock_dividers dividers;
  8331. u32 tmp;
  8332. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8333. ecclk, false, &dividers);
  8334. if (r)
  8335. return r;
  8336. for (i = 0; i < 100; i++) {
  8337. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8338. break;
  8339. mdelay(10);
  8340. }
  8341. if (i == 100)
  8342. return -ETIMEDOUT;
  8343. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8344. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8345. tmp |= dividers.post_divider;
  8346. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8347. for (i = 0; i < 100; i++) {
  8348. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8349. break;
  8350. mdelay(10);
  8351. }
  8352. if (i == 100)
  8353. return -ETIMEDOUT;
  8354. return 0;
  8355. }
  8356. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8357. {
  8358. struct pci_dev *root = rdev->pdev->bus->self;
  8359. int bridge_pos, gpu_pos;
  8360. u32 speed_cntl, mask, current_data_rate;
  8361. int ret, i;
  8362. u16 tmp16;
  8363. if (radeon_pcie_gen2 == 0)
  8364. return;
  8365. if (rdev->flags & RADEON_IS_IGP)
  8366. return;
  8367. if (!(rdev->flags & RADEON_IS_PCIE))
  8368. return;
  8369. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8370. if (ret != 0)
  8371. return;
  8372. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8373. return;
  8374. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8375. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8376. LC_CURRENT_DATA_RATE_SHIFT;
  8377. if (mask & DRM_PCIE_SPEED_80) {
  8378. if (current_data_rate == 2) {
  8379. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8380. return;
  8381. }
  8382. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8383. } else if (mask & DRM_PCIE_SPEED_50) {
  8384. if (current_data_rate == 1) {
  8385. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8386. return;
  8387. }
  8388. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8389. }
  8390. bridge_pos = pci_pcie_cap(root);
  8391. if (!bridge_pos)
  8392. return;
  8393. gpu_pos = pci_pcie_cap(rdev->pdev);
  8394. if (!gpu_pos)
  8395. return;
  8396. if (mask & DRM_PCIE_SPEED_80) {
  8397. /* re-try equalization if gen3 is not already enabled */
  8398. if (current_data_rate != 2) {
  8399. u16 bridge_cfg, gpu_cfg;
  8400. u16 bridge_cfg2, gpu_cfg2;
  8401. u32 max_lw, current_lw, tmp;
  8402. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8403. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8404. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8405. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8406. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8407. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8408. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8409. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8410. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8411. if (current_lw < max_lw) {
  8412. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8413. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8414. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8415. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8416. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8417. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8418. }
  8419. }
  8420. for (i = 0; i < 10; i++) {
  8421. /* check status */
  8422. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8423. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8424. break;
  8425. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8426. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8427. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8428. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8429. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8430. tmp |= LC_SET_QUIESCE;
  8431. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8432. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8433. tmp |= LC_REDO_EQ;
  8434. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8435. mdelay(100);
  8436. /* linkctl */
  8437. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8438. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8439. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8440. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8441. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8442. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8443. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8444. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8445. /* linkctl2 */
  8446. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8447. tmp16 &= ~((1 << 4) | (7 << 9));
  8448. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8449. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8450. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8451. tmp16 &= ~((1 << 4) | (7 << 9));
  8452. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8453. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8454. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8455. tmp &= ~LC_SET_QUIESCE;
  8456. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8457. }
  8458. }
  8459. }
  8460. /* set the link speed */
  8461. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8462. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8463. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8464. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8465. tmp16 &= ~0xf;
  8466. if (mask & DRM_PCIE_SPEED_80)
  8467. tmp16 |= 3; /* gen3 */
  8468. else if (mask & DRM_PCIE_SPEED_50)
  8469. tmp16 |= 2; /* gen2 */
  8470. else
  8471. tmp16 |= 1; /* gen1 */
  8472. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8473. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8474. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8475. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8476. for (i = 0; i < rdev->usec_timeout; i++) {
  8477. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8478. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8479. break;
  8480. udelay(1);
  8481. }
  8482. }
  8483. static void cik_program_aspm(struct radeon_device *rdev)
  8484. {
  8485. u32 data, orig;
  8486. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8487. bool disable_clkreq = false;
  8488. if (radeon_aspm == 0)
  8489. return;
  8490. /* XXX double check IGPs */
  8491. if (rdev->flags & RADEON_IS_IGP)
  8492. return;
  8493. if (!(rdev->flags & RADEON_IS_PCIE))
  8494. return;
  8495. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8496. data &= ~LC_XMIT_N_FTS_MASK;
  8497. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8498. if (orig != data)
  8499. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8500. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8501. data |= LC_GO_TO_RECOVERY;
  8502. if (orig != data)
  8503. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8504. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8505. data |= P_IGNORE_EDB_ERR;
  8506. if (orig != data)
  8507. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8508. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8509. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8510. data |= LC_PMI_TO_L1_DIS;
  8511. if (!disable_l0s)
  8512. data |= LC_L0S_INACTIVITY(7);
  8513. if (!disable_l1) {
  8514. data |= LC_L1_INACTIVITY(7);
  8515. data &= ~LC_PMI_TO_L1_DIS;
  8516. if (orig != data)
  8517. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8518. if (!disable_plloff_in_l1) {
  8519. bool clk_req_support;
  8520. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8521. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8522. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8523. if (orig != data)
  8524. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8525. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8526. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8527. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8528. if (orig != data)
  8529. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8530. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8531. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8532. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8533. if (orig != data)
  8534. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8535. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8536. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8537. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8538. if (orig != data)
  8539. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8540. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8541. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8542. data |= LC_DYN_LANES_PWR_STATE(3);
  8543. if (orig != data)
  8544. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8545. if (!disable_clkreq) {
  8546. struct pci_dev *root = rdev->pdev->bus->self;
  8547. u32 lnkcap;
  8548. clk_req_support = false;
  8549. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8550. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8551. clk_req_support = true;
  8552. } else {
  8553. clk_req_support = false;
  8554. }
  8555. if (clk_req_support) {
  8556. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8557. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8558. if (orig != data)
  8559. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8560. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8561. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8562. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8563. if (orig != data)
  8564. WREG32_SMC(THM_CLK_CNTL, data);
  8565. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8566. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8567. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8568. if (orig != data)
  8569. WREG32_SMC(MISC_CLK_CTRL, data);
  8570. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8571. data &= ~BCLK_AS_XCLK;
  8572. if (orig != data)
  8573. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8574. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8575. data &= ~FORCE_BIF_REFCLK_EN;
  8576. if (orig != data)
  8577. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8578. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8579. data &= ~MPLL_CLKOUT_SEL_MASK;
  8580. data |= MPLL_CLKOUT_SEL(4);
  8581. if (orig != data)
  8582. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8583. }
  8584. }
  8585. } else {
  8586. if (orig != data)
  8587. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8588. }
  8589. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8590. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8591. if (orig != data)
  8592. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8593. if (!disable_l0s) {
  8594. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8595. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8596. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8597. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8598. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8599. data &= ~LC_L0S_INACTIVITY_MASK;
  8600. if (orig != data)
  8601. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8602. }
  8603. }
  8604. }
  8605. }