ci_dpm.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "radeon_ucode.h"
  27. #include "cikd.h"
  28. #include "r600_dpm.h"
  29. #include "ci_dpm.h"
  30. #include "atom.h"
  31. #include <linux/seq_file.h>
  32. #define MC_CG_ARB_FREQ_F0 0x0a
  33. #define MC_CG_ARB_FREQ_F1 0x0b
  34. #define MC_CG_ARB_FREQ_F2 0x0c
  35. #define MC_CG_ARB_FREQ_F3 0x0d
  36. #define SMC_RAM_END 0x40000
  37. #define VOLTAGE_SCALE 4
  38. #define VOLTAGE_VID_OFFSET_SCALE1 625
  39. #define VOLTAGE_VID_OFFSET_SCALE2 100
  40. static const struct ci_pt_defaults defaults_hawaii_xt =
  41. {
  42. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  43. { 0x84, 0x0, 0x0, 0x7F, 0x0, 0x0, 0x5A, 0x60, 0x51, 0x8E, 0x79, 0x6B, 0x5F, 0x90, 0x79 },
  44. { 0x1EA, 0x1EA, 0x1EA, 0x224, 0x224, 0x224, 0x24F, 0x24F, 0x24F, 0x28E, 0x28E, 0x28E, 0x2BC, 0x2BC, 0x2BC }
  45. };
  46. static const struct ci_pt_defaults defaults_hawaii_pro =
  47. {
  48. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  49. { 0x93, 0x0, 0x0, 0x97, 0x0, 0x0, 0x6B, 0x60, 0x51, 0x95, 0x79, 0x6B, 0x5F, 0x90, 0x79 },
  50. { 0x1EA, 0x1EA, 0x1EA, 0x224, 0x224, 0x224, 0x24F, 0x24F, 0x24F, 0x28E, 0x28E, 0x28E, 0x2BC, 0x2BC, 0x2BC }
  51. };
  52. static const struct ci_pt_defaults defaults_bonaire_xt =
  53. {
  54. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  55. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  56. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  57. };
  58. static const struct ci_pt_defaults defaults_bonaire_pro =
  59. {
  60. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  61. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  62. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  63. };
  64. static const struct ci_pt_defaults defaults_saturn_xt =
  65. {
  66. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  67. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  68. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  69. };
  70. static const struct ci_pt_defaults defaults_saturn_pro =
  71. {
  72. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  73. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  74. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  75. };
  76. static const struct ci_pt_config_reg didt_config_ci[] =
  77. {
  78. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  79. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0xFFFFFFFF }
  151. };
  152. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  153. extern void btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table *table,
  154. u32 *max_clock);
  155. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  156. u32 arb_freq_src, u32 arb_freq_dest);
  157. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  158. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  159. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  160. u32 max_voltage_steps,
  161. struct atom_voltage_table *voltage_table);
  162. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  163. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  164. extern int ci_mc_load_microcode(struct radeon_device *rdev);
  165. extern void cik_update_cg(struct radeon_device *rdev,
  166. u32 block, bool enable);
  167. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  168. struct atom_voltage_table_entry *voltage_table,
  169. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  170. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  171. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  172. u32 target_tdp);
  173. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  174. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  175. {
  176. struct ci_power_info *pi = rdev->pm.dpm.priv;
  177. return pi;
  178. }
  179. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  180. {
  181. struct ci_ps *ps = rps->ps_priv;
  182. return ps;
  183. }
  184. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  185. {
  186. struct ci_power_info *pi = ci_get_pi(rdev);
  187. switch (rdev->pdev->device) {
  188. case 0x6649:
  189. case 0x6650:
  190. case 0x6651:
  191. case 0x6658:
  192. case 0x665C:
  193. case 0x665D:
  194. default:
  195. pi->powertune_defaults = &defaults_bonaire_xt;
  196. break;
  197. case 0x6640:
  198. case 0x6641:
  199. case 0x6646:
  200. case 0x6647:
  201. pi->powertune_defaults = &defaults_saturn_xt;
  202. break;
  203. case 0x67B8:
  204. case 0x67B0:
  205. pi->powertune_defaults = &defaults_hawaii_xt;
  206. break;
  207. case 0x67BA:
  208. case 0x67B1:
  209. pi->powertune_defaults = &defaults_hawaii_pro;
  210. break;
  211. case 0x67A0:
  212. case 0x67A1:
  213. case 0x67A2:
  214. case 0x67A8:
  215. case 0x67A9:
  216. case 0x67AA:
  217. case 0x67B9:
  218. case 0x67BE:
  219. pi->powertune_defaults = &defaults_bonaire_xt;
  220. break;
  221. }
  222. pi->dte_tj_offset = 0;
  223. pi->caps_power_containment = true;
  224. pi->caps_cac = false;
  225. pi->caps_sq_ramping = false;
  226. pi->caps_db_ramping = false;
  227. pi->caps_td_ramping = false;
  228. pi->caps_tcp_ramping = false;
  229. if (pi->caps_power_containment) {
  230. pi->caps_cac = true;
  231. pi->enable_bapm_feature = true;
  232. pi->enable_tdc_limit_feature = true;
  233. pi->enable_pkg_pwr_tracking_feature = true;
  234. }
  235. }
  236. static u8 ci_convert_to_vid(u16 vddc)
  237. {
  238. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  239. }
  240. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  241. {
  242. struct ci_power_info *pi = ci_get_pi(rdev);
  243. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  244. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  245. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  246. u32 i;
  247. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  248. return -EINVAL;
  249. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  250. return -EINVAL;
  251. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  252. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  253. return -EINVAL;
  254. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  255. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  256. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  257. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  258. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  259. } else {
  260. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  261. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  262. }
  263. }
  264. return 0;
  265. }
  266. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  267. {
  268. struct ci_power_info *pi = ci_get_pi(rdev);
  269. u8 *vid = pi->smc_powertune_table.VddCVid;
  270. u32 i;
  271. if (pi->vddc_voltage_table.count > 8)
  272. return -EINVAL;
  273. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  274. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  275. return 0;
  276. }
  277. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  278. {
  279. struct ci_power_info *pi = ci_get_pi(rdev);
  280. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  281. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  282. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  283. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  284. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  285. return 0;
  286. }
  287. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  288. {
  289. struct ci_power_info *pi = ci_get_pi(rdev);
  290. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  291. u16 tdc_limit;
  292. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  293. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  294. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  295. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  296. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  297. return 0;
  298. }
  299. static int ci_populate_dw8(struct radeon_device *rdev)
  300. {
  301. struct ci_power_info *pi = ci_get_pi(rdev);
  302. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  303. int ret;
  304. ret = ci_read_smc_sram_dword(rdev,
  305. SMU7_FIRMWARE_HEADER_LOCATION +
  306. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  307. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  308. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  309. pi->sram_end);
  310. if (ret)
  311. return -EINVAL;
  312. else
  313. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  314. return 0;
  315. }
  316. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  317. {
  318. struct ci_power_info *pi = ci_get_pi(rdev);
  319. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  320. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  321. int i, min, max;
  322. min = max = hi_vid[0];
  323. for (i = 0; i < 8; i++) {
  324. if (0 != hi_vid[i]) {
  325. if (min > hi_vid[i])
  326. min = hi_vid[i];
  327. if (max < hi_vid[i])
  328. max = hi_vid[i];
  329. }
  330. if (0 != lo_vid[i]) {
  331. if (min > lo_vid[i])
  332. min = lo_vid[i];
  333. if (max < lo_vid[i])
  334. max = lo_vid[i];
  335. }
  336. }
  337. if ((min == 0) || (max == 0))
  338. return -EINVAL;
  339. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  340. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  341. return 0;
  342. }
  343. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  344. {
  345. struct ci_power_info *pi = ci_get_pi(rdev);
  346. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  347. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  348. struct radeon_cac_tdp_table *cac_tdp_table =
  349. rdev->pm.dpm.dyn_state.cac_tdp_table;
  350. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  351. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  352. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  353. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  354. return 0;
  355. }
  356. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  357. {
  358. struct ci_power_info *pi = ci_get_pi(rdev);
  359. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  360. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  361. struct radeon_cac_tdp_table *cac_tdp_table =
  362. rdev->pm.dpm.dyn_state.cac_tdp_table;
  363. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  364. int i, j, k;
  365. const u16 *def1;
  366. const u16 *def2;
  367. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  368. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  369. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  370. dpm_table->GpuTjMax =
  371. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  372. dpm_table->GpuTjHyst = 8;
  373. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  374. if (ppm) {
  375. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  376. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  377. } else {
  378. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  379. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  380. }
  381. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  382. def1 = pt_defaults->bapmti_r;
  383. def2 = pt_defaults->bapmti_rc;
  384. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  385. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  386. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  387. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  388. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  389. def1++;
  390. def2++;
  391. }
  392. }
  393. }
  394. return 0;
  395. }
  396. static int ci_populate_pm_base(struct radeon_device *rdev)
  397. {
  398. struct ci_power_info *pi = ci_get_pi(rdev);
  399. u32 pm_fuse_table_offset;
  400. int ret;
  401. if (pi->caps_power_containment) {
  402. ret = ci_read_smc_sram_dword(rdev,
  403. SMU7_FIRMWARE_HEADER_LOCATION +
  404. offsetof(SMU7_Firmware_Header, PmFuseTable),
  405. &pm_fuse_table_offset, pi->sram_end);
  406. if (ret)
  407. return ret;
  408. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  409. if (ret)
  410. return ret;
  411. ret = ci_populate_vddc_vid(rdev);
  412. if (ret)
  413. return ret;
  414. ret = ci_populate_svi_load_line(rdev);
  415. if (ret)
  416. return ret;
  417. ret = ci_populate_tdc_limit(rdev);
  418. if (ret)
  419. return ret;
  420. ret = ci_populate_dw8(rdev);
  421. if (ret)
  422. return ret;
  423. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  424. if (ret)
  425. return ret;
  426. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  427. if (ret)
  428. return ret;
  429. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  430. (u8 *)&pi->smc_powertune_table,
  431. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  432. if (ret)
  433. return ret;
  434. }
  435. return 0;
  436. }
  437. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  438. {
  439. struct ci_power_info *pi = ci_get_pi(rdev);
  440. u32 data;
  441. if (pi->caps_sq_ramping) {
  442. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  443. if (enable)
  444. data |= DIDT_CTRL_EN;
  445. else
  446. data &= ~DIDT_CTRL_EN;
  447. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  448. }
  449. if (pi->caps_db_ramping) {
  450. data = RREG32_DIDT(DIDT_DB_CTRL0);
  451. if (enable)
  452. data |= DIDT_CTRL_EN;
  453. else
  454. data &= ~DIDT_CTRL_EN;
  455. WREG32_DIDT(DIDT_DB_CTRL0, data);
  456. }
  457. if (pi->caps_td_ramping) {
  458. data = RREG32_DIDT(DIDT_TD_CTRL0);
  459. if (enable)
  460. data |= DIDT_CTRL_EN;
  461. else
  462. data &= ~DIDT_CTRL_EN;
  463. WREG32_DIDT(DIDT_TD_CTRL0, data);
  464. }
  465. if (pi->caps_tcp_ramping) {
  466. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  467. if (enable)
  468. data |= DIDT_CTRL_EN;
  469. else
  470. data &= ~DIDT_CTRL_EN;
  471. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  472. }
  473. }
  474. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  475. const struct ci_pt_config_reg *cac_config_regs)
  476. {
  477. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  478. u32 data;
  479. u32 cache = 0;
  480. if (config_regs == NULL)
  481. return -EINVAL;
  482. while (config_regs->offset != 0xFFFFFFFF) {
  483. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  484. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  485. } else {
  486. switch (config_regs->type) {
  487. case CISLANDS_CONFIGREG_SMC_IND:
  488. data = RREG32_SMC(config_regs->offset);
  489. break;
  490. case CISLANDS_CONFIGREG_DIDT_IND:
  491. data = RREG32_DIDT(config_regs->offset);
  492. break;
  493. default:
  494. data = RREG32(config_regs->offset << 2);
  495. break;
  496. }
  497. data &= ~config_regs->mask;
  498. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  499. data |= cache;
  500. switch (config_regs->type) {
  501. case CISLANDS_CONFIGREG_SMC_IND:
  502. WREG32_SMC(config_regs->offset, data);
  503. break;
  504. case CISLANDS_CONFIGREG_DIDT_IND:
  505. WREG32_DIDT(config_regs->offset, data);
  506. break;
  507. default:
  508. WREG32(config_regs->offset << 2, data);
  509. break;
  510. }
  511. cache = 0;
  512. }
  513. config_regs++;
  514. }
  515. return 0;
  516. }
  517. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  518. {
  519. struct ci_power_info *pi = ci_get_pi(rdev);
  520. int ret;
  521. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  522. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  523. cik_enter_rlc_safe_mode(rdev);
  524. if (enable) {
  525. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  526. if (ret) {
  527. cik_exit_rlc_safe_mode(rdev);
  528. return ret;
  529. }
  530. }
  531. ci_do_enable_didt(rdev, enable);
  532. cik_exit_rlc_safe_mode(rdev);
  533. }
  534. return 0;
  535. }
  536. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  537. {
  538. struct ci_power_info *pi = ci_get_pi(rdev);
  539. PPSMC_Result smc_result;
  540. int ret = 0;
  541. if (enable) {
  542. pi->power_containment_features = 0;
  543. if (pi->caps_power_containment) {
  544. if (pi->enable_bapm_feature) {
  545. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  546. if (smc_result != PPSMC_Result_OK)
  547. ret = -EINVAL;
  548. else
  549. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  550. }
  551. if (pi->enable_tdc_limit_feature) {
  552. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  553. if (smc_result != PPSMC_Result_OK)
  554. ret = -EINVAL;
  555. else
  556. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  557. }
  558. if (pi->enable_pkg_pwr_tracking_feature) {
  559. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  560. if (smc_result != PPSMC_Result_OK) {
  561. ret = -EINVAL;
  562. } else {
  563. struct radeon_cac_tdp_table *cac_tdp_table =
  564. rdev->pm.dpm.dyn_state.cac_tdp_table;
  565. u32 default_pwr_limit =
  566. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  567. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  568. ci_set_power_limit(rdev, default_pwr_limit);
  569. }
  570. }
  571. }
  572. } else {
  573. if (pi->caps_power_containment && pi->power_containment_features) {
  574. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  575. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  576. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  577. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  578. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  579. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  580. pi->power_containment_features = 0;
  581. }
  582. }
  583. return ret;
  584. }
  585. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  586. {
  587. struct ci_power_info *pi = ci_get_pi(rdev);
  588. PPSMC_Result smc_result;
  589. int ret = 0;
  590. if (pi->caps_cac) {
  591. if (enable) {
  592. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  593. if (smc_result != PPSMC_Result_OK) {
  594. ret = -EINVAL;
  595. pi->cac_enabled = false;
  596. } else {
  597. pi->cac_enabled = true;
  598. }
  599. } else if (pi->cac_enabled) {
  600. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  601. pi->cac_enabled = false;
  602. }
  603. }
  604. return ret;
  605. }
  606. static int ci_power_control_set_level(struct radeon_device *rdev)
  607. {
  608. struct ci_power_info *pi = ci_get_pi(rdev);
  609. struct radeon_cac_tdp_table *cac_tdp_table =
  610. rdev->pm.dpm.dyn_state.cac_tdp_table;
  611. s32 adjust_percent;
  612. s32 target_tdp;
  613. int ret = 0;
  614. bool adjust_polarity = false; /* ??? */
  615. if (pi->caps_power_containment &&
  616. (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)) {
  617. adjust_percent = adjust_polarity ?
  618. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  619. target_tdp = ((100 + adjust_percent) *
  620. (s32)cac_tdp_table->configurable_tdp) / 100;
  621. target_tdp *= 256;
  622. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  623. }
  624. return ret;
  625. }
  626. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  627. {
  628. struct ci_power_info *pi = ci_get_pi(rdev);
  629. if (pi->uvd_power_gated == gate)
  630. return;
  631. pi->uvd_power_gated = gate;
  632. ci_update_uvd_dpm(rdev, gate);
  633. }
  634. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  635. {
  636. struct ci_power_info *pi = ci_get_pi(rdev);
  637. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  638. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  639. if (vblank_time < switch_limit)
  640. return true;
  641. else
  642. return false;
  643. }
  644. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  645. struct radeon_ps *rps)
  646. {
  647. struct ci_ps *ps = ci_get_ps(rps);
  648. struct ci_power_info *pi = ci_get_pi(rdev);
  649. struct radeon_clock_and_voltage_limits *max_limits;
  650. bool disable_mclk_switching;
  651. u32 sclk, mclk;
  652. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  653. int i;
  654. if (rps->vce_active) {
  655. rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  656. rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  657. } else {
  658. rps->evclk = 0;
  659. rps->ecclk = 0;
  660. }
  661. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  662. ci_dpm_vblank_too_short(rdev))
  663. disable_mclk_switching = true;
  664. else
  665. disable_mclk_switching = false;
  666. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  667. pi->battery_state = true;
  668. else
  669. pi->battery_state = false;
  670. if (rdev->pm.dpm.ac_power)
  671. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  672. else
  673. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  674. if (rdev->pm.dpm.ac_power == false) {
  675. for (i = 0; i < ps->performance_level_count; i++) {
  676. if (ps->performance_levels[i].mclk > max_limits->mclk)
  677. ps->performance_levels[i].mclk = max_limits->mclk;
  678. if (ps->performance_levels[i].sclk > max_limits->sclk)
  679. ps->performance_levels[i].sclk = max_limits->sclk;
  680. }
  681. }
  682. /* limit clocks to max supported clocks based on voltage dependency tables */
  683. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  684. &max_sclk_vddc);
  685. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  686. &max_mclk_vddci);
  687. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  688. &max_mclk_vddc);
  689. for (i = 0; i < ps->performance_level_count; i++) {
  690. if (max_sclk_vddc) {
  691. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  692. ps->performance_levels[i].sclk = max_sclk_vddc;
  693. }
  694. if (max_mclk_vddci) {
  695. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  696. ps->performance_levels[i].mclk = max_mclk_vddci;
  697. }
  698. if (max_mclk_vddc) {
  699. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  700. ps->performance_levels[i].mclk = max_mclk_vddc;
  701. }
  702. }
  703. /* XXX validate the min clocks required for display */
  704. if (disable_mclk_switching) {
  705. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  706. sclk = ps->performance_levels[0].sclk;
  707. } else {
  708. mclk = ps->performance_levels[0].mclk;
  709. sclk = ps->performance_levels[0].sclk;
  710. }
  711. if (rps->vce_active) {
  712. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  713. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  714. if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
  715. mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
  716. }
  717. ps->performance_levels[0].sclk = sclk;
  718. ps->performance_levels[0].mclk = mclk;
  719. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  720. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  721. if (disable_mclk_switching) {
  722. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  723. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  724. } else {
  725. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  726. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  727. }
  728. }
  729. static int ci_set_thermal_temperature_range(struct radeon_device *rdev,
  730. int min_temp, int max_temp)
  731. {
  732. int low_temp = 0 * 1000;
  733. int high_temp = 255 * 1000;
  734. u32 tmp;
  735. if (low_temp < min_temp)
  736. low_temp = min_temp;
  737. if (high_temp > max_temp)
  738. high_temp = max_temp;
  739. if (high_temp < low_temp) {
  740. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  741. return -EINVAL;
  742. }
  743. tmp = RREG32_SMC(CG_THERMAL_INT);
  744. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  745. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  746. CI_DIG_THERM_INTL(low_temp / 1000);
  747. WREG32_SMC(CG_THERMAL_INT, tmp);
  748. #if 0
  749. /* XXX: need to figure out how to handle this properly */
  750. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  751. tmp &= DIG_THERM_DPM_MASK;
  752. tmp |= DIG_THERM_DPM(high_temp / 1000);
  753. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  754. #endif
  755. return 0;
  756. }
  757. #if 0
  758. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  759. u16 reg_offset, u32 *value)
  760. {
  761. struct ci_power_info *pi = ci_get_pi(rdev);
  762. return ci_read_smc_sram_dword(rdev,
  763. pi->soft_regs_start + reg_offset,
  764. value, pi->sram_end);
  765. }
  766. #endif
  767. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  768. u16 reg_offset, u32 value)
  769. {
  770. struct ci_power_info *pi = ci_get_pi(rdev);
  771. return ci_write_smc_sram_dword(rdev,
  772. pi->soft_regs_start + reg_offset,
  773. value, pi->sram_end);
  774. }
  775. static void ci_init_fps_limits(struct radeon_device *rdev)
  776. {
  777. struct ci_power_info *pi = ci_get_pi(rdev);
  778. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  779. if (pi->caps_fps) {
  780. u16 tmp;
  781. tmp = 45;
  782. table->FpsHighT = cpu_to_be16(tmp);
  783. tmp = 30;
  784. table->FpsLowT = cpu_to_be16(tmp);
  785. }
  786. }
  787. static int ci_update_sclk_t(struct radeon_device *rdev)
  788. {
  789. struct ci_power_info *pi = ci_get_pi(rdev);
  790. int ret = 0;
  791. u32 low_sclk_interrupt_t = 0;
  792. if (pi->caps_sclk_throttle_low_notification) {
  793. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  794. ret = ci_copy_bytes_to_smc(rdev,
  795. pi->dpm_table_start +
  796. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  797. (u8 *)&low_sclk_interrupt_t,
  798. sizeof(u32), pi->sram_end);
  799. }
  800. return ret;
  801. }
  802. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  803. {
  804. struct ci_power_info *pi = ci_get_pi(rdev);
  805. u16 leakage_id, virtual_voltage_id;
  806. u16 vddc, vddci;
  807. int i;
  808. pi->vddc_leakage.count = 0;
  809. pi->vddci_leakage.count = 0;
  810. if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  811. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  812. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  813. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  814. virtual_voltage_id,
  815. leakage_id) == 0) {
  816. if (vddc != 0 && vddc != virtual_voltage_id) {
  817. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  818. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  819. pi->vddc_leakage.count++;
  820. }
  821. if (vddci != 0 && vddci != virtual_voltage_id) {
  822. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  823. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  824. pi->vddci_leakage.count++;
  825. }
  826. }
  827. }
  828. }
  829. }
  830. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  831. {
  832. struct ci_power_info *pi = ci_get_pi(rdev);
  833. bool want_thermal_protection;
  834. enum radeon_dpm_event_src dpm_event_src;
  835. u32 tmp;
  836. switch (sources) {
  837. case 0:
  838. default:
  839. want_thermal_protection = false;
  840. break;
  841. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  842. want_thermal_protection = true;
  843. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  844. break;
  845. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  846. want_thermal_protection = true;
  847. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  848. break;
  849. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  850. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  851. want_thermal_protection = true;
  852. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  853. break;
  854. }
  855. if (want_thermal_protection) {
  856. #if 0
  857. /* XXX: need to figure out how to handle this properly */
  858. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  859. tmp &= DPM_EVENT_SRC_MASK;
  860. tmp |= DPM_EVENT_SRC(dpm_event_src);
  861. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  862. #endif
  863. tmp = RREG32_SMC(GENERAL_PWRMGT);
  864. if (pi->thermal_protection)
  865. tmp &= ~THERMAL_PROTECTION_DIS;
  866. else
  867. tmp |= THERMAL_PROTECTION_DIS;
  868. WREG32_SMC(GENERAL_PWRMGT, tmp);
  869. } else {
  870. tmp = RREG32_SMC(GENERAL_PWRMGT);
  871. tmp |= THERMAL_PROTECTION_DIS;
  872. WREG32_SMC(GENERAL_PWRMGT, tmp);
  873. }
  874. }
  875. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  876. enum radeon_dpm_auto_throttle_src source,
  877. bool enable)
  878. {
  879. struct ci_power_info *pi = ci_get_pi(rdev);
  880. if (enable) {
  881. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  882. pi->active_auto_throttle_sources |= 1 << source;
  883. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  884. }
  885. } else {
  886. if (pi->active_auto_throttle_sources & (1 << source)) {
  887. pi->active_auto_throttle_sources &= ~(1 << source);
  888. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  889. }
  890. }
  891. }
  892. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  893. {
  894. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  895. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  896. }
  897. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  898. {
  899. struct ci_power_info *pi = ci_get_pi(rdev);
  900. PPSMC_Result smc_result;
  901. if (!pi->need_update_smu7_dpm_table)
  902. return 0;
  903. if ((!pi->sclk_dpm_key_disabled) &&
  904. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  905. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  906. if (smc_result != PPSMC_Result_OK)
  907. return -EINVAL;
  908. }
  909. if ((!pi->mclk_dpm_key_disabled) &&
  910. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  911. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  912. if (smc_result != PPSMC_Result_OK)
  913. return -EINVAL;
  914. }
  915. pi->need_update_smu7_dpm_table = 0;
  916. return 0;
  917. }
  918. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  919. {
  920. struct ci_power_info *pi = ci_get_pi(rdev);
  921. PPSMC_Result smc_result;
  922. if (enable) {
  923. if (!pi->sclk_dpm_key_disabled) {
  924. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  925. if (smc_result != PPSMC_Result_OK)
  926. return -EINVAL;
  927. }
  928. if (!pi->mclk_dpm_key_disabled) {
  929. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  930. if (smc_result != PPSMC_Result_OK)
  931. return -EINVAL;
  932. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  933. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  934. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  935. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  936. udelay(10);
  937. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  938. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  939. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  940. }
  941. } else {
  942. if (!pi->sclk_dpm_key_disabled) {
  943. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  944. if (smc_result != PPSMC_Result_OK)
  945. return -EINVAL;
  946. }
  947. if (!pi->mclk_dpm_key_disabled) {
  948. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  949. if (smc_result != PPSMC_Result_OK)
  950. return -EINVAL;
  951. }
  952. }
  953. return 0;
  954. }
  955. static int ci_start_dpm(struct radeon_device *rdev)
  956. {
  957. struct ci_power_info *pi = ci_get_pi(rdev);
  958. PPSMC_Result smc_result;
  959. int ret;
  960. u32 tmp;
  961. tmp = RREG32_SMC(GENERAL_PWRMGT);
  962. tmp |= GLOBAL_PWRMGT_EN;
  963. WREG32_SMC(GENERAL_PWRMGT, tmp);
  964. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  965. tmp |= DYNAMIC_PM_EN;
  966. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  967. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  968. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  969. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  970. if (smc_result != PPSMC_Result_OK)
  971. return -EINVAL;
  972. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  973. if (ret)
  974. return ret;
  975. if (!pi->pcie_dpm_key_disabled) {
  976. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  977. if (smc_result != PPSMC_Result_OK)
  978. return -EINVAL;
  979. }
  980. return 0;
  981. }
  982. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  983. {
  984. struct ci_power_info *pi = ci_get_pi(rdev);
  985. PPSMC_Result smc_result;
  986. if (!pi->need_update_smu7_dpm_table)
  987. return 0;
  988. if ((!pi->sclk_dpm_key_disabled) &&
  989. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  990. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  991. if (smc_result != PPSMC_Result_OK)
  992. return -EINVAL;
  993. }
  994. if ((!pi->mclk_dpm_key_disabled) &&
  995. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  996. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  997. if (smc_result != PPSMC_Result_OK)
  998. return -EINVAL;
  999. }
  1000. return 0;
  1001. }
  1002. static int ci_stop_dpm(struct radeon_device *rdev)
  1003. {
  1004. struct ci_power_info *pi = ci_get_pi(rdev);
  1005. PPSMC_Result smc_result;
  1006. int ret;
  1007. u32 tmp;
  1008. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1009. tmp &= ~GLOBAL_PWRMGT_EN;
  1010. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1011. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1012. tmp &= ~DYNAMIC_PM_EN;
  1013. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1014. if (!pi->pcie_dpm_key_disabled) {
  1015. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  1016. if (smc_result != PPSMC_Result_OK)
  1017. return -EINVAL;
  1018. }
  1019. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  1020. if (ret)
  1021. return ret;
  1022. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  1023. if (smc_result != PPSMC_Result_OK)
  1024. return -EINVAL;
  1025. return 0;
  1026. }
  1027. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  1028. {
  1029. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1030. if (enable)
  1031. tmp &= ~SCLK_PWRMGT_OFF;
  1032. else
  1033. tmp |= SCLK_PWRMGT_OFF;
  1034. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1035. }
  1036. #if 0
  1037. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  1038. bool ac_power)
  1039. {
  1040. struct ci_power_info *pi = ci_get_pi(rdev);
  1041. struct radeon_cac_tdp_table *cac_tdp_table =
  1042. rdev->pm.dpm.dyn_state.cac_tdp_table;
  1043. u32 power_limit;
  1044. if (ac_power)
  1045. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1046. else
  1047. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1048. ci_set_power_limit(rdev, power_limit);
  1049. if (pi->caps_automatic_dc_transition) {
  1050. if (ac_power)
  1051. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1052. else
  1053. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1054. }
  1055. return 0;
  1056. }
  1057. #endif
  1058. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1059. PPSMC_Msg msg, u32 parameter)
  1060. {
  1061. WREG32(SMC_MSG_ARG_0, parameter);
  1062. return ci_send_msg_to_smc(rdev, msg);
  1063. }
  1064. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1065. PPSMC_Msg msg, u32 *parameter)
  1066. {
  1067. PPSMC_Result smc_result;
  1068. smc_result = ci_send_msg_to_smc(rdev, msg);
  1069. if ((smc_result == PPSMC_Result_OK) && parameter)
  1070. *parameter = RREG32(SMC_MSG_ARG_0);
  1071. return smc_result;
  1072. }
  1073. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1074. {
  1075. struct ci_power_info *pi = ci_get_pi(rdev);
  1076. if (!pi->sclk_dpm_key_disabled) {
  1077. PPSMC_Result smc_result =
  1078. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, n);
  1079. if (smc_result != PPSMC_Result_OK)
  1080. return -EINVAL;
  1081. }
  1082. return 0;
  1083. }
  1084. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1085. {
  1086. struct ci_power_info *pi = ci_get_pi(rdev);
  1087. if (!pi->mclk_dpm_key_disabled) {
  1088. PPSMC_Result smc_result =
  1089. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_ForceState, n);
  1090. if (smc_result != PPSMC_Result_OK)
  1091. return -EINVAL;
  1092. }
  1093. return 0;
  1094. }
  1095. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1096. {
  1097. struct ci_power_info *pi = ci_get_pi(rdev);
  1098. if (!pi->pcie_dpm_key_disabled) {
  1099. PPSMC_Result smc_result =
  1100. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1101. if (smc_result != PPSMC_Result_OK)
  1102. return -EINVAL;
  1103. }
  1104. return 0;
  1105. }
  1106. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1107. {
  1108. struct ci_power_info *pi = ci_get_pi(rdev);
  1109. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1110. PPSMC_Result smc_result =
  1111. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1112. if (smc_result != PPSMC_Result_OK)
  1113. return -EINVAL;
  1114. }
  1115. return 0;
  1116. }
  1117. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1118. u32 target_tdp)
  1119. {
  1120. PPSMC_Result smc_result =
  1121. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1122. if (smc_result != PPSMC_Result_OK)
  1123. return -EINVAL;
  1124. return 0;
  1125. }
  1126. static int ci_set_boot_state(struct radeon_device *rdev)
  1127. {
  1128. return ci_enable_sclk_mclk_dpm(rdev, false);
  1129. }
  1130. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1131. {
  1132. u32 sclk_freq;
  1133. PPSMC_Result smc_result =
  1134. ci_send_msg_to_smc_return_parameter(rdev,
  1135. PPSMC_MSG_API_GetSclkFrequency,
  1136. &sclk_freq);
  1137. if (smc_result != PPSMC_Result_OK)
  1138. sclk_freq = 0;
  1139. return sclk_freq;
  1140. }
  1141. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1142. {
  1143. u32 mclk_freq;
  1144. PPSMC_Result smc_result =
  1145. ci_send_msg_to_smc_return_parameter(rdev,
  1146. PPSMC_MSG_API_GetMclkFrequency,
  1147. &mclk_freq);
  1148. if (smc_result != PPSMC_Result_OK)
  1149. mclk_freq = 0;
  1150. return mclk_freq;
  1151. }
  1152. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1153. {
  1154. int i;
  1155. ci_program_jump_on_start(rdev);
  1156. ci_start_smc_clock(rdev);
  1157. ci_start_smc(rdev);
  1158. for (i = 0; i < rdev->usec_timeout; i++) {
  1159. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1160. break;
  1161. }
  1162. }
  1163. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1164. {
  1165. ci_reset_smc(rdev);
  1166. ci_stop_smc_clock(rdev);
  1167. }
  1168. static int ci_process_firmware_header(struct radeon_device *rdev)
  1169. {
  1170. struct ci_power_info *pi = ci_get_pi(rdev);
  1171. u32 tmp;
  1172. int ret;
  1173. ret = ci_read_smc_sram_dword(rdev,
  1174. SMU7_FIRMWARE_HEADER_LOCATION +
  1175. offsetof(SMU7_Firmware_Header, DpmTable),
  1176. &tmp, pi->sram_end);
  1177. if (ret)
  1178. return ret;
  1179. pi->dpm_table_start = tmp;
  1180. ret = ci_read_smc_sram_dword(rdev,
  1181. SMU7_FIRMWARE_HEADER_LOCATION +
  1182. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1183. &tmp, pi->sram_end);
  1184. if (ret)
  1185. return ret;
  1186. pi->soft_regs_start = tmp;
  1187. ret = ci_read_smc_sram_dword(rdev,
  1188. SMU7_FIRMWARE_HEADER_LOCATION +
  1189. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1190. &tmp, pi->sram_end);
  1191. if (ret)
  1192. return ret;
  1193. pi->mc_reg_table_start = tmp;
  1194. ret = ci_read_smc_sram_dword(rdev,
  1195. SMU7_FIRMWARE_HEADER_LOCATION +
  1196. offsetof(SMU7_Firmware_Header, FanTable),
  1197. &tmp, pi->sram_end);
  1198. if (ret)
  1199. return ret;
  1200. pi->fan_table_start = tmp;
  1201. ret = ci_read_smc_sram_dword(rdev,
  1202. SMU7_FIRMWARE_HEADER_LOCATION +
  1203. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1204. &tmp, pi->sram_end);
  1205. if (ret)
  1206. return ret;
  1207. pi->arb_table_start = tmp;
  1208. return 0;
  1209. }
  1210. static void ci_read_clock_registers(struct radeon_device *rdev)
  1211. {
  1212. struct ci_power_info *pi = ci_get_pi(rdev);
  1213. pi->clock_registers.cg_spll_func_cntl =
  1214. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1215. pi->clock_registers.cg_spll_func_cntl_2 =
  1216. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1217. pi->clock_registers.cg_spll_func_cntl_3 =
  1218. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1219. pi->clock_registers.cg_spll_func_cntl_4 =
  1220. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1221. pi->clock_registers.cg_spll_spread_spectrum =
  1222. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1223. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1224. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1225. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1226. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1227. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1228. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1229. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1230. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1231. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1232. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1233. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1234. }
  1235. static void ci_init_sclk_t(struct radeon_device *rdev)
  1236. {
  1237. struct ci_power_info *pi = ci_get_pi(rdev);
  1238. pi->low_sclk_interrupt_t = 0;
  1239. }
  1240. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1241. bool enable)
  1242. {
  1243. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1244. if (enable)
  1245. tmp &= ~THERMAL_PROTECTION_DIS;
  1246. else
  1247. tmp |= THERMAL_PROTECTION_DIS;
  1248. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1249. }
  1250. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1251. {
  1252. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1253. tmp |= STATIC_PM_EN;
  1254. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1255. }
  1256. #if 0
  1257. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1258. {
  1259. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1260. udelay(25000);
  1261. return 0;
  1262. }
  1263. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1264. {
  1265. int i;
  1266. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1267. udelay(7000);
  1268. for (i = 0; i < rdev->usec_timeout; i++) {
  1269. if (RREG32(SMC_RESP_0) == 1)
  1270. break;
  1271. udelay(1000);
  1272. }
  1273. return 0;
  1274. }
  1275. #endif
  1276. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1277. bool has_display)
  1278. {
  1279. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1280. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1281. }
  1282. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1283. bool enable)
  1284. {
  1285. struct ci_power_info *pi = ci_get_pi(rdev);
  1286. if (enable) {
  1287. if (pi->caps_sclk_ds) {
  1288. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1289. return -EINVAL;
  1290. } else {
  1291. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1292. return -EINVAL;
  1293. }
  1294. } else {
  1295. if (pi->caps_sclk_ds) {
  1296. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1297. return -EINVAL;
  1298. }
  1299. }
  1300. return 0;
  1301. }
  1302. static void ci_program_display_gap(struct radeon_device *rdev)
  1303. {
  1304. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1305. u32 pre_vbi_time_in_us;
  1306. u32 frame_time_in_us;
  1307. u32 ref_clock = rdev->clock.spll.reference_freq;
  1308. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1309. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1310. tmp &= ~DISP_GAP_MASK;
  1311. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1312. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1313. else
  1314. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1315. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1316. if (refresh_rate == 0)
  1317. refresh_rate = 60;
  1318. if (vblank_time == 0xffffffff)
  1319. vblank_time = 500;
  1320. frame_time_in_us = 1000000 / refresh_rate;
  1321. pre_vbi_time_in_us =
  1322. frame_time_in_us - 200 - vblank_time;
  1323. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1324. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1325. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1326. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1327. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1328. }
  1329. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1330. {
  1331. struct ci_power_info *pi = ci_get_pi(rdev);
  1332. u32 tmp;
  1333. if (enable) {
  1334. if (pi->caps_sclk_ss_support) {
  1335. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1336. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1337. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1338. }
  1339. } else {
  1340. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1341. tmp &= ~SSEN;
  1342. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1343. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1344. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1345. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1346. }
  1347. }
  1348. static void ci_program_sstp(struct radeon_device *rdev)
  1349. {
  1350. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1351. }
  1352. static void ci_enable_display_gap(struct radeon_device *rdev)
  1353. {
  1354. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1355. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1356. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1357. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1358. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1359. }
  1360. static void ci_program_vc(struct radeon_device *rdev)
  1361. {
  1362. u32 tmp;
  1363. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1364. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1365. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1366. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1367. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1368. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1369. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1370. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1371. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1372. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1373. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1374. }
  1375. static void ci_clear_vc(struct radeon_device *rdev)
  1376. {
  1377. u32 tmp;
  1378. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1379. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1380. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1381. WREG32_SMC(CG_FTV_0, 0);
  1382. WREG32_SMC(CG_FTV_1, 0);
  1383. WREG32_SMC(CG_FTV_2, 0);
  1384. WREG32_SMC(CG_FTV_3, 0);
  1385. WREG32_SMC(CG_FTV_4, 0);
  1386. WREG32_SMC(CG_FTV_5, 0);
  1387. WREG32_SMC(CG_FTV_6, 0);
  1388. WREG32_SMC(CG_FTV_7, 0);
  1389. }
  1390. static int ci_upload_firmware(struct radeon_device *rdev)
  1391. {
  1392. struct ci_power_info *pi = ci_get_pi(rdev);
  1393. int i, ret;
  1394. for (i = 0; i < rdev->usec_timeout; i++) {
  1395. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1396. break;
  1397. }
  1398. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1399. ci_stop_smc_clock(rdev);
  1400. ci_reset_smc(rdev);
  1401. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1402. return ret;
  1403. }
  1404. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1405. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1406. struct atom_voltage_table *voltage_table)
  1407. {
  1408. u32 i;
  1409. if (voltage_dependency_table == NULL)
  1410. return -EINVAL;
  1411. voltage_table->mask_low = 0;
  1412. voltage_table->phase_delay = 0;
  1413. voltage_table->count = voltage_dependency_table->count;
  1414. for (i = 0; i < voltage_table->count; i++) {
  1415. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1416. voltage_table->entries[i].smio_low = 0;
  1417. }
  1418. return 0;
  1419. }
  1420. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1421. {
  1422. struct ci_power_info *pi = ci_get_pi(rdev);
  1423. int ret;
  1424. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1425. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1426. VOLTAGE_OBJ_GPIO_LUT,
  1427. &pi->vddc_voltage_table);
  1428. if (ret)
  1429. return ret;
  1430. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1431. ret = ci_get_svi2_voltage_table(rdev,
  1432. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1433. &pi->vddc_voltage_table);
  1434. if (ret)
  1435. return ret;
  1436. }
  1437. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1438. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1439. &pi->vddc_voltage_table);
  1440. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1441. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1442. VOLTAGE_OBJ_GPIO_LUT,
  1443. &pi->vddci_voltage_table);
  1444. if (ret)
  1445. return ret;
  1446. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1447. ret = ci_get_svi2_voltage_table(rdev,
  1448. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1449. &pi->vddci_voltage_table);
  1450. if (ret)
  1451. return ret;
  1452. }
  1453. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1454. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1455. &pi->vddci_voltage_table);
  1456. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1457. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1458. VOLTAGE_OBJ_GPIO_LUT,
  1459. &pi->mvdd_voltage_table);
  1460. if (ret)
  1461. return ret;
  1462. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1463. ret = ci_get_svi2_voltage_table(rdev,
  1464. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1465. &pi->mvdd_voltage_table);
  1466. if (ret)
  1467. return ret;
  1468. }
  1469. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1470. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1471. &pi->mvdd_voltage_table);
  1472. return 0;
  1473. }
  1474. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1475. struct atom_voltage_table_entry *voltage_table,
  1476. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1477. {
  1478. int ret;
  1479. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1480. &smc_voltage_table->StdVoltageHiSidd,
  1481. &smc_voltage_table->StdVoltageLoSidd);
  1482. if (ret) {
  1483. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1484. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1485. }
  1486. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1487. smc_voltage_table->StdVoltageHiSidd =
  1488. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1489. smc_voltage_table->StdVoltageLoSidd =
  1490. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1491. }
  1492. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1493. SMU7_Discrete_DpmTable *table)
  1494. {
  1495. struct ci_power_info *pi = ci_get_pi(rdev);
  1496. unsigned int count;
  1497. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1498. for (count = 0; count < table->VddcLevelCount; count++) {
  1499. ci_populate_smc_voltage_table(rdev,
  1500. &pi->vddc_voltage_table.entries[count],
  1501. &table->VddcLevel[count]);
  1502. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1503. table->VddcLevel[count].Smio |=
  1504. pi->vddc_voltage_table.entries[count].smio_low;
  1505. else
  1506. table->VddcLevel[count].Smio = 0;
  1507. }
  1508. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1509. return 0;
  1510. }
  1511. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1512. SMU7_Discrete_DpmTable *table)
  1513. {
  1514. unsigned int count;
  1515. struct ci_power_info *pi = ci_get_pi(rdev);
  1516. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1517. for (count = 0; count < table->VddciLevelCount; count++) {
  1518. ci_populate_smc_voltage_table(rdev,
  1519. &pi->vddci_voltage_table.entries[count],
  1520. &table->VddciLevel[count]);
  1521. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1522. table->VddciLevel[count].Smio |=
  1523. pi->vddci_voltage_table.entries[count].smio_low;
  1524. else
  1525. table->VddciLevel[count].Smio = 0;
  1526. }
  1527. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1528. return 0;
  1529. }
  1530. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1531. SMU7_Discrete_DpmTable *table)
  1532. {
  1533. struct ci_power_info *pi = ci_get_pi(rdev);
  1534. unsigned int count;
  1535. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1536. for (count = 0; count < table->MvddLevelCount; count++) {
  1537. ci_populate_smc_voltage_table(rdev,
  1538. &pi->mvdd_voltage_table.entries[count],
  1539. &table->MvddLevel[count]);
  1540. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1541. table->MvddLevel[count].Smio |=
  1542. pi->mvdd_voltage_table.entries[count].smio_low;
  1543. else
  1544. table->MvddLevel[count].Smio = 0;
  1545. }
  1546. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1547. return 0;
  1548. }
  1549. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1550. SMU7_Discrete_DpmTable *table)
  1551. {
  1552. int ret;
  1553. ret = ci_populate_smc_vddc_table(rdev, table);
  1554. if (ret)
  1555. return ret;
  1556. ret = ci_populate_smc_vddci_table(rdev, table);
  1557. if (ret)
  1558. return ret;
  1559. ret = ci_populate_smc_mvdd_table(rdev, table);
  1560. if (ret)
  1561. return ret;
  1562. return 0;
  1563. }
  1564. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1565. SMU7_Discrete_VoltageLevel *voltage)
  1566. {
  1567. struct ci_power_info *pi = ci_get_pi(rdev);
  1568. u32 i = 0;
  1569. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1570. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1571. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1572. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1573. break;
  1574. }
  1575. }
  1576. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1577. return -EINVAL;
  1578. }
  1579. return -EINVAL;
  1580. }
  1581. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1582. struct atom_voltage_table_entry *voltage_table,
  1583. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1584. {
  1585. u16 v_index, idx;
  1586. bool voltage_found = false;
  1587. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1588. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1589. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1590. return -EINVAL;
  1591. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1592. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1593. if (voltage_table->value ==
  1594. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1595. voltage_found = true;
  1596. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1597. idx = v_index;
  1598. else
  1599. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1600. *std_voltage_lo_sidd =
  1601. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1602. *std_voltage_hi_sidd =
  1603. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1604. break;
  1605. }
  1606. }
  1607. if (!voltage_found) {
  1608. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1609. if (voltage_table->value <=
  1610. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1611. voltage_found = true;
  1612. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1613. idx = v_index;
  1614. else
  1615. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1616. *std_voltage_lo_sidd =
  1617. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1618. *std_voltage_hi_sidd =
  1619. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1620. break;
  1621. }
  1622. }
  1623. }
  1624. }
  1625. return 0;
  1626. }
  1627. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1628. const struct radeon_phase_shedding_limits_table *limits,
  1629. u32 sclk,
  1630. u32 *phase_shedding)
  1631. {
  1632. unsigned int i;
  1633. *phase_shedding = 1;
  1634. for (i = 0; i < limits->count; i++) {
  1635. if (sclk < limits->entries[i].sclk) {
  1636. *phase_shedding = i;
  1637. break;
  1638. }
  1639. }
  1640. }
  1641. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1642. const struct radeon_phase_shedding_limits_table *limits,
  1643. u32 mclk,
  1644. u32 *phase_shedding)
  1645. {
  1646. unsigned int i;
  1647. *phase_shedding = 1;
  1648. for (i = 0; i < limits->count; i++) {
  1649. if (mclk < limits->entries[i].mclk) {
  1650. *phase_shedding = i;
  1651. break;
  1652. }
  1653. }
  1654. }
  1655. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1656. {
  1657. struct ci_power_info *pi = ci_get_pi(rdev);
  1658. u32 tmp;
  1659. int ret;
  1660. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1661. &tmp, pi->sram_end);
  1662. if (ret)
  1663. return ret;
  1664. tmp &= 0x00FFFFFF;
  1665. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1666. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1667. tmp, pi->sram_end);
  1668. }
  1669. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1670. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1671. u32 clock, u32 *voltage)
  1672. {
  1673. u32 i = 0;
  1674. if (allowed_clock_voltage_table->count == 0)
  1675. return -EINVAL;
  1676. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1677. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1678. *voltage = allowed_clock_voltage_table->entries[i].v;
  1679. return 0;
  1680. }
  1681. }
  1682. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1683. return 0;
  1684. }
  1685. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1686. u32 sclk, u32 min_sclk_in_sr)
  1687. {
  1688. u32 i;
  1689. u32 tmp;
  1690. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1691. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1692. if (sclk < min)
  1693. return 0;
  1694. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1695. tmp = sclk / (1 << i);
  1696. if (tmp >= min || i == 0)
  1697. break;
  1698. }
  1699. return (u8)i;
  1700. }
  1701. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1702. {
  1703. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1704. }
  1705. static int ci_reset_to_default(struct radeon_device *rdev)
  1706. {
  1707. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1708. 0 : -EINVAL;
  1709. }
  1710. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  1711. {
  1712. u32 tmp;
  1713. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  1714. if (tmp == MC_CG_ARB_FREQ_F0)
  1715. return 0;
  1716. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1717. }
  1718. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  1719. u32 sclk,
  1720. u32 mclk,
  1721. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  1722. {
  1723. u32 dram_timing;
  1724. u32 dram_timing2;
  1725. u32 burst_time;
  1726. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  1727. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1728. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1729. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  1730. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  1731. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  1732. arb_regs->McArbBurstTime = (u8)burst_time;
  1733. return 0;
  1734. }
  1735. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  1736. {
  1737. struct ci_power_info *pi = ci_get_pi(rdev);
  1738. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  1739. u32 i, j;
  1740. int ret = 0;
  1741. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  1742. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  1743. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  1744. ret = ci_populate_memory_timing_parameters(rdev,
  1745. pi->dpm_table.sclk_table.dpm_levels[i].value,
  1746. pi->dpm_table.mclk_table.dpm_levels[j].value,
  1747. &arb_regs.entries[i][j]);
  1748. if (ret)
  1749. break;
  1750. }
  1751. }
  1752. if (ret == 0)
  1753. ret = ci_copy_bytes_to_smc(rdev,
  1754. pi->arb_table_start,
  1755. (u8 *)&arb_regs,
  1756. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  1757. pi->sram_end);
  1758. return ret;
  1759. }
  1760. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  1761. {
  1762. struct ci_power_info *pi = ci_get_pi(rdev);
  1763. if (pi->need_update_smu7_dpm_table == 0)
  1764. return 0;
  1765. return ci_do_program_memory_timing_parameters(rdev);
  1766. }
  1767. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  1768. struct radeon_ps *radeon_boot_state)
  1769. {
  1770. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  1771. struct ci_power_info *pi = ci_get_pi(rdev);
  1772. u32 level = 0;
  1773. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  1774. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  1775. boot_state->performance_levels[0].sclk) {
  1776. pi->smc_state_table.GraphicsBootLevel = level;
  1777. break;
  1778. }
  1779. }
  1780. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  1781. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  1782. boot_state->performance_levels[0].mclk) {
  1783. pi->smc_state_table.MemoryBootLevel = level;
  1784. break;
  1785. }
  1786. }
  1787. }
  1788. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  1789. {
  1790. u32 i;
  1791. u32 mask_value = 0;
  1792. for (i = dpm_table->count; i > 0; i--) {
  1793. mask_value = mask_value << 1;
  1794. if (dpm_table->dpm_levels[i-1].enabled)
  1795. mask_value |= 0x1;
  1796. else
  1797. mask_value &= 0xFFFFFFFE;
  1798. }
  1799. return mask_value;
  1800. }
  1801. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  1802. SMU7_Discrete_DpmTable *table)
  1803. {
  1804. struct ci_power_info *pi = ci_get_pi(rdev);
  1805. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  1806. u32 i;
  1807. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  1808. table->LinkLevel[i].PcieGenSpeed =
  1809. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  1810. table->LinkLevel[i].PcieLaneCount =
  1811. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  1812. table->LinkLevel[i].EnabledForActivity = 1;
  1813. table->LinkLevel[i].DownT = cpu_to_be32(5);
  1814. table->LinkLevel[i].UpT = cpu_to_be32(30);
  1815. }
  1816. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  1817. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  1818. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  1819. }
  1820. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  1821. SMU7_Discrete_DpmTable *table)
  1822. {
  1823. u32 count;
  1824. struct atom_clock_dividers dividers;
  1825. int ret = -EINVAL;
  1826. table->UvdLevelCount =
  1827. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  1828. for (count = 0; count < table->UvdLevelCount; count++) {
  1829. table->UvdLevel[count].VclkFrequency =
  1830. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  1831. table->UvdLevel[count].DclkFrequency =
  1832. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  1833. table->UvdLevel[count].MinVddc =
  1834. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1835. table->UvdLevel[count].MinVddcPhases = 1;
  1836. ret = radeon_atom_get_clock_dividers(rdev,
  1837. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1838. table->UvdLevel[count].VclkFrequency, false, &dividers);
  1839. if (ret)
  1840. return ret;
  1841. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  1842. ret = radeon_atom_get_clock_dividers(rdev,
  1843. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1844. table->UvdLevel[count].DclkFrequency, false, &dividers);
  1845. if (ret)
  1846. return ret;
  1847. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  1848. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  1849. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  1850. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  1851. }
  1852. return ret;
  1853. }
  1854. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  1855. SMU7_Discrete_DpmTable *table)
  1856. {
  1857. u32 count;
  1858. struct atom_clock_dividers dividers;
  1859. int ret = -EINVAL;
  1860. table->VceLevelCount =
  1861. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  1862. for (count = 0; count < table->VceLevelCount; count++) {
  1863. table->VceLevel[count].Frequency =
  1864. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  1865. table->VceLevel[count].MinVoltage =
  1866. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1867. table->VceLevel[count].MinPhases = 1;
  1868. ret = radeon_atom_get_clock_dividers(rdev,
  1869. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1870. table->VceLevel[count].Frequency, false, &dividers);
  1871. if (ret)
  1872. return ret;
  1873. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  1874. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  1875. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  1876. }
  1877. return ret;
  1878. }
  1879. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  1880. SMU7_Discrete_DpmTable *table)
  1881. {
  1882. u32 count;
  1883. struct atom_clock_dividers dividers;
  1884. int ret = -EINVAL;
  1885. table->AcpLevelCount = (u8)
  1886. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  1887. for (count = 0; count < table->AcpLevelCount; count++) {
  1888. table->AcpLevel[count].Frequency =
  1889. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  1890. table->AcpLevel[count].MinVoltage =
  1891. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  1892. table->AcpLevel[count].MinPhases = 1;
  1893. ret = radeon_atom_get_clock_dividers(rdev,
  1894. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1895. table->AcpLevel[count].Frequency, false, &dividers);
  1896. if (ret)
  1897. return ret;
  1898. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  1899. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  1900. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  1901. }
  1902. return ret;
  1903. }
  1904. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  1905. SMU7_Discrete_DpmTable *table)
  1906. {
  1907. u32 count;
  1908. struct atom_clock_dividers dividers;
  1909. int ret = -EINVAL;
  1910. table->SamuLevelCount =
  1911. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  1912. for (count = 0; count < table->SamuLevelCount; count++) {
  1913. table->SamuLevel[count].Frequency =
  1914. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  1915. table->SamuLevel[count].MinVoltage =
  1916. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1917. table->SamuLevel[count].MinPhases = 1;
  1918. ret = radeon_atom_get_clock_dividers(rdev,
  1919. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1920. table->SamuLevel[count].Frequency, false, &dividers);
  1921. if (ret)
  1922. return ret;
  1923. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  1924. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  1925. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  1926. }
  1927. return ret;
  1928. }
  1929. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  1930. u32 memory_clock,
  1931. SMU7_Discrete_MemoryLevel *mclk,
  1932. bool strobe_mode,
  1933. bool dll_state_on)
  1934. {
  1935. struct ci_power_info *pi = ci_get_pi(rdev);
  1936. u32 dll_cntl = pi->clock_registers.dll_cntl;
  1937. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  1938. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  1939. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  1940. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  1941. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  1942. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  1943. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  1944. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  1945. struct atom_mpll_param mpll_param;
  1946. int ret;
  1947. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  1948. if (ret)
  1949. return ret;
  1950. mpll_func_cntl &= ~BWCTRL_MASK;
  1951. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  1952. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  1953. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  1954. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  1955. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  1956. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  1957. if (pi->mem_gddr5) {
  1958. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  1959. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  1960. YCLK_POST_DIV(mpll_param.post_div);
  1961. }
  1962. if (pi->caps_mclk_ss_support) {
  1963. struct radeon_atom_ss ss;
  1964. u32 freq_nom;
  1965. u32 tmp;
  1966. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1967. if (pi->mem_gddr5)
  1968. freq_nom = memory_clock * 4;
  1969. else
  1970. freq_nom = memory_clock * 2;
  1971. tmp = (freq_nom / reference_clock);
  1972. tmp = tmp * tmp;
  1973. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1974. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  1975. u32 clks = reference_clock * 5 / ss.rate;
  1976. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  1977. mpll_ss1 &= ~CLKV_MASK;
  1978. mpll_ss1 |= CLKV(clkv);
  1979. mpll_ss2 &= ~CLKS_MASK;
  1980. mpll_ss2 |= CLKS(clks);
  1981. }
  1982. }
  1983. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1984. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  1985. if (dll_state_on)
  1986. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  1987. else
  1988. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  1989. mclk->MclkFrequency = memory_clock;
  1990. mclk->MpllFuncCntl = mpll_func_cntl;
  1991. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  1992. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  1993. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  1994. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  1995. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  1996. mclk->DllCntl = dll_cntl;
  1997. mclk->MpllSs1 = mpll_ss1;
  1998. mclk->MpllSs2 = mpll_ss2;
  1999. return 0;
  2000. }
  2001. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  2002. u32 memory_clock,
  2003. SMU7_Discrete_MemoryLevel *memory_level)
  2004. {
  2005. struct ci_power_info *pi = ci_get_pi(rdev);
  2006. int ret;
  2007. bool dll_state_on;
  2008. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2009. ret = ci_get_dependency_volt_by_clk(rdev,
  2010. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2011. memory_clock, &memory_level->MinVddc);
  2012. if (ret)
  2013. return ret;
  2014. }
  2015. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2016. ret = ci_get_dependency_volt_by_clk(rdev,
  2017. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2018. memory_clock, &memory_level->MinVddci);
  2019. if (ret)
  2020. return ret;
  2021. }
  2022. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2023. ret = ci_get_dependency_volt_by_clk(rdev,
  2024. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2025. memory_clock, &memory_level->MinMvdd);
  2026. if (ret)
  2027. return ret;
  2028. }
  2029. memory_level->MinVddcPhases = 1;
  2030. if (pi->vddc_phase_shed_control)
  2031. ci_populate_phase_value_based_on_mclk(rdev,
  2032. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2033. memory_clock,
  2034. &memory_level->MinVddcPhases);
  2035. memory_level->EnabledForThrottle = 1;
  2036. memory_level->EnabledForActivity = 1;
  2037. memory_level->UpH = 0;
  2038. memory_level->DownH = 100;
  2039. memory_level->VoltageDownH = 0;
  2040. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2041. memory_level->StutterEnable = false;
  2042. memory_level->StrobeEnable = false;
  2043. memory_level->EdcReadEnable = false;
  2044. memory_level->EdcWriteEnable = false;
  2045. memory_level->RttEnable = false;
  2046. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2047. if (pi->mclk_stutter_mode_threshold &&
  2048. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2049. (pi->uvd_enabled == false) &&
  2050. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2051. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2052. memory_level->StutterEnable = true;
  2053. if (pi->mclk_strobe_mode_threshold &&
  2054. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2055. memory_level->StrobeEnable = 1;
  2056. if (pi->mem_gddr5) {
  2057. memory_level->StrobeRatio =
  2058. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2059. if (pi->mclk_edc_enable_threshold &&
  2060. (memory_clock > pi->mclk_edc_enable_threshold))
  2061. memory_level->EdcReadEnable = true;
  2062. if (pi->mclk_edc_wr_enable_threshold &&
  2063. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2064. memory_level->EdcWriteEnable = true;
  2065. if (memory_level->StrobeEnable) {
  2066. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2067. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2068. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2069. else
  2070. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2071. } else {
  2072. dll_state_on = pi->dll_default_on;
  2073. }
  2074. } else {
  2075. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2076. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2077. }
  2078. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2079. if (ret)
  2080. return ret;
  2081. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2082. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2083. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2084. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2085. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2086. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2087. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2088. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2089. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2090. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2091. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2092. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2093. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2094. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2095. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2096. return 0;
  2097. }
  2098. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2099. SMU7_Discrete_DpmTable *table)
  2100. {
  2101. struct ci_power_info *pi = ci_get_pi(rdev);
  2102. struct atom_clock_dividers dividers;
  2103. SMU7_Discrete_VoltageLevel voltage_level;
  2104. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2105. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2106. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2107. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2108. int ret;
  2109. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2110. if (pi->acpi_vddc)
  2111. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2112. else
  2113. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2114. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2115. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2116. ret = radeon_atom_get_clock_dividers(rdev,
  2117. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2118. table->ACPILevel.SclkFrequency, false, &dividers);
  2119. if (ret)
  2120. return ret;
  2121. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2122. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2123. table->ACPILevel.DeepSleepDivId = 0;
  2124. spll_func_cntl &= ~SPLL_PWRON;
  2125. spll_func_cntl |= SPLL_RESET;
  2126. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2127. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2128. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2129. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2130. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2131. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2132. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2133. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2134. table->ACPILevel.CcPwrDynRm = 0;
  2135. table->ACPILevel.CcPwrDynRm1 = 0;
  2136. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2137. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2138. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2139. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2140. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2141. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2142. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2143. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2144. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2145. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2146. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2147. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2148. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2149. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2150. if (pi->acpi_vddci)
  2151. table->MemoryACPILevel.MinVddci =
  2152. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2153. else
  2154. table->MemoryACPILevel.MinVddci =
  2155. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2156. }
  2157. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2158. table->MemoryACPILevel.MinMvdd = 0;
  2159. else
  2160. table->MemoryACPILevel.MinMvdd =
  2161. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2162. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2163. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2164. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2165. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2166. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2167. table->MemoryACPILevel.MpllAdFuncCntl =
  2168. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2169. table->MemoryACPILevel.MpllDqFuncCntl =
  2170. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2171. table->MemoryACPILevel.MpllFuncCntl =
  2172. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2173. table->MemoryACPILevel.MpllFuncCntl_1 =
  2174. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2175. table->MemoryACPILevel.MpllFuncCntl_2 =
  2176. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2177. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2178. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2179. table->MemoryACPILevel.EnabledForThrottle = 0;
  2180. table->MemoryACPILevel.EnabledForActivity = 0;
  2181. table->MemoryACPILevel.UpH = 0;
  2182. table->MemoryACPILevel.DownH = 100;
  2183. table->MemoryACPILevel.VoltageDownH = 0;
  2184. table->MemoryACPILevel.ActivityLevel =
  2185. cpu_to_be16((u16)pi->mclk_activity_target);
  2186. table->MemoryACPILevel.StutterEnable = false;
  2187. table->MemoryACPILevel.StrobeEnable = false;
  2188. table->MemoryACPILevel.EdcReadEnable = false;
  2189. table->MemoryACPILevel.EdcWriteEnable = false;
  2190. table->MemoryACPILevel.RttEnable = false;
  2191. return 0;
  2192. }
  2193. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2194. {
  2195. struct ci_power_info *pi = ci_get_pi(rdev);
  2196. struct ci_ulv_parm *ulv = &pi->ulv;
  2197. if (ulv->supported) {
  2198. if (enable)
  2199. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2200. 0 : -EINVAL;
  2201. else
  2202. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2203. 0 : -EINVAL;
  2204. }
  2205. return 0;
  2206. }
  2207. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2208. SMU7_Discrete_Ulv *state)
  2209. {
  2210. struct ci_power_info *pi = ci_get_pi(rdev);
  2211. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2212. state->CcPwrDynRm = 0;
  2213. state->CcPwrDynRm1 = 0;
  2214. if (ulv_voltage == 0) {
  2215. pi->ulv.supported = false;
  2216. return 0;
  2217. }
  2218. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2219. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2220. state->VddcOffset = 0;
  2221. else
  2222. state->VddcOffset =
  2223. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2224. } else {
  2225. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2226. state->VddcOffsetVid = 0;
  2227. else
  2228. state->VddcOffsetVid = (u8)
  2229. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2230. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2231. }
  2232. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2233. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2234. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2235. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2236. return 0;
  2237. }
  2238. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2239. u32 engine_clock,
  2240. SMU7_Discrete_GraphicsLevel *sclk)
  2241. {
  2242. struct ci_power_info *pi = ci_get_pi(rdev);
  2243. struct atom_clock_dividers dividers;
  2244. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2245. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2246. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2247. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2248. u32 reference_clock = rdev->clock.spll.reference_freq;
  2249. u32 reference_divider;
  2250. u32 fbdiv;
  2251. int ret;
  2252. ret = radeon_atom_get_clock_dividers(rdev,
  2253. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2254. engine_clock, false, &dividers);
  2255. if (ret)
  2256. return ret;
  2257. reference_divider = 1 + dividers.ref_div;
  2258. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2259. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2260. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2261. spll_func_cntl_3 |= SPLL_DITHEN;
  2262. if (pi->caps_sclk_ss_support) {
  2263. struct radeon_atom_ss ss;
  2264. u32 vco_freq = engine_clock * dividers.post_div;
  2265. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2266. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2267. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2268. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2269. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2270. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2271. cg_spll_spread_spectrum |= SSEN;
  2272. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2273. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2274. }
  2275. }
  2276. sclk->SclkFrequency = engine_clock;
  2277. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2278. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2279. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2280. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2281. sclk->SclkDid = (u8)dividers.post_divider;
  2282. return 0;
  2283. }
  2284. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2285. u32 engine_clock,
  2286. u16 sclk_activity_level_t,
  2287. SMU7_Discrete_GraphicsLevel *graphic_level)
  2288. {
  2289. struct ci_power_info *pi = ci_get_pi(rdev);
  2290. int ret;
  2291. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2292. if (ret)
  2293. return ret;
  2294. ret = ci_get_dependency_volt_by_clk(rdev,
  2295. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2296. engine_clock, &graphic_level->MinVddc);
  2297. if (ret)
  2298. return ret;
  2299. graphic_level->SclkFrequency = engine_clock;
  2300. graphic_level->Flags = 0;
  2301. graphic_level->MinVddcPhases = 1;
  2302. if (pi->vddc_phase_shed_control)
  2303. ci_populate_phase_value_based_on_sclk(rdev,
  2304. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2305. engine_clock,
  2306. &graphic_level->MinVddcPhases);
  2307. graphic_level->ActivityLevel = sclk_activity_level_t;
  2308. graphic_level->CcPwrDynRm = 0;
  2309. graphic_level->CcPwrDynRm1 = 0;
  2310. graphic_level->EnabledForActivity = 1;
  2311. graphic_level->EnabledForThrottle = 1;
  2312. graphic_level->UpH = 0;
  2313. graphic_level->DownH = 0;
  2314. graphic_level->VoltageDownH = 0;
  2315. graphic_level->PowerThrottle = 0;
  2316. if (pi->caps_sclk_ds)
  2317. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2318. engine_clock,
  2319. CISLAND_MINIMUM_ENGINE_CLOCK);
  2320. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2321. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2322. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2323. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2324. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2325. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2326. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2327. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2328. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2329. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2330. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2331. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2332. return 0;
  2333. }
  2334. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2335. {
  2336. struct ci_power_info *pi = ci_get_pi(rdev);
  2337. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2338. u32 level_array_address = pi->dpm_table_start +
  2339. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2340. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2341. SMU7_MAX_LEVELS_GRAPHICS;
  2342. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2343. u32 i, ret;
  2344. memset(levels, 0, level_array_size);
  2345. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2346. ret = ci_populate_single_graphic_level(rdev,
  2347. dpm_table->sclk_table.dpm_levels[i].value,
  2348. (u16)pi->activity_target[i],
  2349. &pi->smc_state_table.GraphicsLevel[i]);
  2350. if (ret)
  2351. return ret;
  2352. if (i == (dpm_table->sclk_table.count - 1))
  2353. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2354. PPSMC_DISPLAY_WATERMARK_HIGH;
  2355. }
  2356. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2357. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2358. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2359. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2360. (u8 *)levels, level_array_size,
  2361. pi->sram_end);
  2362. if (ret)
  2363. return ret;
  2364. return 0;
  2365. }
  2366. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2367. SMU7_Discrete_Ulv *ulv_level)
  2368. {
  2369. return ci_populate_ulv_level(rdev, ulv_level);
  2370. }
  2371. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2372. {
  2373. struct ci_power_info *pi = ci_get_pi(rdev);
  2374. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2375. u32 level_array_address = pi->dpm_table_start +
  2376. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2377. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2378. SMU7_MAX_LEVELS_MEMORY;
  2379. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2380. u32 i, ret;
  2381. memset(levels, 0, level_array_size);
  2382. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2383. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2384. return -EINVAL;
  2385. ret = ci_populate_single_memory_level(rdev,
  2386. dpm_table->mclk_table.dpm_levels[i].value,
  2387. &pi->smc_state_table.MemoryLevel[i]);
  2388. if (ret)
  2389. return ret;
  2390. }
  2391. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2392. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2393. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2394. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2395. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2396. PPSMC_DISPLAY_WATERMARK_HIGH;
  2397. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2398. (u8 *)levels, level_array_size,
  2399. pi->sram_end);
  2400. if (ret)
  2401. return ret;
  2402. return 0;
  2403. }
  2404. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2405. struct ci_single_dpm_table* dpm_table,
  2406. u32 count)
  2407. {
  2408. u32 i;
  2409. dpm_table->count = count;
  2410. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2411. dpm_table->dpm_levels[i].enabled = false;
  2412. }
  2413. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2414. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2415. {
  2416. dpm_table->dpm_levels[index].value = pcie_gen;
  2417. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2418. dpm_table->dpm_levels[index].enabled = true;
  2419. }
  2420. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2421. {
  2422. struct ci_power_info *pi = ci_get_pi(rdev);
  2423. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2424. return -EINVAL;
  2425. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2426. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2427. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2428. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2429. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2430. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2431. }
  2432. ci_reset_single_dpm_table(rdev,
  2433. &pi->dpm_table.pcie_speed_table,
  2434. SMU7_MAX_LEVELS_LINK);
  2435. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2436. pi->pcie_gen_powersaving.min,
  2437. pi->pcie_lane_powersaving.min);
  2438. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2439. pi->pcie_gen_performance.min,
  2440. pi->pcie_lane_performance.min);
  2441. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2442. pi->pcie_gen_powersaving.min,
  2443. pi->pcie_lane_powersaving.max);
  2444. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2445. pi->pcie_gen_performance.min,
  2446. pi->pcie_lane_performance.max);
  2447. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2448. pi->pcie_gen_powersaving.max,
  2449. pi->pcie_lane_powersaving.max);
  2450. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2451. pi->pcie_gen_performance.max,
  2452. pi->pcie_lane_performance.max);
  2453. pi->dpm_table.pcie_speed_table.count = 6;
  2454. return 0;
  2455. }
  2456. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2457. {
  2458. struct ci_power_info *pi = ci_get_pi(rdev);
  2459. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2460. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2461. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2462. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2463. struct radeon_cac_leakage_table *std_voltage_table =
  2464. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2465. u32 i;
  2466. if (allowed_sclk_vddc_table == NULL)
  2467. return -EINVAL;
  2468. if (allowed_sclk_vddc_table->count < 1)
  2469. return -EINVAL;
  2470. if (allowed_mclk_table == NULL)
  2471. return -EINVAL;
  2472. if (allowed_mclk_table->count < 1)
  2473. return -EINVAL;
  2474. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2475. ci_reset_single_dpm_table(rdev,
  2476. &pi->dpm_table.sclk_table,
  2477. SMU7_MAX_LEVELS_GRAPHICS);
  2478. ci_reset_single_dpm_table(rdev,
  2479. &pi->dpm_table.mclk_table,
  2480. SMU7_MAX_LEVELS_MEMORY);
  2481. ci_reset_single_dpm_table(rdev,
  2482. &pi->dpm_table.vddc_table,
  2483. SMU7_MAX_LEVELS_VDDC);
  2484. ci_reset_single_dpm_table(rdev,
  2485. &pi->dpm_table.vddci_table,
  2486. SMU7_MAX_LEVELS_VDDCI);
  2487. ci_reset_single_dpm_table(rdev,
  2488. &pi->dpm_table.mvdd_table,
  2489. SMU7_MAX_LEVELS_MVDD);
  2490. pi->dpm_table.sclk_table.count = 0;
  2491. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2492. if ((i == 0) ||
  2493. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2494. allowed_sclk_vddc_table->entries[i].clk)) {
  2495. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2496. allowed_sclk_vddc_table->entries[i].clk;
  2497. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled = true;
  2498. pi->dpm_table.sclk_table.count++;
  2499. }
  2500. }
  2501. pi->dpm_table.mclk_table.count = 0;
  2502. for (i = 0; i < allowed_mclk_table->count; i++) {
  2503. if ((i==0) ||
  2504. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2505. allowed_mclk_table->entries[i].clk)) {
  2506. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2507. allowed_mclk_table->entries[i].clk;
  2508. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled = true;
  2509. pi->dpm_table.mclk_table.count++;
  2510. }
  2511. }
  2512. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2513. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2514. allowed_sclk_vddc_table->entries[i].v;
  2515. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2516. std_voltage_table->entries[i].leakage;
  2517. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2518. }
  2519. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2520. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2521. if (allowed_mclk_table) {
  2522. for (i = 0; i < allowed_mclk_table->count; i++) {
  2523. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2524. allowed_mclk_table->entries[i].v;
  2525. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2526. }
  2527. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2528. }
  2529. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2530. if (allowed_mclk_table) {
  2531. for (i = 0; i < allowed_mclk_table->count; i++) {
  2532. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2533. allowed_mclk_table->entries[i].v;
  2534. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2535. }
  2536. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2537. }
  2538. ci_setup_default_pcie_tables(rdev);
  2539. return 0;
  2540. }
  2541. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2542. u32 value, u32 *boot_level)
  2543. {
  2544. u32 i;
  2545. int ret = -EINVAL;
  2546. for(i = 0; i < table->count; i++) {
  2547. if (value == table->dpm_levels[i].value) {
  2548. *boot_level = i;
  2549. ret = 0;
  2550. }
  2551. }
  2552. return ret;
  2553. }
  2554. static int ci_init_smc_table(struct radeon_device *rdev)
  2555. {
  2556. struct ci_power_info *pi = ci_get_pi(rdev);
  2557. struct ci_ulv_parm *ulv = &pi->ulv;
  2558. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2559. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2560. int ret;
  2561. ret = ci_setup_default_dpm_tables(rdev);
  2562. if (ret)
  2563. return ret;
  2564. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2565. ci_populate_smc_voltage_tables(rdev, table);
  2566. ci_init_fps_limits(rdev);
  2567. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2568. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2569. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2570. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2571. if (pi->mem_gddr5)
  2572. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2573. if (ulv->supported) {
  2574. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2575. if (ret)
  2576. return ret;
  2577. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2578. }
  2579. ret = ci_populate_all_graphic_levels(rdev);
  2580. if (ret)
  2581. return ret;
  2582. ret = ci_populate_all_memory_levels(rdev);
  2583. if (ret)
  2584. return ret;
  2585. ci_populate_smc_link_level(rdev, table);
  2586. ret = ci_populate_smc_acpi_level(rdev, table);
  2587. if (ret)
  2588. return ret;
  2589. ret = ci_populate_smc_vce_level(rdev, table);
  2590. if (ret)
  2591. return ret;
  2592. ret = ci_populate_smc_acp_level(rdev, table);
  2593. if (ret)
  2594. return ret;
  2595. ret = ci_populate_smc_samu_level(rdev, table);
  2596. if (ret)
  2597. return ret;
  2598. ret = ci_do_program_memory_timing_parameters(rdev);
  2599. if (ret)
  2600. return ret;
  2601. ret = ci_populate_smc_uvd_level(rdev, table);
  2602. if (ret)
  2603. return ret;
  2604. table->UvdBootLevel = 0;
  2605. table->VceBootLevel = 0;
  2606. table->AcpBootLevel = 0;
  2607. table->SamuBootLevel = 0;
  2608. table->GraphicsBootLevel = 0;
  2609. table->MemoryBootLevel = 0;
  2610. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2611. pi->vbios_boot_state.sclk_bootup_value,
  2612. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2613. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2614. pi->vbios_boot_state.mclk_bootup_value,
  2615. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2616. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2617. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2618. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2619. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2620. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2621. if (ret)
  2622. return ret;
  2623. table->UVDInterval = 1;
  2624. table->VCEInterval = 1;
  2625. table->ACPInterval = 1;
  2626. table->SAMUInterval = 1;
  2627. table->GraphicsVoltageChangeEnable = 1;
  2628. table->GraphicsThermThrottleEnable = 1;
  2629. table->GraphicsInterval = 1;
  2630. table->VoltageInterval = 1;
  2631. table->ThermalInterval = 1;
  2632. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2633. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2634. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2635. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2636. table->MemoryVoltageChangeEnable = 1;
  2637. table->MemoryInterval = 1;
  2638. table->VoltageResponseTime = 0;
  2639. table->VddcVddciDelta = 4000;
  2640. table->PhaseResponseTime = 0;
  2641. table->MemoryThermThrottleEnable = 1;
  2642. table->PCIeBootLinkLevel = 0;
  2643. table->PCIeGenInterval = 1;
  2644. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2645. table->SVI2Enable = 1;
  2646. else
  2647. table->SVI2Enable = 0;
  2648. table->ThermGpio = 17;
  2649. table->SclkStepSize = 0x4000;
  2650. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2651. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2652. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2653. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2654. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2655. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2656. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2657. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2658. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2659. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2660. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2661. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2662. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2663. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2664. ret = ci_copy_bytes_to_smc(rdev,
  2665. pi->dpm_table_start +
  2666. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2667. (u8 *)&table->SystemFlags,
  2668. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  2669. pi->sram_end);
  2670. if (ret)
  2671. return ret;
  2672. return 0;
  2673. }
  2674. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  2675. struct ci_single_dpm_table *dpm_table,
  2676. u32 low_limit, u32 high_limit)
  2677. {
  2678. u32 i;
  2679. for (i = 0; i < dpm_table->count; i++) {
  2680. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  2681. (dpm_table->dpm_levels[i].value > high_limit))
  2682. dpm_table->dpm_levels[i].enabled = false;
  2683. else
  2684. dpm_table->dpm_levels[i].enabled = true;
  2685. }
  2686. }
  2687. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  2688. u32 speed_low, u32 lanes_low,
  2689. u32 speed_high, u32 lanes_high)
  2690. {
  2691. struct ci_power_info *pi = ci_get_pi(rdev);
  2692. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  2693. u32 i, j;
  2694. for (i = 0; i < pcie_table->count; i++) {
  2695. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  2696. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  2697. (pcie_table->dpm_levels[i].value > speed_high) ||
  2698. (pcie_table->dpm_levels[i].param1 > lanes_high))
  2699. pcie_table->dpm_levels[i].enabled = false;
  2700. else
  2701. pcie_table->dpm_levels[i].enabled = true;
  2702. }
  2703. for (i = 0; i < pcie_table->count; i++) {
  2704. if (pcie_table->dpm_levels[i].enabled) {
  2705. for (j = i + 1; j < pcie_table->count; j++) {
  2706. if (pcie_table->dpm_levels[j].enabled) {
  2707. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  2708. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  2709. pcie_table->dpm_levels[j].enabled = false;
  2710. }
  2711. }
  2712. }
  2713. }
  2714. }
  2715. static int ci_trim_dpm_states(struct radeon_device *rdev,
  2716. struct radeon_ps *radeon_state)
  2717. {
  2718. struct ci_ps *state = ci_get_ps(radeon_state);
  2719. struct ci_power_info *pi = ci_get_pi(rdev);
  2720. u32 high_limit_count;
  2721. if (state->performance_level_count < 1)
  2722. return -EINVAL;
  2723. if (state->performance_level_count == 1)
  2724. high_limit_count = 0;
  2725. else
  2726. high_limit_count = 1;
  2727. ci_trim_single_dpm_states(rdev,
  2728. &pi->dpm_table.sclk_table,
  2729. state->performance_levels[0].sclk,
  2730. state->performance_levels[high_limit_count].sclk);
  2731. ci_trim_single_dpm_states(rdev,
  2732. &pi->dpm_table.mclk_table,
  2733. state->performance_levels[0].mclk,
  2734. state->performance_levels[high_limit_count].mclk);
  2735. ci_trim_pcie_dpm_states(rdev,
  2736. state->performance_levels[0].pcie_gen,
  2737. state->performance_levels[0].pcie_lane,
  2738. state->performance_levels[high_limit_count].pcie_gen,
  2739. state->performance_levels[high_limit_count].pcie_lane);
  2740. return 0;
  2741. }
  2742. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  2743. {
  2744. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  2745. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  2746. struct radeon_clock_voltage_dependency_table *vddc_table =
  2747. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2748. u32 requested_voltage = 0;
  2749. u32 i;
  2750. if (disp_voltage_table == NULL)
  2751. return -EINVAL;
  2752. if (!disp_voltage_table->count)
  2753. return -EINVAL;
  2754. for (i = 0; i < disp_voltage_table->count; i++) {
  2755. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  2756. requested_voltage = disp_voltage_table->entries[i].v;
  2757. }
  2758. for (i = 0; i < vddc_table->count; i++) {
  2759. if (requested_voltage <= vddc_table->entries[i].v) {
  2760. requested_voltage = vddc_table->entries[i].v;
  2761. return (ci_send_msg_to_smc_with_parameter(rdev,
  2762. PPSMC_MSG_VddC_Request,
  2763. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  2764. 0 : -EINVAL;
  2765. }
  2766. }
  2767. return -EINVAL;
  2768. }
  2769. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  2770. {
  2771. struct ci_power_info *pi = ci_get_pi(rdev);
  2772. PPSMC_Result result;
  2773. if (!pi->sclk_dpm_key_disabled) {
  2774. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  2775. result = ci_send_msg_to_smc_with_parameter(rdev,
  2776. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2777. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  2778. if (result != PPSMC_Result_OK)
  2779. return -EINVAL;
  2780. }
  2781. }
  2782. if (!pi->mclk_dpm_key_disabled) {
  2783. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  2784. result = ci_send_msg_to_smc_with_parameter(rdev,
  2785. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2786. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2787. if (result != PPSMC_Result_OK)
  2788. return -EINVAL;
  2789. }
  2790. }
  2791. if (!pi->pcie_dpm_key_disabled) {
  2792. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  2793. result = ci_send_msg_to_smc_with_parameter(rdev,
  2794. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  2795. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  2796. if (result != PPSMC_Result_OK)
  2797. return -EINVAL;
  2798. }
  2799. }
  2800. ci_apply_disp_minimum_voltage_request(rdev);
  2801. return 0;
  2802. }
  2803. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  2804. struct radeon_ps *radeon_state)
  2805. {
  2806. struct ci_power_info *pi = ci_get_pi(rdev);
  2807. struct ci_ps *state = ci_get_ps(radeon_state);
  2808. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  2809. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2810. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  2811. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2812. u32 i;
  2813. pi->need_update_smu7_dpm_table = 0;
  2814. for (i = 0; i < sclk_table->count; i++) {
  2815. if (sclk == sclk_table->dpm_levels[i].value)
  2816. break;
  2817. }
  2818. if (i >= sclk_table->count) {
  2819. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  2820. } else {
  2821. /* XXX check display min clock requirements */
  2822. if (0 != CISLAND_MINIMUM_ENGINE_CLOCK)
  2823. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  2824. }
  2825. for (i = 0; i < mclk_table->count; i++) {
  2826. if (mclk == mclk_table->dpm_levels[i].value)
  2827. break;
  2828. }
  2829. if (i >= mclk_table->count)
  2830. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  2831. if (rdev->pm.dpm.current_active_crtc_count !=
  2832. rdev->pm.dpm.new_active_crtc_count)
  2833. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  2834. }
  2835. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  2836. struct radeon_ps *radeon_state)
  2837. {
  2838. struct ci_power_info *pi = ci_get_pi(rdev);
  2839. struct ci_ps *state = ci_get_ps(radeon_state);
  2840. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2841. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2842. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2843. int ret;
  2844. if (!pi->need_update_smu7_dpm_table)
  2845. return 0;
  2846. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  2847. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  2848. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  2849. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  2850. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  2851. ret = ci_populate_all_graphic_levels(rdev);
  2852. if (ret)
  2853. return ret;
  2854. }
  2855. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  2856. ret = ci_populate_all_memory_levels(rdev);
  2857. if (ret)
  2858. return ret;
  2859. }
  2860. return 0;
  2861. }
  2862. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  2863. {
  2864. struct ci_power_info *pi = ci_get_pi(rdev);
  2865. const struct radeon_clock_and_voltage_limits *max_limits;
  2866. int i;
  2867. if (rdev->pm.dpm.ac_power)
  2868. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2869. else
  2870. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2871. if (enable) {
  2872. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  2873. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2874. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2875. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  2876. if (!pi->caps_uvd_dpm)
  2877. break;
  2878. }
  2879. }
  2880. ci_send_msg_to_smc_with_parameter(rdev,
  2881. PPSMC_MSG_UVDDPM_SetEnabledMask,
  2882. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  2883. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2884. pi->uvd_enabled = true;
  2885. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2886. ci_send_msg_to_smc_with_parameter(rdev,
  2887. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2888. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2889. }
  2890. } else {
  2891. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2892. pi->uvd_enabled = false;
  2893. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  2894. ci_send_msg_to_smc_with_parameter(rdev,
  2895. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2896. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2897. }
  2898. }
  2899. return (ci_send_msg_to_smc(rdev, enable ?
  2900. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  2901. 0 : -EINVAL;
  2902. }
  2903. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  2904. {
  2905. struct ci_power_info *pi = ci_get_pi(rdev);
  2906. const struct radeon_clock_and_voltage_limits *max_limits;
  2907. int i;
  2908. if (rdev->pm.dpm.ac_power)
  2909. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2910. else
  2911. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2912. if (enable) {
  2913. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  2914. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2915. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2916. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  2917. if (!pi->caps_vce_dpm)
  2918. break;
  2919. }
  2920. }
  2921. ci_send_msg_to_smc_with_parameter(rdev,
  2922. PPSMC_MSG_VCEDPM_SetEnabledMask,
  2923. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  2924. }
  2925. return (ci_send_msg_to_smc(rdev, enable ?
  2926. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  2927. 0 : -EINVAL;
  2928. }
  2929. #if 0
  2930. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  2931. {
  2932. struct ci_power_info *pi = ci_get_pi(rdev);
  2933. const struct radeon_clock_and_voltage_limits *max_limits;
  2934. int i;
  2935. if (rdev->pm.dpm.ac_power)
  2936. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2937. else
  2938. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2939. if (enable) {
  2940. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  2941. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2942. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2943. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  2944. if (!pi->caps_samu_dpm)
  2945. break;
  2946. }
  2947. }
  2948. ci_send_msg_to_smc_with_parameter(rdev,
  2949. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  2950. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  2951. }
  2952. return (ci_send_msg_to_smc(rdev, enable ?
  2953. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  2954. 0 : -EINVAL;
  2955. }
  2956. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  2957. {
  2958. struct ci_power_info *pi = ci_get_pi(rdev);
  2959. const struct radeon_clock_and_voltage_limits *max_limits;
  2960. int i;
  2961. if (rdev->pm.dpm.ac_power)
  2962. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2963. else
  2964. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2965. if (enable) {
  2966. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  2967. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2968. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2969. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  2970. if (!pi->caps_acp_dpm)
  2971. break;
  2972. }
  2973. }
  2974. ci_send_msg_to_smc_with_parameter(rdev,
  2975. PPSMC_MSG_ACPDPM_SetEnabledMask,
  2976. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  2977. }
  2978. return (ci_send_msg_to_smc(rdev, enable ?
  2979. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  2980. 0 : -EINVAL;
  2981. }
  2982. #endif
  2983. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  2984. {
  2985. struct ci_power_info *pi = ci_get_pi(rdev);
  2986. u32 tmp;
  2987. if (!gate) {
  2988. if (pi->caps_uvd_dpm ||
  2989. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  2990. pi->smc_state_table.UvdBootLevel = 0;
  2991. else
  2992. pi->smc_state_table.UvdBootLevel =
  2993. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  2994. tmp = RREG32_SMC(DPM_TABLE_475);
  2995. tmp &= ~UvdBootLevel_MASK;
  2996. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  2997. WREG32_SMC(DPM_TABLE_475, tmp);
  2998. }
  2999. return ci_enable_uvd_dpm(rdev, !gate);
  3000. }
  3001. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  3002. {
  3003. u8 i;
  3004. u32 min_evclk = 30000; /* ??? */
  3005. struct radeon_vce_clock_voltage_dependency_table *table =
  3006. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3007. for (i = 0; i < table->count; i++) {
  3008. if (table->entries[i].evclk >= min_evclk)
  3009. return i;
  3010. }
  3011. return table->count - 1;
  3012. }
  3013. static int ci_update_vce_dpm(struct radeon_device *rdev,
  3014. struct radeon_ps *radeon_new_state,
  3015. struct radeon_ps *radeon_current_state)
  3016. {
  3017. struct ci_power_info *pi = ci_get_pi(rdev);
  3018. int ret = 0;
  3019. u32 tmp;
  3020. if (radeon_current_state->evclk != radeon_new_state->evclk) {
  3021. if (radeon_new_state->evclk) {
  3022. /* turn the clocks on when encoding */
  3023. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
  3024. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  3025. tmp = RREG32_SMC(DPM_TABLE_475);
  3026. tmp &= ~VceBootLevel_MASK;
  3027. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  3028. WREG32_SMC(DPM_TABLE_475, tmp);
  3029. ret = ci_enable_vce_dpm(rdev, true);
  3030. } else {
  3031. /* turn the clocks off when not encoding */
  3032. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
  3033. ret = ci_enable_vce_dpm(rdev, false);
  3034. }
  3035. }
  3036. return ret;
  3037. }
  3038. #if 0
  3039. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  3040. {
  3041. return ci_enable_samu_dpm(rdev, gate);
  3042. }
  3043. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  3044. {
  3045. struct ci_power_info *pi = ci_get_pi(rdev);
  3046. u32 tmp;
  3047. if (!gate) {
  3048. pi->smc_state_table.AcpBootLevel = 0;
  3049. tmp = RREG32_SMC(DPM_TABLE_475);
  3050. tmp &= ~AcpBootLevel_MASK;
  3051. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3052. WREG32_SMC(DPM_TABLE_475, tmp);
  3053. }
  3054. return ci_enable_acp_dpm(rdev, !gate);
  3055. }
  3056. #endif
  3057. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3058. struct radeon_ps *radeon_state)
  3059. {
  3060. struct ci_power_info *pi = ci_get_pi(rdev);
  3061. int ret;
  3062. ret = ci_trim_dpm_states(rdev, radeon_state);
  3063. if (ret)
  3064. return ret;
  3065. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3066. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3067. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3068. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3069. pi->last_mclk_dpm_enable_mask =
  3070. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3071. if (pi->uvd_enabled) {
  3072. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3073. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3074. }
  3075. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3076. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3077. return 0;
  3078. }
  3079. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3080. u32 level_mask)
  3081. {
  3082. u32 level = 0;
  3083. while ((level_mask & (1 << level)) == 0)
  3084. level++;
  3085. return level;
  3086. }
  3087. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3088. enum radeon_dpm_forced_level level)
  3089. {
  3090. struct ci_power_info *pi = ci_get_pi(rdev);
  3091. PPSMC_Result smc_result;
  3092. u32 tmp, levels, i;
  3093. int ret;
  3094. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3095. if ((!pi->sclk_dpm_key_disabled) &&
  3096. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3097. levels = 0;
  3098. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3099. while (tmp >>= 1)
  3100. levels++;
  3101. if (levels) {
  3102. ret = ci_dpm_force_state_sclk(rdev, levels);
  3103. if (ret)
  3104. return ret;
  3105. for (i = 0; i < rdev->usec_timeout; i++) {
  3106. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3107. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3108. if (tmp == levels)
  3109. break;
  3110. udelay(1);
  3111. }
  3112. }
  3113. }
  3114. if ((!pi->mclk_dpm_key_disabled) &&
  3115. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3116. levels = 0;
  3117. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3118. while (tmp >>= 1)
  3119. levels++;
  3120. if (levels) {
  3121. ret = ci_dpm_force_state_mclk(rdev, levels);
  3122. if (ret)
  3123. return ret;
  3124. for (i = 0; i < rdev->usec_timeout; i++) {
  3125. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3126. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3127. if (tmp == levels)
  3128. break;
  3129. udelay(1);
  3130. }
  3131. }
  3132. }
  3133. if ((!pi->pcie_dpm_key_disabled) &&
  3134. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3135. levels = 0;
  3136. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3137. while (tmp >>= 1)
  3138. levels++;
  3139. if (levels) {
  3140. ret = ci_dpm_force_state_pcie(rdev, level);
  3141. if (ret)
  3142. return ret;
  3143. for (i = 0; i < rdev->usec_timeout; i++) {
  3144. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3145. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3146. if (tmp == levels)
  3147. break;
  3148. udelay(1);
  3149. }
  3150. }
  3151. }
  3152. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3153. if ((!pi->sclk_dpm_key_disabled) &&
  3154. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3155. levels = ci_get_lowest_enabled_level(rdev,
  3156. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3157. ret = ci_dpm_force_state_sclk(rdev, levels);
  3158. if (ret)
  3159. return ret;
  3160. for (i = 0; i < rdev->usec_timeout; i++) {
  3161. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3162. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3163. if (tmp == levels)
  3164. break;
  3165. udelay(1);
  3166. }
  3167. }
  3168. if ((!pi->mclk_dpm_key_disabled) &&
  3169. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3170. levels = ci_get_lowest_enabled_level(rdev,
  3171. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3172. ret = ci_dpm_force_state_mclk(rdev, levels);
  3173. if (ret)
  3174. return ret;
  3175. for (i = 0; i < rdev->usec_timeout; i++) {
  3176. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3177. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3178. if (tmp == levels)
  3179. break;
  3180. udelay(1);
  3181. }
  3182. }
  3183. if ((!pi->pcie_dpm_key_disabled) &&
  3184. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3185. levels = ci_get_lowest_enabled_level(rdev,
  3186. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3187. ret = ci_dpm_force_state_pcie(rdev, levels);
  3188. if (ret)
  3189. return ret;
  3190. for (i = 0; i < rdev->usec_timeout; i++) {
  3191. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3192. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3193. if (tmp == levels)
  3194. break;
  3195. udelay(1);
  3196. }
  3197. }
  3198. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3199. if (!pi->sclk_dpm_key_disabled) {
  3200. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel);
  3201. if (smc_result != PPSMC_Result_OK)
  3202. return -EINVAL;
  3203. }
  3204. if (!pi->mclk_dpm_key_disabled) {
  3205. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_NoForcedLevel);
  3206. if (smc_result != PPSMC_Result_OK)
  3207. return -EINVAL;
  3208. }
  3209. if (!pi->pcie_dpm_key_disabled) {
  3210. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_UnForceLevel);
  3211. if (smc_result != PPSMC_Result_OK)
  3212. return -EINVAL;
  3213. }
  3214. }
  3215. rdev->pm.dpm.forced_level = level;
  3216. return 0;
  3217. }
  3218. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3219. struct ci_mc_reg_table *table)
  3220. {
  3221. struct ci_power_info *pi = ci_get_pi(rdev);
  3222. u8 i, j, k;
  3223. u32 temp_reg;
  3224. for (i = 0, j = table->last; i < table->last; i++) {
  3225. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3226. return -EINVAL;
  3227. switch(table->mc_reg_address[i].s1 << 2) {
  3228. case MC_SEQ_MISC1:
  3229. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3230. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3231. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3232. for (k = 0; k < table->num_entries; k++) {
  3233. table->mc_reg_table_entry[k].mc_data[j] =
  3234. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3235. }
  3236. j++;
  3237. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3238. return -EINVAL;
  3239. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3240. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3241. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3242. for (k = 0; k < table->num_entries; k++) {
  3243. table->mc_reg_table_entry[k].mc_data[j] =
  3244. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3245. if (!pi->mem_gddr5)
  3246. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3247. }
  3248. j++;
  3249. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3250. return -EINVAL;
  3251. if (!pi->mem_gddr5) {
  3252. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3253. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3254. for (k = 0; k < table->num_entries; k++) {
  3255. table->mc_reg_table_entry[k].mc_data[j] =
  3256. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3257. }
  3258. j++;
  3259. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3260. return -EINVAL;
  3261. }
  3262. break;
  3263. case MC_SEQ_RESERVE_M:
  3264. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3265. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3266. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3267. for (k = 0; k < table->num_entries; k++) {
  3268. table->mc_reg_table_entry[k].mc_data[j] =
  3269. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3270. }
  3271. j++;
  3272. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3273. return -EINVAL;
  3274. break;
  3275. default:
  3276. break;
  3277. }
  3278. }
  3279. table->last = j;
  3280. return 0;
  3281. }
  3282. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3283. {
  3284. bool result = true;
  3285. switch(in_reg) {
  3286. case MC_SEQ_RAS_TIMING >> 2:
  3287. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3288. break;
  3289. case MC_SEQ_DLL_STBY >> 2:
  3290. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3291. break;
  3292. case MC_SEQ_G5PDX_CMD0 >> 2:
  3293. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3294. break;
  3295. case MC_SEQ_G5PDX_CMD1 >> 2:
  3296. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3297. break;
  3298. case MC_SEQ_G5PDX_CTRL >> 2:
  3299. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3300. break;
  3301. case MC_SEQ_CAS_TIMING >> 2:
  3302. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3303. break;
  3304. case MC_SEQ_MISC_TIMING >> 2:
  3305. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3306. break;
  3307. case MC_SEQ_MISC_TIMING2 >> 2:
  3308. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3309. break;
  3310. case MC_SEQ_PMG_DVS_CMD >> 2:
  3311. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3312. break;
  3313. case MC_SEQ_PMG_DVS_CTL >> 2:
  3314. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3315. break;
  3316. case MC_SEQ_RD_CTL_D0 >> 2:
  3317. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3318. break;
  3319. case MC_SEQ_RD_CTL_D1 >> 2:
  3320. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3321. break;
  3322. case MC_SEQ_WR_CTL_D0 >> 2:
  3323. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3324. break;
  3325. case MC_SEQ_WR_CTL_D1 >> 2:
  3326. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3327. break;
  3328. case MC_PMG_CMD_EMRS >> 2:
  3329. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3330. break;
  3331. case MC_PMG_CMD_MRS >> 2:
  3332. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3333. break;
  3334. case MC_PMG_CMD_MRS1 >> 2:
  3335. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3336. break;
  3337. case MC_SEQ_PMG_TIMING >> 2:
  3338. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3339. break;
  3340. case MC_PMG_CMD_MRS2 >> 2:
  3341. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3342. break;
  3343. case MC_SEQ_WR_CTL_2 >> 2:
  3344. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3345. break;
  3346. default:
  3347. result = false;
  3348. break;
  3349. }
  3350. return result;
  3351. }
  3352. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3353. {
  3354. u8 i, j;
  3355. for (i = 0; i < table->last; i++) {
  3356. for (j = 1; j < table->num_entries; j++) {
  3357. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3358. table->mc_reg_table_entry[j].mc_data[i]) {
  3359. table->valid_flag |= 1 << i;
  3360. break;
  3361. }
  3362. }
  3363. }
  3364. }
  3365. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3366. {
  3367. u32 i;
  3368. u16 address;
  3369. for (i = 0; i < table->last; i++) {
  3370. table->mc_reg_address[i].s0 =
  3371. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3372. address : table->mc_reg_address[i].s1;
  3373. }
  3374. }
  3375. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3376. struct ci_mc_reg_table *ci_table)
  3377. {
  3378. u8 i, j;
  3379. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3380. return -EINVAL;
  3381. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3382. return -EINVAL;
  3383. for (i = 0; i < table->last; i++)
  3384. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3385. ci_table->last = table->last;
  3386. for (i = 0; i < table->num_entries; i++) {
  3387. ci_table->mc_reg_table_entry[i].mclk_max =
  3388. table->mc_reg_table_entry[i].mclk_max;
  3389. for (j = 0; j < table->last; j++)
  3390. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3391. table->mc_reg_table_entry[i].mc_data[j];
  3392. }
  3393. ci_table->num_entries = table->num_entries;
  3394. return 0;
  3395. }
  3396. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3397. {
  3398. struct ci_power_info *pi = ci_get_pi(rdev);
  3399. struct atom_mc_reg_table *table;
  3400. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3401. u8 module_index = rv770_get_memory_module_index(rdev);
  3402. int ret;
  3403. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3404. if (!table)
  3405. return -ENOMEM;
  3406. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3407. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3408. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3409. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3410. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3411. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3412. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3413. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3414. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3415. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3416. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3417. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3418. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3419. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3420. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3421. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3422. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3423. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3424. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3425. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3426. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3427. if (ret)
  3428. goto init_mc_done;
  3429. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3430. if (ret)
  3431. goto init_mc_done;
  3432. ci_set_s0_mc_reg_index(ci_table);
  3433. ret = ci_set_mc_special_registers(rdev, ci_table);
  3434. if (ret)
  3435. goto init_mc_done;
  3436. ci_set_valid_flag(ci_table);
  3437. init_mc_done:
  3438. kfree(table);
  3439. return ret;
  3440. }
  3441. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3442. SMU7_Discrete_MCRegisters *mc_reg_table)
  3443. {
  3444. struct ci_power_info *pi = ci_get_pi(rdev);
  3445. u32 i, j;
  3446. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3447. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3448. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3449. return -EINVAL;
  3450. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3451. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3452. i++;
  3453. }
  3454. }
  3455. mc_reg_table->last = (u8)i;
  3456. return 0;
  3457. }
  3458. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3459. SMU7_Discrete_MCRegisterSet *data,
  3460. u32 num_entries, u32 valid_flag)
  3461. {
  3462. u32 i, j;
  3463. for (i = 0, j = 0; j < num_entries; j++) {
  3464. if (valid_flag & (1 << j)) {
  3465. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3466. i++;
  3467. }
  3468. }
  3469. }
  3470. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3471. const u32 memory_clock,
  3472. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3473. {
  3474. struct ci_power_info *pi = ci_get_pi(rdev);
  3475. u32 i = 0;
  3476. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3477. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3478. break;
  3479. }
  3480. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3481. --i;
  3482. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3483. mc_reg_table_data, pi->mc_reg_table.last,
  3484. pi->mc_reg_table.valid_flag);
  3485. }
  3486. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3487. SMU7_Discrete_MCRegisters *mc_reg_table)
  3488. {
  3489. struct ci_power_info *pi = ci_get_pi(rdev);
  3490. u32 i;
  3491. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3492. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3493. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3494. &mc_reg_table->data[i]);
  3495. }
  3496. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3497. {
  3498. struct ci_power_info *pi = ci_get_pi(rdev);
  3499. int ret;
  3500. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3501. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3502. if (ret)
  3503. return ret;
  3504. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3505. return ci_copy_bytes_to_smc(rdev,
  3506. pi->mc_reg_table_start,
  3507. (u8 *)&pi->smc_mc_reg_table,
  3508. sizeof(SMU7_Discrete_MCRegisters),
  3509. pi->sram_end);
  3510. }
  3511. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3512. {
  3513. struct ci_power_info *pi = ci_get_pi(rdev);
  3514. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3515. return 0;
  3516. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3517. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3518. return ci_copy_bytes_to_smc(rdev,
  3519. pi->mc_reg_table_start +
  3520. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3521. (u8 *)&pi->smc_mc_reg_table.data[0],
  3522. sizeof(SMU7_Discrete_MCRegisterSet) *
  3523. pi->dpm_table.mclk_table.count,
  3524. pi->sram_end);
  3525. }
  3526. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3527. {
  3528. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3529. tmp |= VOLT_PWRMGT_EN;
  3530. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3531. }
  3532. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3533. struct radeon_ps *radeon_state)
  3534. {
  3535. struct ci_ps *state = ci_get_ps(radeon_state);
  3536. int i;
  3537. u16 pcie_speed, max_speed = 0;
  3538. for (i = 0; i < state->performance_level_count; i++) {
  3539. pcie_speed = state->performance_levels[i].pcie_gen;
  3540. if (max_speed < pcie_speed)
  3541. max_speed = pcie_speed;
  3542. }
  3543. return max_speed;
  3544. }
  3545. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3546. {
  3547. u32 speed_cntl = 0;
  3548. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3549. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3550. return (u16)speed_cntl;
  3551. }
  3552. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3553. {
  3554. u32 link_width = 0;
  3555. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3556. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3557. switch (link_width) {
  3558. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3559. return 1;
  3560. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3561. return 2;
  3562. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3563. return 4;
  3564. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3565. return 8;
  3566. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3567. /* not actually supported */
  3568. return 12;
  3569. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3570. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3571. default:
  3572. return 16;
  3573. }
  3574. }
  3575. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3576. struct radeon_ps *radeon_new_state,
  3577. struct radeon_ps *radeon_current_state)
  3578. {
  3579. struct ci_power_info *pi = ci_get_pi(rdev);
  3580. enum radeon_pcie_gen target_link_speed =
  3581. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3582. enum radeon_pcie_gen current_link_speed;
  3583. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3584. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  3585. else
  3586. current_link_speed = pi->force_pcie_gen;
  3587. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  3588. pi->pspp_notify_required = false;
  3589. if (target_link_speed > current_link_speed) {
  3590. switch (target_link_speed) {
  3591. #ifdef CONFIG_ACPI
  3592. case RADEON_PCIE_GEN3:
  3593. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  3594. break;
  3595. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  3596. if (current_link_speed == RADEON_PCIE_GEN2)
  3597. break;
  3598. case RADEON_PCIE_GEN2:
  3599. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  3600. break;
  3601. #endif
  3602. default:
  3603. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  3604. break;
  3605. }
  3606. } else {
  3607. if (target_link_speed < current_link_speed)
  3608. pi->pspp_notify_required = true;
  3609. }
  3610. }
  3611. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  3612. struct radeon_ps *radeon_new_state,
  3613. struct radeon_ps *radeon_current_state)
  3614. {
  3615. struct ci_power_info *pi = ci_get_pi(rdev);
  3616. enum radeon_pcie_gen target_link_speed =
  3617. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3618. u8 request;
  3619. if (pi->pspp_notify_required) {
  3620. if (target_link_speed == RADEON_PCIE_GEN3)
  3621. request = PCIE_PERF_REQ_PECI_GEN3;
  3622. else if (target_link_speed == RADEON_PCIE_GEN2)
  3623. request = PCIE_PERF_REQ_PECI_GEN2;
  3624. else
  3625. request = PCIE_PERF_REQ_PECI_GEN1;
  3626. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  3627. (ci_get_current_pcie_speed(rdev) > 0))
  3628. return;
  3629. #ifdef CONFIG_ACPI
  3630. radeon_acpi_pcie_performance_request(rdev, request, false);
  3631. #endif
  3632. }
  3633. }
  3634. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  3635. {
  3636. struct ci_power_info *pi = ci_get_pi(rdev);
  3637. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  3638. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3639. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  3640. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  3641. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  3642. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3643. if (allowed_sclk_vddc_table == NULL)
  3644. return -EINVAL;
  3645. if (allowed_sclk_vddc_table->count < 1)
  3646. return -EINVAL;
  3647. if (allowed_mclk_vddc_table == NULL)
  3648. return -EINVAL;
  3649. if (allowed_mclk_vddc_table->count < 1)
  3650. return -EINVAL;
  3651. if (allowed_mclk_vddci_table == NULL)
  3652. return -EINVAL;
  3653. if (allowed_mclk_vddci_table->count < 1)
  3654. return -EINVAL;
  3655. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  3656. pi->max_vddc_in_pp_table =
  3657. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3658. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  3659. pi->max_vddci_in_pp_table =
  3660. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3661. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  3662. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3663. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  3664. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3665. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  3666. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3667. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  3668. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3669. return 0;
  3670. }
  3671. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  3672. {
  3673. struct ci_power_info *pi = ci_get_pi(rdev);
  3674. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  3675. u32 leakage_index;
  3676. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3677. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  3678. *vddc = leakage_table->actual_voltage[leakage_index];
  3679. break;
  3680. }
  3681. }
  3682. }
  3683. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  3684. {
  3685. struct ci_power_info *pi = ci_get_pi(rdev);
  3686. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  3687. u32 leakage_index;
  3688. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3689. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  3690. *vddci = leakage_table->actual_voltage[leakage_index];
  3691. break;
  3692. }
  3693. }
  3694. }
  3695. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3696. struct radeon_clock_voltage_dependency_table *table)
  3697. {
  3698. u32 i;
  3699. if (table) {
  3700. for (i = 0; i < table->count; i++)
  3701. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3702. }
  3703. }
  3704. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  3705. struct radeon_clock_voltage_dependency_table *table)
  3706. {
  3707. u32 i;
  3708. if (table) {
  3709. for (i = 0; i < table->count; i++)
  3710. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  3711. }
  3712. }
  3713. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3714. struct radeon_vce_clock_voltage_dependency_table *table)
  3715. {
  3716. u32 i;
  3717. if (table) {
  3718. for (i = 0; i < table->count; i++)
  3719. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3720. }
  3721. }
  3722. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3723. struct radeon_uvd_clock_voltage_dependency_table *table)
  3724. {
  3725. u32 i;
  3726. if (table) {
  3727. for (i = 0; i < table->count; i++)
  3728. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3729. }
  3730. }
  3731. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  3732. struct radeon_phase_shedding_limits_table *table)
  3733. {
  3734. u32 i;
  3735. if (table) {
  3736. for (i = 0; i < table->count; i++)
  3737. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  3738. }
  3739. }
  3740. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  3741. struct radeon_clock_and_voltage_limits *table)
  3742. {
  3743. if (table) {
  3744. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  3745. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  3746. }
  3747. }
  3748. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  3749. struct radeon_cac_leakage_table *table)
  3750. {
  3751. u32 i;
  3752. if (table) {
  3753. for (i = 0; i < table->count; i++)
  3754. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  3755. }
  3756. }
  3757. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  3758. {
  3759. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3760. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  3761. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3762. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  3763. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3764. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  3765. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  3766. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  3767. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3768. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  3769. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3770. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  3771. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3772. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  3773. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3774. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  3775. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  3776. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  3777. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3778. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  3779. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3780. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  3781. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  3782. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  3783. }
  3784. static void ci_get_memory_type(struct radeon_device *rdev)
  3785. {
  3786. struct ci_power_info *pi = ci_get_pi(rdev);
  3787. u32 tmp;
  3788. tmp = RREG32(MC_SEQ_MISC0);
  3789. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  3790. MC_SEQ_MISC0_GDDR5_VALUE)
  3791. pi->mem_gddr5 = true;
  3792. else
  3793. pi->mem_gddr5 = false;
  3794. }
  3795. static void ci_update_current_ps(struct radeon_device *rdev,
  3796. struct radeon_ps *rps)
  3797. {
  3798. struct ci_ps *new_ps = ci_get_ps(rps);
  3799. struct ci_power_info *pi = ci_get_pi(rdev);
  3800. pi->current_rps = *rps;
  3801. pi->current_ps = *new_ps;
  3802. pi->current_rps.ps_priv = &pi->current_ps;
  3803. }
  3804. static void ci_update_requested_ps(struct radeon_device *rdev,
  3805. struct radeon_ps *rps)
  3806. {
  3807. struct ci_ps *new_ps = ci_get_ps(rps);
  3808. struct ci_power_info *pi = ci_get_pi(rdev);
  3809. pi->requested_rps = *rps;
  3810. pi->requested_ps = *new_ps;
  3811. pi->requested_rps.ps_priv = &pi->requested_ps;
  3812. }
  3813. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  3814. {
  3815. struct ci_power_info *pi = ci_get_pi(rdev);
  3816. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3817. struct radeon_ps *new_ps = &requested_ps;
  3818. ci_update_requested_ps(rdev, new_ps);
  3819. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  3820. return 0;
  3821. }
  3822. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  3823. {
  3824. struct ci_power_info *pi = ci_get_pi(rdev);
  3825. struct radeon_ps *new_ps = &pi->requested_rps;
  3826. ci_update_current_ps(rdev, new_ps);
  3827. }
  3828. void ci_dpm_setup_asic(struct radeon_device *rdev)
  3829. {
  3830. int r;
  3831. r = ci_mc_load_microcode(rdev);
  3832. if (r)
  3833. DRM_ERROR("Failed to load MC firmware!\n");
  3834. ci_read_clock_registers(rdev);
  3835. ci_get_memory_type(rdev);
  3836. ci_enable_acpi_power_management(rdev);
  3837. ci_init_sclk_t(rdev);
  3838. }
  3839. int ci_dpm_enable(struct radeon_device *rdev)
  3840. {
  3841. struct ci_power_info *pi = ci_get_pi(rdev);
  3842. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3843. int ret;
  3844. if (ci_is_smc_running(rdev))
  3845. return -EINVAL;
  3846. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  3847. ci_enable_voltage_control(rdev);
  3848. ret = ci_construct_voltage_tables(rdev);
  3849. if (ret) {
  3850. DRM_ERROR("ci_construct_voltage_tables failed\n");
  3851. return ret;
  3852. }
  3853. }
  3854. if (pi->caps_dynamic_ac_timing) {
  3855. ret = ci_initialize_mc_reg_table(rdev);
  3856. if (ret)
  3857. pi->caps_dynamic_ac_timing = false;
  3858. }
  3859. if (pi->dynamic_ss)
  3860. ci_enable_spread_spectrum(rdev, true);
  3861. if (pi->thermal_protection)
  3862. ci_enable_thermal_protection(rdev, true);
  3863. ci_program_sstp(rdev);
  3864. ci_enable_display_gap(rdev);
  3865. ci_program_vc(rdev);
  3866. ret = ci_upload_firmware(rdev);
  3867. if (ret) {
  3868. DRM_ERROR("ci_upload_firmware failed\n");
  3869. return ret;
  3870. }
  3871. ret = ci_process_firmware_header(rdev);
  3872. if (ret) {
  3873. DRM_ERROR("ci_process_firmware_header failed\n");
  3874. return ret;
  3875. }
  3876. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  3877. if (ret) {
  3878. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  3879. return ret;
  3880. }
  3881. ret = ci_init_smc_table(rdev);
  3882. if (ret) {
  3883. DRM_ERROR("ci_init_smc_table failed\n");
  3884. return ret;
  3885. }
  3886. ret = ci_init_arb_table_index(rdev);
  3887. if (ret) {
  3888. DRM_ERROR("ci_init_arb_table_index failed\n");
  3889. return ret;
  3890. }
  3891. if (pi->caps_dynamic_ac_timing) {
  3892. ret = ci_populate_initial_mc_reg_table(rdev);
  3893. if (ret) {
  3894. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  3895. return ret;
  3896. }
  3897. }
  3898. ret = ci_populate_pm_base(rdev);
  3899. if (ret) {
  3900. DRM_ERROR("ci_populate_pm_base failed\n");
  3901. return ret;
  3902. }
  3903. ci_dpm_start_smc(rdev);
  3904. ci_enable_vr_hot_gpio_interrupt(rdev);
  3905. ret = ci_notify_smc_display_change(rdev, false);
  3906. if (ret) {
  3907. DRM_ERROR("ci_notify_smc_display_change failed\n");
  3908. return ret;
  3909. }
  3910. ci_enable_sclk_control(rdev, true);
  3911. ret = ci_enable_ulv(rdev, true);
  3912. if (ret) {
  3913. DRM_ERROR("ci_enable_ulv failed\n");
  3914. return ret;
  3915. }
  3916. ret = ci_enable_ds_master_switch(rdev, true);
  3917. if (ret) {
  3918. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  3919. return ret;
  3920. }
  3921. ret = ci_start_dpm(rdev);
  3922. if (ret) {
  3923. DRM_ERROR("ci_start_dpm failed\n");
  3924. return ret;
  3925. }
  3926. ret = ci_enable_didt(rdev, true);
  3927. if (ret) {
  3928. DRM_ERROR("ci_enable_didt failed\n");
  3929. return ret;
  3930. }
  3931. ret = ci_enable_smc_cac(rdev, true);
  3932. if (ret) {
  3933. DRM_ERROR("ci_enable_smc_cac failed\n");
  3934. return ret;
  3935. }
  3936. ret = ci_enable_power_containment(rdev, true);
  3937. if (ret) {
  3938. DRM_ERROR("ci_enable_power_containment failed\n");
  3939. return ret;
  3940. }
  3941. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3942. ci_update_current_ps(rdev, boot_ps);
  3943. return 0;
  3944. }
  3945. int ci_dpm_late_enable(struct radeon_device *rdev)
  3946. {
  3947. int ret;
  3948. if (rdev->irq.installed &&
  3949. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3950. #if 0
  3951. PPSMC_Result result;
  3952. #endif
  3953. ret = ci_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  3954. if (ret) {
  3955. DRM_ERROR("ci_set_thermal_temperature_range failed\n");
  3956. return ret;
  3957. }
  3958. rdev->irq.dpm_thermal = true;
  3959. radeon_irq_set(rdev);
  3960. #if 0
  3961. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3962. if (result != PPSMC_Result_OK)
  3963. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3964. #endif
  3965. }
  3966. ci_dpm_powergate_uvd(rdev, true);
  3967. return 0;
  3968. }
  3969. void ci_dpm_disable(struct radeon_device *rdev)
  3970. {
  3971. struct ci_power_info *pi = ci_get_pi(rdev);
  3972. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3973. ci_dpm_powergate_uvd(rdev, false);
  3974. if (!ci_is_smc_running(rdev))
  3975. return;
  3976. if (pi->thermal_protection)
  3977. ci_enable_thermal_protection(rdev, false);
  3978. ci_enable_power_containment(rdev, false);
  3979. ci_enable_smc_cac(rdev, false);
  3980. ci_enable_didt(rdev, false);
  3981. ci_enable_spread_spectrum(rdev, false);
  3982. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3983. ci_stop_dpm(rdev);
  3984. ci_enable_ds_master_switch(rdev, true);
  3985. ci_enable_ulv(rdev, false);
  3986. ci_clear_vc(rdev);
  3987. ci_reset_to_default(rdev);
  3988. ci_dpm_stop_smc(rdev);
  3989. ci_force_switch_to_arb_f0(rdev);
  3990. ci_update_current_ps(rdev, boot_ps);
  3991. }
  3992. int ci_dpm_set_power_state(struct radeon_device *rdev)
  3993. {
  3994. struct ci_power_info *pi = ci_get_pi(rdev);
  3995. struct radeon_ps *new_ps = &pi->requested_rps;
  3996. struct radeon_ps *old_ps = &pi->current_rps;
  3997. int ret;
  3998. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  3999. if (pi->pcie_performance_request)
  4000. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  4001. ret = ci_freeze_sclk_mclk_dpm(rdev);
  4002. if (ret) {
  4003. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4004. return ret;
  4005. }
  4006. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  4007. if (ret) {
  4008. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4009. return ret;
  4010. }
  4011. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  4012. if (ret) {
  4013. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4014. return ret;
  4015. }
  4016. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  4017. if (ret) {
  4018. DRM_ERROR("ci_update_vce_dpm failed\n");
  4019. return ret;
  4020. }
  4021. ret = ci_update_sclk_t(rdev);
  4022. if (ret) {
  4023. DRM_ERROR("ci_update_sclk_t failed\n");
  4024. return ret;
  4025. }
  4026. if (pi->caps_dynamic_ac_timing) {
  4027. ret = ci_update_and_upload_mc_reg_table(rdev);
  4028. if (ret) {
  4029. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4030. return ret;
  4031. }
  4032. }
  4033. ret = ci_program_memory_timing_parameters(rdev);
  4034. if (ret) {
  4035. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4036. return ret;
  4037. }
  4038. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4039. if (ret) {
  4040. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4041. return ret;
  4042. }
  4043. ret = ci_upload_dpm_level_enable_mask(rdev);
  4044. if (ret) {
  4045. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4046. return ret;
  4047. }
  4048. if (pi->pcie_performance_request)
  4049. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4050. return 0;
  4051. }
  4052. int ci_dpm_power_control_set_level(struct radeon_device *rdev)
  4053. {
  4054. return ci_power_control_set_level(rdev);
  4055. }
  4056. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4057. {
  4058. ci_set_boot_state(rdev);
  4059. }
  4060. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4061. {
  4062. ci_program_display_gap(rdev);
  4063. }
  4064. union power_info {
  4065. struct _ATOM_POWERPLAY_INFO info;
  4066. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4067. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4068. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4069. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4070. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4071. };
  4072. union pplib_clock_info {
  4073. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4074. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4075. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4076. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4077. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4078. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4079. };
  4080. union pplib_power_state {
  4081. struct _ATOM_PPLIB_STATE v1;
  4082. struct _ATOM_PPLIB_STATE_V2 v2;
  4083. };
  4084. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4085. struct radeon_ps *rps,
  4086. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4087. u8 table_rev)
  4088. {
  4089. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4090. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4091. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4092. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4093. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4094. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4095. } else {
  4096. rps->vclk = 0;
  4097. rps->dclk = 0;
  4098. }
  4099. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4100. rdev->pm.dpm.boot_ps = rps;
  4101. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4102. rdev->pm.dpm.uvd_ps = rps;
  4103. }
  4104. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4105. struct radeon_ps *rps, int index,
  4106. union pplib_clock_info *clock_info)
  4107. {
  4108. struct ci_power_info *pi = ci_get_pi(rdev);
  4109. struct ci_ps *ps = ci_get_ps(rps);
  4110. struct ci_pl *pl = &ps->performance_levels[index];
  4111. ps->performance_level_count = index + 1;
  4112. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4113. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4114. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4115. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4116. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4117. pi->sys_pcie_mask,
  4118. pi->vbios_boot_state.pcie_gen_bootup_value,
  4119. clock_info->ci.ucPCIEGen);
  4120. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4121. pi->vbios_boot_state.pcie_lane_bootup_value,
  4122. le16_to_cpu(clock_info->ci.usPCIELane));
  4123. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4124. pi->acpi_pcie_gen = pl->pcie_gen;
  4125. }
  4126. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4127. pi->ulv.supported = true;
  4128. pi->ulv.pl = *pl;
  4129. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4130. }
  4131. /* patch up boot state */
  4132. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4133. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4134. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4135. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4136. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4137. }
  4138. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4139. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4140. pi->use_pcie_powersaving_levels = true;
  4141. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4142. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4143. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4144. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4145. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4146. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4147. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4148. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4149. break;
  4150. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4151. pi->use_pcie_performance_levels = true;
  4152. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4153. pi->pcie_gen_performance.max = pl->pcie_gen;
  4154. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4155. pi->pcie_gen_performance.min = pl->pcie_gen;
  4156. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4157. pi->pcie_lane_performance.max = pl->pcie_lane;
  4158. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4159. pi->pcie_lane_performance.min = pl->pcie_lane;
  4160. break;
  4161. default:
  4162. break;
  4163. }
  4164. }
  4165. static int ci_parse_power_table(struct radeon_device *rdev)
  4166. {
  4167. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4168. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4169. union pplib_power_state *power_state;
  4170. int i, j, k, non_clock_array_index, clock_array_index;
  4171. union pplib_clock_info *clock_info;
  4172. struct _StateArray *state_array;
  4173. struct _ClockInfoArray *clock_info_array;
  4174. struct _NonClockInfoArray *non_clock_info_array;
  4175. union power_info *power_info;
  4176. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4177. u16 data_offset;
  4178. u8 frev, crev;
  4179. u8 *power_state_offset;
  4180. struct ci_ps *ps;
  4181. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4182. &frev, &crev, &data_offset))
  4183. return -EINVAL;
  4184. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4185. state_array = (struct _StateArray *)
  4186. (mode_info->atom_context->bios + data_offset +
  4187. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4188. clock_info_array = (struct _ClockInfoArray *)
  4189. (mode_info->atom_context->bios + data_offset +
  4190. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4191. non_clock_info_array = (struct _NonClockInfoArray *)
  4192. (mode_info->atom_context->bios + data_offset +
  4193. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4194. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4195. state_array->ucNumEntries, GFP_KERNEL);
  4196. if (!rdev->pm.dpm.ps)
  4197. return -ENOMEM;
  4198. power_state_offset = (u8 *)state_array->states;
  4199. for (i = 0; i < state_array->ucNumEntries; i++) {
  4200. u8 *idx;
  4201. power_state = (union pplib_power_state *)power_state_offset;
  4202. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4203. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4204. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4205. if (!rdev->pm.power_state[i].clock_info)
  4206. return -EINVAL;
  4207. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4208. if (ps == NULL) {
  4209. kfree(rdev->pm.dpm.ps);
  4210. return -ENOMEM;
  4211. }
  4212. rdev->pm.dpm.ps[i].ps_priv = ps;
  4213. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4214. non_clock_info,
  4215. non_clock_info_array->ucEntrySize);
  4216. k = 0;
  4217. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4218. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4219. clock_array_index = idx[j];
  4220. if (clock_array_index >= clock_info_array->ucNumEntries)
  4221. continue;
  4222. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4223. break;
  4224. clock_info = (union pplib_clock_info *)
  4225. ((u8 *)&clock_info_array->clockInfo[0] +
  4226. (clock_array_index * clock_info_array->ucEntrySize));
  4227. ci_parse_pplib_clock_info(rdev,
  4228. &rdev->pm.dpm.ps[i], k,
  4229. clock_info);
  4230. k++;
  4231. }
  4232. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4233. }
  4234. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4235. /* fill in the vce power states */
  4236. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  4237. u32 sclk, mclk;
  4238. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  4239. clock_info = (union pplib_clock_info *)
  4240. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4241. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4242. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4243. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4244. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4245. rdev->pm.dpm.vce_states[i].sclk = sclk;
  4246. rdev->pm.dpm.vce_states[i].mclk = mclk;
  4247. }
  4248. return 0;
  4249. }
  4250. static int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4251. struct ci_vbios_boot_state *boot_state)
  4252. {
  4253. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4254. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4255. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4256. u8 frev, crev;
  4257. u16 data_offset;
  4258. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4259. &frev, &crev, &data_offset)) {
  4260. firmware_info =
  4261. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4262. data_offset);
  4263. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4264. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4265. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4266. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4267. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4268. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4269. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4270. return 0;
  4271. }
  4272. return -EINVAL;
  4273. }
  4274. void ci_dpm_fini(struct radeon_device *rdev)
  4275. {
  4276. int i;
  4277. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4278. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4279. }
  4280. kfree(rdev->pm.dpm.ps);
  4281. kfree(rdev->pm.dpm.priv);
  4282. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4283. r600_free_extended_power_table(rdev);
  4284. }
  4285. int ci_dpm_init(struct radeon_device *rdev)
  4286. {
  4287. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4288. u16 data_offset, size;
  4289. u8 frev, crev;
  4290. struct ci_power_info *pi;
  4291. int ret;
  4292. u32 mask;
  4293. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4294. if (pi == NULL)
  4295. return -ENOMEM;
  4296. rdev->pm.dpm.priv = pi;
  4297. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4298. if (ret)
  4299. pi->sys_pcie_mask = 0;
  4300. else
  4301. pi->sys_pcie_mask = mask;
  4302. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4303. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4304. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4305. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4306. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4307. pi->pcie_lane_performance.max = 0;
  4308. pi->pcie_lane_performance.min = 16;
  4309. pi->pcie_lane_powersaving.max = 0;
  4310. pi->pcie_lane_powersaving.min = 16;
  4311. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4312. if (ret) {
  4313. ci_dpm_fini(rdev);
  4314. return ret;
  4315. }
  4316. ret = r600_get_platform_caps(rdev);
  4317. if (ret) {
  4318. ci_dpm_fini(rdev);
  4319. return ret;
  4320. }
  4321. ret = r600_parse_extended_power_table(rdev);
  4322. if (ret) {
  4323. ci_dpm_fini(rdev);
  4324. return ret;
  4325. }
  4326. ret = ci_parse_power_table(rdev);
  4327. if (ret) {
  4328. ci_dpm_fini(rdev);
  4329. return ret;
  4330. }
  4331. pi->dll_default_on = false;
  4332. pi->sram_end = SMC_RAM_END;
  4333. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4334. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4335. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4336. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4337. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4338. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4339. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4340. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4341. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4342. pi->sclk_dpm_key_disabled = 0;
  4343. pi->mclk_dpm_key_disabled = 0;
  4344. pi->pcie_dpm_key_disabled = 0;
  4345. /* mclk dpm is unstable on some R7 260X cards with the old mc ucode */
  4346. if ((rdev->pdev->device == 0x6658) &&
  4347. (rdev->mc_fw->size == (BONAIRE_MC_UCODE_SIZE * 4))) {
  4348. pi->mclk_dpm_key_disabled = 1;
  4349. }
  4350. pi->caps_sclk_ds = true;
  4351. pi->mclk_strobe_mode_threshold = 40000;
  4352. pi->mclk_stutter_mode_threshold = 40000;
  4353. pi->mclk_edc_enable_threshold = 40000;
  4354. pi->mclk_edc_wr_enable_threshold = 40000;
  4355. ci_initialize_powertune_defaults(rdev);
  4356. pi->caps_fps = false;
  4357. pi->caps_sclk_throttle_low_notification = false;
  4358. pi->caps_uvd_dpm = true;
  4359. pi->caps_vce_dpm = true;
  4360. ci_get_leakage_voltages(rdev);
  4361. ci_patch_dependency_tables_with_leakage(rdev);
  4362. ci_set_private_data_variables_based_on_pptable(rdev);
  4363. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4364. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4365. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4366. ci_dpm_fini(rdev);
  4367. return -ENOMEM;
  4368. }
  4369. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4370. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4371. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4372. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4373. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4374. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4375. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4376. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4377. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4378. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4379. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4380. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4381. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4382. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4383. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4384. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4385. if (rdev->family == CHIP_HAWAII) {
  4386. pi->thermal_temp_setting.temperature_low = 94500;
  4387. pi->thermal_temp_setting.temperature_high = 95000;
  4388. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4389. } else {
  4390. pi->thermal_temp_setting.temperature_low = 99500;
  4391. pi->thermal_temp_setting.temperature_high = 100000;
  4392. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4393. }
  4394. pi->uvd_enabled = false;
  4395. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4396. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4397. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4398. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4399. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4400. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4401. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4402. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4403. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4404. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4405. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4406. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4407. else
  4408. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4409. }
  4410. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4411. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4412. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4413. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4414. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4415. else
  4416. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4417. }
  4418. pi->vddc_phase_shed_control = true;
  4419. #if defined(CONFIG_ACPI)
  4420. pi->pcie_performance_request =
  4421. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4422. #else
  4423. pi->pcie_performance_request = false;
  4424. #endif
  4425. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4426. &frev, &crev, &data_offset)) {
  4427. pi->caps_sclk_ss_support = true;
  4428. pi->caps_mclk_ss_support = true;
  4429. pi->dynamic_ss = true;
  4430. } else {
  4431. pi->caps_sclk_ss_support = false;
  4432. pi->caps_mclk_ss_support = false;
  4433. pi->dynamic_ss = true;
  4434. }
  4435. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4436. pi->thermal_protection = true;
  4437. else
  4438. pi->thermal_protection = false;
  4439. pi->caps_dynamic_ac_timing = true;
  4440. pi->uvd_power_gated = false;
  4441. /* make sure dc limits are valid */
  4442. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4443. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4444. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4445. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4446. return 0;
  4447. }
  4448. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4449. struct seq_file *m)
  4450. {
  4451. u32 sclk = ci_get_average_sclk_freq(rdev);
  4452. u32 mclk = ci_get_average_mclk_freq(rdev);
  4453. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4454. sclk, mclk);
  4455. }
  4456. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4457. struct radeon_ps *rps)
  4458. {
  4459. struct ci_ps *ps = ci_get_ps(rps);
  4460. struct ci_pl *pl;
  4461. int i;
  4462. r600_dpm_print_class_info(rps->class, rps->class2);
  4463. r600_dpm_print_cap_info(rps->caps);
  4464. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4465. for (i = 0; i < ps->performance_level_count; i++) {
  4466. pl = &ps->performance_levels[i];
  4467. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4468. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4469. }
  4470. r600_dpm_print_ps_status(rdev, rps);
  4471. }
  4472. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4473. {
  4474. struct ci_power_info *pi = ci_get_pi(rdev);
  4475. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4476. if (low)
  4477. return requested_state->performance_levels[0].sclk;
  4478. else
  4479. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4480. }
  4481. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4482. {
  4483. struct ci_power_info *pi = ci_get_pi(rdev);
  4484. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4485. if (low)
  4486. return requested_state->performance_levels[0].mclk;
  4487. else
  4488. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4489. }