atombios_i2c.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include <drm/radeon_drm.h>
  27. #include "radeon.h"
  28. #include "atom.h"
  29. #define TARGET_HW_I2C_CLOCK 50
  30. /* these are a limitation of ProcessI2cChannelTransaction not the hw */
  31. #define ATOM_MAX_HW_I2C_WRITE 3
  32. #define ATOM_MAX_HW_I2C_READ 255
  33. static int radeon_process_i2c_ch(struct radeon_i2c_chan *chan,
  34. u8 slave_addr, u8 flags,
  35. u8 *buf, u8 num)
  36. {
  37. struct drm_device *dev = chan->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION args;
  40. int index = GetIndexIntoMasterTable(COMMAND, ProcessI2cChannelTransaction);
  41. unsigned char *base;
  42. u16 out = cpu_to_le16(0);
  43. int r = 0;
  44. memset(&args, 0, sizeof(args));
  45. mutex_lock(&chan->mutex);
  46. base = (unsigned char *)rdev->mode_info.atom_context->scratch;
  47. if (flags & HW_I2C_WRITE) {
  48. if (num > ATOM_MAX_HW_I2C_WRITE) {
  49. DRM_ERROR("hw i2c: tried to write too many bytes (%d vs 3)\n", num);
  50. r = -EINVAL;
  51. goto done;
  52. }
  53. if (buf == NULL)
  54. args.ucRegIndex = 0;
  55. else
  56. args.ucRegIndex = buf[0];
  57. if (num)
  58. num--;
  59. if (num)
  60. memcpy(&out, &buf[1], num);
  61. args.lpI2CDataOut = cpu_to_le16(out);
  62. } else {
  63. if (num > ATOM_MAX_HW_I2C_READ) {
  64. DRM_ERROR("hw i2c: tried to read too many bytes (%d vs 255)\n", num);
  65. r = -EINVAL;
  66. goto done;
  67. }
  68. args.ucRegIndex = 0;
  69. args.lpI2CDataOut = 0;
  70. }
  71. args.ucFlag = flags;
  72. args.ucI2CSpeed = TARGET_HW_I2C_CLOCK;
  73. args.ucTransBytes = num;
  74. args.ucSlaveAddr = slave_addr << 1;
  75. args.ucLineNumber = chan->rec.i2c_id;
  76. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  77. /* error */
  78. if (args.ucStatus != HW_ASSISTED_I2C_STATUS_SUCCESS) {
  79. DRM_DEBUG_KMS("hw_i2c error\n");
  80. r = -EIO;
  81. goto done;
  82. }
  83. if (!(flags & HW_I2C_WRITE))
  84. radeon_atom_copy_swap(buf, base, num, false);
  85. done:
  86. mutex_unlock(&chan->mutex);
  87. return r;
  88. }
  89. int radeon_atom_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  90. struct i2c_msg *msgs, int num)
  91. {
  92. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  93. struct i2c_msg *p;
  94. int i, remaining, current_count, buffer_offset, max_bytes, ret;
  95. u8 flags;
  96. /* check for bus probe */
  97. p = &msgs[0];
  98. if ((num == 1) && (p->len == 0)) {
  99. ret = radeon_process_i2c_ch(i2c,
  100. p->addr, HW_I2C_WRITE,
  101. NULL, 0);
  102. if (ret)
  103. return ret;
  104. else
  105. return num;
  106. }
  107. for (i = 0; i < num; i++) {
  108. p = &msgs[i];
  109. remaining = p->len;
  110. buffer_offset = 0;
  111. /* max_bytes are a limitation of ProcessI2cChannelTransaction not the hw */
  112. if (p->flags & I2C_M_RD) {
  113. max_bytes = ATOM_MAX_HW_I2C_READ;
  114. flags = HW_I2C_READ;
  115. } else {
  116. max_bytes = ATOM_MAX_HW_I2C_WRITE;
  117. flags = HW_I2C_WRITE;
  118. }
  119. while (remaining) {
  120. if (remaining > max_bytes)
  121. current_count = max_bytes;
  122. else
  123. current_count = remaining;
  124. ret = radeon_process_i2c_ch(i2c,
  125. p->addr, flags,
  126. &p->buf[buffer_offset], current_count);
  127. if (ret)
  128. return ret;
  129. remaining -= current_count;
  130. buffer_offset += current_count;
  131. }
  132. }
  133. return num;
  134. }
  135. u32 radeon_atom_hw_i2c_func(struct i2c_adapter *adap)
  136. {
  137. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  138. }