atombios_encoders.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. char bl_name[16];
  160. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  161. * so don't register a backlight device
  162. */
  163. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  164. (rdev->pdev->device == 0x6741))
  165. return;
  166. if (!radeon_encoder->enc_priv)
  167. return;
  168. if (!rdev->is_atom_bios)
  169. return;
  170. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  171. return;
  172. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  173. if (!pdata) {
  174. DRM_ERROR("Memory allocation failed\n");
  175. goto error;
  176. }
  177. memset(&props, 0, sizeof(props));
  178. props.max_brightness = RADEON_MAX_BL_LEVEL;
  179. props.type = BACKLIGHT_RAW;
  180. snprintf(bl_name, sizeof(bl_name),
  181. "radeon_bl%d", dev->primary->index);
  182. bd = backlight_device_register(bl_name, drm_connector->kdev,
  183. pdata, &radeon_atom_backlight_ops, &props);
  184. if (IS_ERR(bd)) {
  185. DRM_ERROR("Backlight registration failed\n");
  186. goto error;
  187. }
  188. pdata->encoder = radeon_encoder;
  189. dig = radeon_encoder->enc_priv;
  190. dig->bl_dev = bd;
  191. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  192. /* Set a reasonable default here if the level is 0 otherwise
  193. * fbdev will attempt to turn the backlight on after console
  194. * unblanking and it will try and restore 0 which turns the backlight
  195. * off again.
  196. */
  197. if (bd->props.brightness == 0)
  198. bd->props.brightness = RADEON_MAX_BL_LEVEL;
  199. bd->props.power = FB_BLANK_UNBLANK;
  200. backlight_update_status(bd);
  201. DRM_INFO("radeon atom DIG backlight initialized\n");
  202. return;
  203. error:
  204. kfree(pdata);
  205. return;
  206. }
  207. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  208. {
  209. struct drm_device *dev = radeon_encoder->base.dev;
  210. struct radeon_device *rdev = dev->dev_private;
  211. struct backlight_device *bd = NULL;
  212. struct radeon_encoder_atom_dig *dig;
  213. if (!radeon_encoder->enc_priv)
  214. return;
  215. if (!rdev->is_atom_bios)
  216. return;
  217. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  218. return;
  219. dig = radeon_encoder->enc_priv;
  220. bd = dig->bl_dev;
  221. dig->bl_dev = NULL;
  222. if (bd) {
  223. struct radeon_legacy_backlight_privdata *pdata;
  224. pdata = bl_get_data(bd);
  225. backlight_device_unregister(bd);
  226. kfree(pdata);
  227. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  228. }
  229. }
  230. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  231. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  232. {
  233. }
  234. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  235. {
  236. }
  237. #endif
  238. /* evil but including atombios.h is much worse */
  239. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  240. struct drm_display_mode *mode);
  241. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  242. {
  243. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  244. switch (radeon_encoder->encoder_id) {
  245. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  246. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  247. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  248. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  249. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  250. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  251. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  252. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  253. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  254. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  255. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  256. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  257. return true;
  258. default:
  259. return false;
  260. }
  261. }
  262. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  263. const struct drm_display_mode *mode,
  264. struct drm_display_mode *adjusted_mode)
  265. {
  266. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  267. struct drm_device *dev = encoder->dev;
  268. struct radeon_device *rdev = dev->dev_private;
  269. /* set the active encoder to connector routing */
  270. radeon_encoder_set_active_device(encoder);
  271. drm_mode_set_crtcinfo(adjusted_mode, 0);
  272. /* hw bug */
  273. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  274. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  275. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  276. /* get the native mode for LVDS */
  277. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  278. radeon_panel_mode_fixup(encoder, adjusted_mode);
  279. /* get the native mode for TV */
  280. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  281. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  282. if (tv_dac) {
  283. if (tv_dac->tv_std == TV_STD_NTSC ||
  284. tv_dac->tv_std == TV_STD_NTSC_J ||
  285. tv_dac->tv_std == TV_STD_PAL_M)
  286. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  287. else
  288. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  289. }
  290. }
  291. if (ASIC_IS_DCE3(rdev) &&
  292. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  293. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  294. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  295. radeon_dp_set_link_config(connector, adjusted_mode);
  296. }
  297. return true;
  298. }
  299. static void
  300. atombios_dac_setup(struct drm_encoder *encoder, int action)
  301. {
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  305. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  306. int index = 0;
  307. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  308. memset(&args, 0, sizeof(args));
  309. switch (radeon_encoder->encoder_id) {
  310. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  311. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  312. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  313. break;
  314. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  315. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  316. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  317. break;
  318. }
  319. args.ucAction = action;
  320. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  321. args.ucDacStandard = ATOM_DAC1_PS2;
  322. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  323. args.ucDacStandard = ATOM_DAC1_CV;
  324. else {
  325. switch (dac_info->tv_std) {
  326. case TV_STD_PAL:
  327. case TV_STD_PAL_M:
  328. case TV_STD_SCART_PAL:
  329. case TV_STD_SECAM:
  330. case TV_STD_PAL_CN:
  331. args.ucDacStandard = ATOM_DAC1_PAL;
  332. break;
  333. case TV_STD_NTSC:
  334. case TV_STD_NTSC_J:
  335. case TV_STD_PAL_60:
  336. default:
  337. args.ucDacStandard = ATOM_DAC1_NTSC;
  338. break;
  339. }
  340. }
  341. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  342. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  343. }
  344. static void
  345. atombios_tv_setup(struct drm_encoder *encoder, int action)
  346. {
  347. struct drm_device *dev = encoder->dev;
  348. struct radeon_device *rdev = dev->dev_private;
  349. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  350. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  351. int index = 0;
  352. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  353. memset(&args, 0, sizeof(args));
  354. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  355. args.sTVEncoder.ucAction = action;
  356. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  358. else {
  359. switch (dac_info->tv_std) {
  360. case TV_STD_NTSC:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  362. break;
  363. case TV_STD_PAL:
  364. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  365. break;
  366. case TV_STD_PAL_M:
  367. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  368. break;
  369. case TV_STD_PAL_60:
  370. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  371. break;
  372. case TV_STD_NTSC_J:
  373. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  374. break;
  375. case TV_STD_SCART_PAL:
  376. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  377. break;
  378. case TV_STD_SECAM:
  379. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  380. break;
  381. case TV_STD_PAL_CN:
  382. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  383. break;
  384. default:
  385. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  386. break;
  387. }
  388. }
  389. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  390. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  391. }
  392. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  393. {
  394. int bpc = 8;
  395. if (encoder->crtc) {
  396. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  397. bpc = radeon_crtc->bpc;
  398. }
  399. switch (bpc) {
  400. case 0:
  401. return PANEL_BPC_UNDEFINE;
  402. case 6:
  403. return PANEL_6BIT_PER_COLOR;
  404. case 8:
  405. default:
  406. return PANEL_8BIT_PER_COLOR;
  407. case 10:
  408. return PANEL_10BIT_PER_COLOR;
  409. case 12:
  410. return PANEL_12BIT_PER_COLOR;
  411. case 16:
  412. return PANEL_16BIT_PER_COLOR;
  413. }
  414. }
  415. union dvo_encoder_control {
  416. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  417. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  418. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  419. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  420. };
  421. void
  422. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  423. {
  424. struct drm_device *dev = encoder->dev;
  425. struct radeon_device *rdev = dev->dev_private;
  426. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  427. union dvo_encoder_control args;
  428. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  429. uint8_t frev, crev;
  430. memset(&args, 0, sizeof(args));
  431. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  432. return;
  433. /* some R4xx chips have the wrong frev */
  434. if (rdev->family <= CHIP_RV410)
  435. frev = 1;
  436. switch (frev) {
  437. case 1:
  438. switch (crev) {
  439. case 1:
  440. /* R4xx, R5xx */
  441. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  442. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  443. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  444. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  445. break;
  446. case 2:
  447. /* RS600/690/740 */
  448. args.dvo.sDVOEncoder.ucAction = action;
  449. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  450. /* DFP1, CRT1, TV1 depending on the type of port */
  451. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  452. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  453. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  454. break;
  455. case 3:
  456. /* R6xx */
  457. args.dvo_v3.ucAction = action;
  458. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  460. break;
  461. case 4:
  462. /* DCE8 */
  463. args.dvo_v4.ucAction = action;
  464. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  465. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  466. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  467. break;
  468. default:
  469. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  470. break;
  471. }
  472. break;
  473. default:
  474. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  475. break;
  476. }
  477. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  478. }
  479. union lvds_encoder_control {
  480. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  481. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  482. };
  483. void
  484. atombios_digital_setup(struct drm_encoder *encoder, int action)
  485. {
  486. struct drm_device *dev = encoder->dev;
  487. struct radeon_device *rdev = dev->dev_private;
  488. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  489. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  490. union lvds_encoder_control args;
  491. int index = 0;
  492. int hdmi_detected = 0;
  493. uint8_t frev, crev;
  494. if (!dig)
  495. return;
  496. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  497. hdmi_detected = 1;
  498. memset(&args, 0, sizeof(args));
  499. switch (radeon_encoder->encoder_id) {
  500. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  501. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  502. break;
  503. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  504. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  505. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  506. break;
  507. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  508. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  509. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  510. else
  511. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  512. break;
  513. }
  514. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  515. return;
  516. switch (frev) {
  517. case 1:
  518. case 2:
  519. switch (crev) {
  520. case 1:
  521. args.v1.ucMisc = 0;
  522. args.v1.ucAction = action;
  523. if (hdmi_detected)
  524. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  525. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  526. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  527. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  528. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  529. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  530. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  531. } else {
  532. if (dig->linkb)
  533. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  534. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  535. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  536. /*if (pScrn->rgbBits == 8) */
  537. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  538. }
  539. break;
  540. case 2:
  541. case 3:
  542. args.v2.ucMisc = 0;
  543. args.v2.ucAction = action;
  544. if (crev == 3) {
  545. if (dig->coherent_mode)
  546. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  547. }
  548. if (hdmi_detected)
  549. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  550. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  551. args.v2.ucTruncate = 0;
  552. args.v2.ucSpatial = 0;
  553. args.v2.ucTemporal = 0;
  554. args.v2.ucFRC = 0;
  555. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  556. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  557. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  558. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  559. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  560. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  561. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  562. }
  563. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  564. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  565. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  566. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  567. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  568. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  569. }
  570. } else {
  571. if (dig->linkb)
  572. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  573. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  574. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  575. }
  576. break;
  577. default:
  578. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  579. break;
  580. }
  581. break;
  582. default:
  583. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  584. break;
  585. }
  586. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  587. }
  588. int
  589. atombios_get_encoder_mode(struct drm_encoder *encoder)
  590. {
  591. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  592. struct drm_connector *connector;
  593. struct radeon_connector *radeon_connector;
  594. struct radeon_connector_atom_dig *dig_connector;
  595. /* dp bridges are always DP */
  596. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  597. return ATOM_ENCODER_MODE_DP;
  598. /* DVO is always DVO */
  599. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  600. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  601. return ATOM_ENCODER_MODE_DVO;
  602. connector = radeon_get_connector_for_encoder(encoder);
  603. /* if we don't have an active device yet, just use one of
  604. * the connectors tied to the encoder.
  605. */
  606. if (!connector)
  607. connector = radeon_get_connector_for_encoder_init(encoder);
  608. radeon_connector = to_radeon_connector(connector);
  609. switch (connector->connector_type) {
  610. case DRM_MODE_CONNECTOR_DVII:
  611. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  612. if (radeon_audio != 0) {
  613. if (radeon_connector->use_digital &&
  614. (radeon_connector->audio == RADEON_AUDIO_ENABLE))
  615. return ATOM_ENCODER_MODE_HDMI;
  616. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  617. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  618. return ATOM_ENCODER_MODE_HDMI;
  619. else if (radeon_connector->use_digital)
  620. return ATOM_ENCODER_MODE_DVI;
  621. else
  622. return ATOM_ENCODER_MODE_CRT;
  623. } else if (radeon_connector->use_digital) {
  624. return ATOM_ENCODER_MODE_DVI;
  625. } else {
  626. return ATOM_ENCODER_MODE_CRT;
  627. }
  628. break;
  629. case DRM_MODE_CONNECTOR_DVID:
  630. case DRM_MODE_CONNECTOR_HDMIA:
  631. default:
  632. if (radeon_audio != 0) {
  633. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  634. return ATOM_ENCODER_MODE_HDMI;
  635. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  636. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  637. return ATOM_ENCODER_MODE_HDMI;
  638. else
  639. return ATOM_ENCODER_MODE_DVI;
  640. } else {
  641. return ATOM_ENCODER_MODE_DVI;
  642. }
  643. break;
  644. case DRM_MODE_CONNECTOR_LVDS:
  645. return ATOM_ENCODER_MODE_LVDS;
  646. break;
  647. case DRM_MODE_CONNECTOR_DisplayPort:
  648. dig_connector = radeon_connector->con_priv;
  649. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  650. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  651. return ATOM_ENCODER_MODE_DP;
  652. } else if (radeon_audio != 0) {
  653. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  654. return ATOM_ENCODER_MODE_HDMI;
  655. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  656. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  657. return ATOM_ENCODER_MODE_HDMI;
  658. else
  659. return ATOM_ENCODER_MODE_DVI;
  660. } else {
  661. return ATOM_ENCODER_MODE_DVI;
  662. }
  663. break;
  664. case DRM_MODE_CONNECTOR_eDP:
  665. return ATOM_ENCODER_MODE_DP;
  666. case DRM_MODE_CONNECTOR_DVIA:
  667. case DRM_MODE_CONNECTOR_VGA:
  668. return ATOM_ENCODER_MODE_CRT;
  669. break;
  670. case DRM_MODE_CONNECTOR_Composite:
  671. case DRM_MODE_CONNECTOR_SVIDEO:
  672. case DRM_MODE_CONNECTOR_9PinDIN:
  673. /* fix me */
  674. return ATOM_ENCODER_MODE_TV;
  675. /*return ATOM_ENCODER_MODE_CV;*/
  676. break;
  677. }
  678. }
  679. /*
  680. * DIG Encoder/Transmitter Setup
  681. *
  682. * DCE 3.0/3.1
  683. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  684. * Supports up to 3 digital outputs
  685. * - 2 DIG encoder blocks.
  686. * DIG1 can drive UNIPHY link A or link B
  687. * DIG2 can drive UNIPHY link B or LVTMA
  688. *
  689. * DCE 3.2
  690. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  691. * Supports up to 5 digital outputs
  692. * - 2 DIG encoder blocks.
  693. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  694. *
  695. * DCE 4.0/5.0/6.0
  696. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  697. * Supports up to 6 digital outputs
  698. * - 6 DIG encoder blocks.
  699. * - DIG to PHY mapping is hardcoded
  700. * DIG1 drives UNIPHY0 link A, A+B
  701. * DIG2 drives UNIPHY0 link B
  702. * DIG3 drives UNIPHY1 link A, A+B
  703. * DIG4 drives UNIPHY1 link B
  704. * DIG5 drives UNIPHY2 link A, A+B
  705. * DIG6 drives UNIPHY2 link B
  706. *
  707. * DCE 4.1
  708. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  709. * Supports up to 6 digital outputs
  710. * - 2 DIG encoder blocks.
  711. * llano
  712. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  713. * ontario
  714. * DIG1 drives UNIPHY0/1/2 link A
  715. * DIG2 drives UNIPHY0/1/2 link B
  716. *
  717. * Routing
  718. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  719. * Examples:
  720. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  721. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  722. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  723. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  724. */
  725. union dig_encoder_control {
  726. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  727. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  728. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  729. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  730. };
  731. void
  732. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  733. {
  734. struct drm_device *dev = encoder->dev;
  735. struct radeon_device *rdev = dev->dev_private;
  736. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  737. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  738. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  739. union dig_encoder_control args;
  740. int index = 0;
  741. uint8_t frev, crev;
  742. int dp_clock = 0;
  743. int dp_lane_count = 0;
  744. int hpd_id = RADEON_HPD_NONE;
  745. if (connector) {
  746. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  747. struct radeon_connector_atom_dig *dig_connector =
  748. radeon_connector->con_priv;
  749. dp_clock = dig_connector->dp_clock;
  750. dp_lane_count = dig_connector->dp_lane_count;
  751. hpd_id = radeon_connector->hpd.hpd;
  752. }
  753. /* no dig encoder assigned */
  754. if (dig->dig_encoder == -1)
  755. return;
  756. memset(&args, 0, sizeof(args));
  757. if (ASIC_IS_DCE4(rdev))
  758. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  759. else {
  760. if (dig->dig_encoder)
  761. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  762. else
  763. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  764. }
  765. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  766. return;
  767. switch (frev) {
  768. case 1:
  769. switch (crev) {
  770. case 1:
  771. args.v1.ucAction = action;
  772. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  773. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  774. args.v3.ucPanelMode = panel_mode;
  775. else
  776. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  777. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  778. args.v1.ucLaneNum = dp_lane_count;
  779. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  780. args.v1.ucLaneNum = 8;
  781. else
  782. args.v1.ucLaneNum = 4;
  783. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  784. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  785. switch (radeon_encoder->encoder_id) {
  786. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  787. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  788. break;
  789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  790. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  791. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  792. break;
  793. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  794. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  795. break;
  796. }
  797. if (dig->linkb)
  798. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  799. else
  800. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  801. break;
  802. case 2:
  803. case 3:
  804. args.v3.ucAction = action;
  805. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  806. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  807. args.v3.ucPanelMode = panel_mode;
  808. else
  809. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  810. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  811. args.v3.ucLaneNum = dp_lane_count;
  812. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  813. args.v3.ucLaneNum = 8;
  814. else
  815. args.v3.ucLaneNum = 4;
  816. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  817. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  818. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  819. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  820. break;
  821. case 4:
  822. args.v4.ucAction = action;
  823. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  824. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  825. args.v4.ucPanelMode = panel_mode;
  826. else
  827. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  828. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  829. args.v4.ucLaneNum = dp_lane_count;
  830. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  831. args.v4.ucLaneNum = 8;
  832. else
  833. args.v4.ucLaneNum = 4;
  834. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  835. if (dp_clock == 540000)
  836. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  837. else if (dp_clock == 324000)
  838. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  839. else if (dp_clock == 270000)
  840. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  841. else
  842. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  843. }
  844. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  845. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  846. if (hpd_id == RADEON_HPD_NONE)
  847. args.v4.ucHPD_ID = 0;
  848. else
  849. args.v4.ucHPD_ID = hpd_id + 1;
  850. break;
  851. default:
  852. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  853. break;
  854. }
  855. break;
  856. default:
  857. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  858. break;
  859. }
  860. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  861. }
  862. union dig_transmitter_control {
  863. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  864. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  865. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  866. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  867. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  868. };
  869. void
  870. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  871. {
  872. struct drm_device *dev = encoder->dev;
  873. struct radeon_device *rdev = dev->dev_private;
  874. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  875. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  876. struct drm_connector *connector;
  877. union dig_transmitter_control args;
  878. int index = 0;
  879. uint8_t frev, crev;
  880. bool is_dp = false;
  881. int pll_id = 0;
  882. int dp_clock = 0;
  883. int dp_lane_count = 0;
  884. int connector_object_id = 0;
  885. int igp_lane_info = 0;
  886. int dig_encoder = dig->dig_encoder;
  887. int hpd_id = RADEON_HPD_NONE;
  888. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  889. connector = radeon_get_connector_for_encoder_init(encoder);
  890. /* just needed to avoid bailing in the encoder check. the encoder
  891. * isn't used for init
  892. */
  893. dig_encoder = 0;
  894. } else
  895. connector = radeon_get_connector_for_encoder(encoder);
  896. if (connector) {
  897. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  898. struct radeon_connector_atom_dig *dig_connector =
  899. radeon_connector->con_priv;
  900. hpd_id = radeon_connector->hpd.hpd;
  901. dp_clock = dig_connector->dp_clock;
  902. dp_lane_count = dig_connector->dp_lane_count;
  903. connector_object_id =
  904. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  905. igp_lane_info = dig_connector->igp_lane_info;
  906. }
  907. if (encoder->crtc) {
  908. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  909. pll_id = radeon_crtc->pll_id;
  910. }
  911. /* no dig encoder assigned */
  912. if (dig_encoder == -1)
  913. return;
  914. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  915. is_dp = true;
  916. memset(&args, 0, sizeof(args));
  917. switch (radeon_encoder->encoder_id) {
  918. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  919. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  920. break;
  921. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  922. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  923. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  924. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  925. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  926. break;
  927. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  928. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  929. break;
  930. }
  931. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  932. return;
  933. switch (frev) {
  934. case 1:
  935. switch (crev) {
  936. case 1:
  937. args.v1.ucAction = action;
  938. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  939. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  940. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  941. args.v1.asMode.ucLaneSel = lane_num;
  942. args.v1.asMode.ucLaneSet = lane_set;
  943. } else {
  944. if (is_dp)
  945. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  946. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  947. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  948. else
  949. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  950. }
  951. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  952. if (dig_encoder)
  953. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  954. else
  955. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  956. if ((rdev->flags & RADEON_IS_IGP) &&
  957. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  958. if (is_dp ||
  959. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  960. if (igp_lane_info & 0x1)
  961. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  962. else if (igp_lane_info & 0x2)
  963. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  964. else if (igp_lane_info & 0x4)
  965. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  966. else if (igp_lane_info & 0x8)
  967. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  968. } else {
  969. if (igp_lane_info & 0x3)
  970. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  971. else if (igp_lane_info & 0xc)
  972. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  973. }
  974. }
  975. if (dig->linkb)
  976. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  977. else
  978. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  979. if (is_dp)
  980. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  981. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  982. if (dig->coherent_mode)
  983. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  984. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  985. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  986. }
  987. break;
  988. case 2:
  989. args.v2.ucAction = action;
  990. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  991. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  992. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  993. args.v2.asMode.ucLaneSel = lane_num;
  994. args.v2.asMode.ucLaneSet = lane_set;
  995. } else {
  996. if (is_dp)
  997. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  998. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  999. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1000. else
  1001. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1002. }
  1003. args.v2.acConfig.ucEncoderSel = dig_encoder;
  1004. if (dig->linkb)
  1005. args.v2.acConfig.ucLinkSel = 1;
  1006. switch (radeon_encoder->encoder_id) {
  1007. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1008. args.v2.acConfig.ucTransmitterSel = 0;
  1009. break;
  1010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1011. args.v2.acConfig.ucTransmitterSel = 1;
  1012. break;
  1013. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1014. args.v2.acConfig.ucTransmitterSel = 2;
  1015. break;
  1016. }
  1017. if (is_dp) {
  1018. args.v2.acConfig.fCoherentMode = 1;
  1019. args.v2.acConfig.fDPConnector = 1;
  1020. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1021. if (dig->coherent_mode)
  1022. args.v2.acConfig.fCoherentMode = 1;
  1023. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1024. args.v2.acConfig.fDualLinkConnector = 1;
  1025. }
  1026. break;
  1027. case 3:
  1028. args.v3.ucAction = action;
  1029. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1030. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1031. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1032. args.v3.asMode.ucLaneSel = lane_num;
  1033. args.v3.asMode.ucLaneSet = lane_set;
  1034. } else {
  1035. if (is_dp)
  1036. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1037. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1038. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1039. else
  1040. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1041. }
  1042. if (is_dp)
  1043. args.v3.ucLaneNum = dp_lane_count;
  1044. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1045. args.v3.ucLaneNum = 8;
  1046. else
  1047. args.v3.ucLaneNum = 4;
  1048. if (dig->linkb)
  1049. args.v3.acConfig.ucLinkSel = 1;
  1050. if (dig_encoder & 1)
  1051. args.v3.acConfig.ucEncoderSel = 1;
  1052. /* Select the PLL for the PHY
  1053. * DP PHY should be clocked from external src if there is
  1054. * one.
  1055. */
  1056. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1057. if (is_dp && rdev->clock.dp_extclk)
  1058. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1059. else
  1060. args.v3.acConfig.ucRefClkSource = pll_id;
  1061. switch (radeon_encoder->encoder_id) {
  1062. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1063. args.v3.acConfig.ucTransmitterSel = 0;
  1064. break;
  1065. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1066. args.v3.acConfig.ucTransmitterSel = 1;
  1067. break;
  1068. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1069. args.v3.acConfig.ucTransmitterSel = 2;
  1070. break;
  1071. }
  1072. if (is_dp)
  1073. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1074. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1075. if (dig->coherent_mode)
  1076. args.v3.acConfig.fCoherentMode = 1;
  1077. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1078. args.v3.acConfig.fDualLinkConnector = 1;
  1079. }
  1080. break;
  1081. case 4:
  1082. args.v4.ucAction = action;
  1083. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1084. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1085. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1086. args.v4.asMode.ucLaneSel = lane_num;
  1087. args.v4.asMode.ucLaneSet = lane_set;
  1088. } else {
  1089. if (is_dp)
  1090. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1091. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1092. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1093. else
  1094. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1095. }
  1096. if (is_dp)
  1097. args.v4.ucLaneNum = dp_lane_count;
  1098. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1099. args.v4.ucLaneNum = 8;
  1100. else
  1101. args.v4.ucLaneNum = 4;
  1102. if (dig->linkb)
  1103. args.v4.acConfig.ucLinkSel = 1;
  1104. if (dig_encoder & 1)
  1105. args.v4.acConfig.ucEncoderSel = 1;
  1106. /* Select the PLL for the PHY
  1107. * DP PHY should be clocked from external src if there is
  1108. * one.
  1109. */
  1110. /* On DCE5 DCPLL usually generates the DP ref clock */
  1111. if (is_dp) {
  1112. if (rdev->clock.dp_extclk)
  1113. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1114. else
  1115. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1116. } else
  1117. args.v4.acConfig.ucRefClkSource = pll_id;
  1118. switch (radeon_encoder->encoder_id) {
  1119. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1120. args.v4.acConfig.ucTransmitterSel = 0;
  1121. break;
  1122. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1123. args.v4.acConfig.ucTransmitterSel = 1;
  1124. break;
  1125. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1126. args.v4.acConfig.ucTransmitterSel = 2;
  1127. break;
  1128. }
  1129. if (is_dp)
  1130. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1131. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1132. if (dig->coherent_mode)
  1133. args.v4.acConfig.fCoherentMode = 1;
  1134. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1135. args.v4.acConfig.fDualLinkConnector = 1;
  1136. }
  1137. break;
  1138. case 5:
  1139. args.v5.ucAction = action;
  1140. if (is_dp)
  1141. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1142. else
  1143. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1144. switch (radeon_encoder->encoder_id) {
  1145. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1146. if (dig->linkb)
  1147. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1148. else
  1149. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1150. break;
  1151. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1152. if (dig->linkb)
  1153. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1154. else
  1155. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1156. break;
  1157. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1158. if (dig->linkb)
  1159. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1160. else
  1161. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1162. break;
  1163. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1164. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1165. break;
  1166. }
  1167. if (is_dp)
  1168. args.v5.ucLaneNum = dp_lane_count;
  1169. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1170. args.v5.ucLaneNum = 8;
  1171. else
  1172. args.v5.ucLaneNum = 4;
  1173. args.v5.ucConnObjId = connector_object_id;
  1174. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1175. if (is_dp && rdev->clock.dp_extclk)
  1176. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1177. else
  1178. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1179. if (is_dp)
  1180. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1181. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1182. if (dig->coherent_mode)
  1183. args.v5.asConfig.ucCoherentMode = 1;
  1184. }
  1185. if (hpd_id == RADEON_HPD_NONE)
  1186. args.v5.asConfig.ucHPDSel = 0;
  1187. else
  1188. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1189. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1190. args.v5.ucDPLaneSet = lane_set;
  1191. break;
  1192. default:
  1193. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1194. break;
  1195. }
  1196. break;
  1197. default:
  1198. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1199. break;
  1200. }
  1201. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1202. }
  1203. bool
  1204. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1205. {
  1206. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1207. struct drm_device *dev = radeon_connector->base.dev;
  1208. struct radeon_device *rdev = dev->dev_private;
  1209. union dig_transmitter_control args;
  1210. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1211. uint8_t frev, crev;
  1212. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1213. goto done;
  1214. if (!ASIC_IS_DCE4(rdev))
  1215. goto done;
  1216. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1217. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1218. goto done;
  1219. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1220. goto done;
  1221. memset(&args, 0, sizeof(args));
  1222. args.v1.ucAction = action;
  1223. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1224. /* wait for the panel to power up */
  1225. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1226. int i;
  1227. for (i = 0; i < 300; i++) {
  1228. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1229. return true;
  1230. mdelay(1);
  1231. }
  1232. return false;
  1233. }
  1234. done:
  1235. return true;
  1236. }
  1237. union external_encoder_control {
  1238. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1239. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1240. };
  1241. static void
  1242. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1243. struct drm_encoder *ext_encoder,
  1244. int action)
  1245. {
  1246. struct drm_device *dev = encoder->dev;
  1247. struct radeon_device *rdev = dev->dev_private;
  1248. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1249. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1250. union external_encoder_control args;
  1251. struct drm_connector *connector;
  1252. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1253. u8 frev, crev;
  1254. int dp_clock = 0;
  1255. int dp_lane_count = 0;
  1256. int connector_object_id = 0;
  1257. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1258. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1259. connector = radeon_get_connector_for_encoder_init(encoder);
  1260. else
  1261. connector = radeon_get_connector_for_encoder(encoder);
  1262. if (connector) {
  1263. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1264. struct radeon_connector_atom_dig *dig_connector =
  1265. radeon_connector->con_priv;
  1266. dp_clock = dig_connector->dp_clock;
  1267. dp_lane_count = dig_connector->dp_lane_count;
  1268. connector_object_id =
  1269. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1270. }
  1271. memset(&args, 0, sizeof(args));
  1272. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1273. return;
  1274. switch (frev) {
  1275. case 1:
  1276. /* no params on frev 1 */
  1277. break;
  1278. case 2:
  1279. switch (crev) {
  1280. case 1:
  1281. case 2:
  1282. args.v1.sDigEncoder.ucAction = action;
  1283. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1284. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1285. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1286. if (dp_clock == 270000)
  1287. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1288. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1289. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1290. args.v1.sDigEncoder.ucLaneNum = 8;
  1291. else
  1292. args.v1.sDigEncoder.ucLaneNum = 4;
  1293. break;
  1294. case 3:
  1295. args.v3.sExtEncoder.ucAction = action;
  1296. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1297. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1298. else
  1299. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1300. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1301. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1302. if (dp_clock == 270000)
  1303. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1304. else if (dp_clock == 540000)
  1305. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1306. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1307. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1308. args.v3.sExtEncoder.ucLaneNum = 8;
  1309. else
  1310. args.v3.sExtEncoder.ucLaneNum = 4;
  1311. switch (ext_enum) {
  1312. case GRAPH_OBJECT_ENUM_ID1:
  1313. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1314. break;
  1315. case GRAPH_OBJECT_ENUM_ID2:
  1316. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1317. break;
  1318. case GRAPH_OBJECT_ENUM_ID3:
  1319. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1320. break;
  1321. }
  1322. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1323. break;
  1324. default:
  1325. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1326. return;
  1327. }
  1328. break;
  1329. default:
  1330. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1331. return;
  1332. }
  1333. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1334. }
  1335. static void
  1336. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1337. {
  1338. struct drm_device *dev = encoder->dev;
  1339. struct radeon_device *rdev = dev->dev_private;
  1340. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1341. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1342. ENABLE_YUV_PS_ALLOCATION args;
  1343. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1344. uint32_t temp, reg;
  1345. memset(&args, 0, sizeof(args));
  1346. if (rdev->family >= CHIP_R600)
  1347. reg = R600_BIOS_3_SCRATCH;
  1348. else
  1349. reg = RADEON_BIOS_3_SCRATCH;
  1350. /* XXX: fix up scratch reg handling */
  1351. temp = RREG32(reg);
  1352. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1353. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1354. (radeon_crtc->crtc_id << 18)));
  1355. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1356. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1357. else
  1358. WREG32(reg, 0);
  1359. if (enable)
  1360. args.ucEnable = ATOM_ENABLE;
  1361. args.ucCRTC = radeon_crtc->crtc_id;
  1362. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1363. WREG32(reg, temp);
  1364. }
  1365. static void
  1366. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1367. {
  1368. struct drm_device *dev = encoder->dev;
  1369. struct radeon_device *rdev = dev->dev_private;
  1370. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1371. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1372. int index = 0;
  1373. memset(&args, 0, sizeof(args));
  1374. switch (radeon_encoder->encoder_id) {
  1375. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1376. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1377. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1378. break;
  1379. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1380. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1381. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1382. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1383. break;
  1384. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1385. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1386. break;
  1387. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1388. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1389. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1390. else
  1391. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1392. break;
  1393. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1394. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1395. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1396. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1397. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1398. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1399. else
  1400. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1401. break;
  1402. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1403. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1404. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1405. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1406. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1407. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1408. else
  1409. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1410. break;
  1411. default:
  1412. return;
  1413. }
  1414. switch (mode) {
  1415. case DRM_MODE_DPMS_ON:
  1416. args.ucAction = ATOM_ENABLE;
  1417. /* workaround for DVOOutputControl on some RS690 systems */
  1418. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1419. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1420. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1421. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1422. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1423. } else
  1424. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1425. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1426. args.ucAction = ATOM_LCD_BLON;
  1427. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1428. }
  1429. break;
  1430. case DRM_MODE_DPMS_STANDBY:
  1431. case DRM_MODE_DPMS_SUSPEND:
  1432. case DRM_MODE_DPMS_OFF:
  1433. args.ucAction = ATOM_DISABLE;
  1434. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1435. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1436. args.ucAction = ATOM_LCD_BLOFF;
  1437. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1438. }
  1439. break;
  1440. }
  1441. }
  1442. static void
  1443. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1444. {
  1445. struct drm_device *dev = encoder->dev;
  1446. struct radeon_device *rdev = dev->dev_private;
  1447. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1448. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1449. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1450. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1451. struct radeon_connector *radeon_connector = NULL;
  1452. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1453. bool travis_quirk = false;
  1454. if (connector) {
  1455. radeon_connector = to_radeon_connector(connector);
  1456. radeon_dig_connector = radeon_connector->con_priv;
  1457. if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  1458. ENCODER_OBJECT_ID_TRAVIS) &&
  1459. (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  1460. !ASIC_IS_DCE5(rdev))
  1461. travis_quirk = true;
  1462. }
  1463. switch (mode) {
  1464. case DRM_MODE_DPMS_ON:
  1465. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1466. if (!connector)
  1467. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1468. else
  1469. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1470. /* setup and enable the encoder */
  1471. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1472. atombios_dig_encoder_setup(encoder,
  1473. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1474. dig->panel_mode);
  1475. if (ext_encoder) {
  1476. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1477. atombios_external_encoder_setup(encoder, ext_encoder,
  1478. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1479. }
  1480. } else if (ASIC_IS_DCE4(rdev)) {
  1481. /* setup and enable the encoder */
  1482. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1483. } else {
  1484. /* setup and enable the encoder and transmitter */
  1485. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1486. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1487. }
  1488. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1489. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1490. atombios_set_edp_panel_power(connector,
  1491. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1492. radeon_dig_connector->edp_on = true;
  1493. }
  1494. }
  1495. /* enable the transmitter */
  1496. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1497. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1498. /* DP_SET_POWER_D0 is set in radeon_dp_link_train */
  1499. radeon_dp_link_train(encoder, connector);
  1500. if (ASIC_IS_DCE4(rdev))
  1501. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1502. }
  1503. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1504. atombios_dig_transmitter_setup(encoder,
  1505. ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1506. if (ext_encoder)
  1507. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1508. break;
  1509. case DRM_MODE_DPMS_STANDBY:
  1510. case DRM_MODE_DPMS_SUSPEND:
  1511. case DRM_MODE_DPMS_OFF:
  1512. if (ASIC_IS_DCE4(rdev)) {
  1513. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
  1514. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1515. }
  1516. if (ext_encoder)
  1517. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1518. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1519. atombios_dig_transmitter_setup(encoder,
  1520. ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1521. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
  1522. connector && !travis_quirk)
  1523. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1524. if (ASIC_IS_DCE4(rdev)) {
  1525. /* disable the transmitter */
  1526. atombios_dig_transmitter_setup(encoder,
  1527. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1528. } else {
  1529. /* disable the encoder and transmitter */
  1530. atombios_dig_transmitter_setup(encoder,
  1531. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1532. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1533. }
  1534. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1535. if (travis_quirk)
  1536. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1537. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1538. atombios_set_edp_panel_power(connector,
  1539. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1540. radeon_dig_connector->edp_on = false;
  1541. }
  1542. }
  1543. break;
  1544. }
  1545. }
  1546. static void
  1547. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1548. {
  1549. struct drm_device *dev = encoder->dev;
  1550. struct radeon_device *rdev = dev->dev_private;
  1551. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1552. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1553. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1554. radeon_encoder->active_device);
  1555. switch (radeon_encoder->encoder_id) {
  1556. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1557. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1558. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1559. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1560. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1561. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1562. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1563. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1564. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1565. break;
  1566. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1567. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1568. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1569. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1570. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1571. radeon_atom_encoder_dpms_dig(encoder, mode);
  1572. break;
  1573. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1574. if (ASIC_IS_DCE5(rdev)) {
  1575. switch (mode) {
  1576. case DRM_MODE_DPMS_ON:
  1577. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1578. break;
  1579. case DRM_MODE_DPMS_STANDBY:
  1580. case DRM_MODE_DPMS_SUSPEND:
  1581. case DRM_MODE_DPMS_OFF:
  1582. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1583. break;
  1584. }
  1585. } else if (ASIC_IS_DCE3(rdev))
  1586. radeon_atom_encoder_dpms_dig(encoder, mode);
  1587. else
  1588. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1589. break;
  1590. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1591. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1592. if (ASIC_IS_DCE5(rdev)) {
  1593. switch (mode) {
  1594. case DRM_MODE_DPMS_ON:
  1595. atombios_dac_setup(encoder, ATOM_ENABLE);
  1596. break;
  1597. case DRM_MODE_DPMS_STANDBY:
  1598. case DRM_MODE_DPMS_SUSPEND:
  1599. case DRM_MODE_DPMS_OFF:
  1600. atombios_dac_setup(encoder, ATOM_DISABLE);
  1601. break;
  1602. }
  1603. } else
  1604. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1605. break;
  1606. default:
  1607. return;
  1608. }
  1609. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1610. }
  1611. union crtc_source_param {
  1612. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1613. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1614. };
  1615. static void
  1616. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1617. {
  1618. struct drm_device *dev = encoder->dev;
  1619. struct radeon_device *rdev = dev->dev_private;
  1620. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1621. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1622. union crtc_source_param args;
  1623. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1624. uint8_t frev, crev;
  1625. struct radeon_encoder_atom_dig *dig;
  1626. memset(&args, 0, sizeof(args));
  1627. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1628. return;
  1629. switch (frev) {
  1630. case 1:
  1631. switch (crev) {
  1632. case 1:
  1633. default:
  1634. if (ASIC_IS_AVIVO(rdev))
  1635. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1636. else {
  1637. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1638. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1639. } else {
  1640. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1641. }
  1642. }
  1643. switch (radeon_encoder->encoder_id) {
  1644. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1645. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1646. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1647. break;
  1648. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1649. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1650. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1651. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1652. else
  1653. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1654. break;
  1655. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1656. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1657. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1658. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1659. break;
  1660. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1661. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1662. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1663. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1664. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1665. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1666. else
  1667. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1668. break;
  1669. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1670. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1671. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1672. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1673. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1674. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1675. else
  1676. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1677. break;
  1678. }
  1679. break;
  1680. case 2:
  1681. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1682. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1683. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1684. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1685. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1686. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1687. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1688. else
  1689. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1690. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1691. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1692. } else {
  1693. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1694. }
  1695. switch (radeon_encoder->encoder_id) {
  1696. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1697. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1698. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1699. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1700. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1701. dig = radeon_encoder->enc_priv;
  1702. switch (dig->dig_encoder) {
  1703. case 0:
  1704. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1705. break;
  1706. case 1:
  1707. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1708. break;
  1709. case 2:
  1710. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1711. break;
  1712. case 3:
  1713. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1714. break;
  1715. case 4:
  1716. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1717. break;
  1718. case 5:
  1719. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1720. break;
  1721. case 6:
  1722. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1723. break;
  1724. }
  1725. break;
  1726. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1727. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1728. break;
  1729. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1730. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1731. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1732. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1733. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1734. else
  1735. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1736. break;
  1737. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1738. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1739. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1740. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1741. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1742. else
  1743. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1744. break;
  1745. }
  1746. break;
  1747. }
  1748. break;
  1749. default:
  1750. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1751. return;
  1752. }
  1753. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1754. /* update scratch regs with new routing */
  1755. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1756. }
  1757. static void
  1758. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1759. struct drm_display_mode *mode)
  1760. {
  1761. struct drm_device *dev = encoder->dev;
  1762. struct radeon_device *rdev = dev->dev_private;
  1763. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1764. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1765. /* Funky macbooks */
  1766. if ((dev->pdev->device == 0x71C5) &&
  1767. (dev->pdev->subsystem_vendor == 0x106b) &&
  1768. (dev->pdev->subsystem_device == 0x0080)) {
  1769. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1770. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1771. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1772. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1773. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1774. }
  1775. }
  1776. /* set scaler clears this on some chips */
  1777. if (ASIC_IS_AVIVO(rdev) &&
  1778. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1779. if (ASIC_IS_DCE8(rdev)) {
  1780. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1781. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1782. CIK_INTERLEAVE_EN);
  1783. else
  1784. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1785. } else if (ASIC_IS_DCE4(rdev)) {
  1786. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1787. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1788. EVERGREEN_INTERLEAVE_EN);
  1789. else
  1790. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1791. } else {
  1792. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1793. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1794. AVIVO_D1MODE_INTERLEAVE_EN);
  1795. else
  1796. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1797. }
  1798. }
  1799. }
  1800. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1801. {
  1802. struct drm_device *dev = encoder->dev;
  1803. struct radeon_device *rdev = dev->dev_private;
  1804. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1805. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1806. struct drm_encoder *test_encoder;
  1807. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1808. uint32_t dig_enc_in_use = 0;
  1809. if (ASIC_IS_DCE6(rdev)) {
  1810. /* DCE6 */
  1811. switch (radeon_encoder->encoder_id) {
  1812. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1813. if (dig->linkb)
  1814. return 1;
  1815. else
  1816. return 0;
  1817. break;
  1818. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1819. if (dig->linkb)
  1820. return 3;
  1821. else
  1822. return 2;
  1823. break;
  1824. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1825. if (dig->linkb)
  1826. return 5;
  1827. else
  1828. return 4;
  1829. break;
  1830. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1831. return 6;
  1832. break;
  1833. }
  1834. } else if (ASIC_IS_DCE4(rdev)) {
  1835. /* DCE4/5 */
  1836. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1837. /* ontario follows DCE4 */
  1838. if (rdev->family == CHIP_PALM) {
  1839. if (dig->linkb)
  1840. return 1;
  1841. else
  1842. return 0;
  1843. } else
  1844. /* llano follows DCE3.2 */
  1845. return radeon_crtc->crtc_id;
  1846. } else {
  1847. switch (radeon_encoder->encoder_id) {
  1848. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1849. if (dig->linkb)
  1850. return 1;
  1851. else
  1852. return 0;
  1853. break;
  1854. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1855. if (dig->linkb)
  1856. return 3;
  1857. else
  1858. return 2;
  1859. break;
  1860. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1861. if (dig->linkb)
  1862. return 5;
  1863. else
  1864. return 4;
  1865. break;
  1866. }
  1867. }
  1868. }
  1869. /* on DCE32 and encoder can driver any block so just crtc id */
  1870. if (ASIC_IS_DCE32(rdev)) {
  1871. return radeon_crtc->crtc_id;
  1872. }
  1873. /* on DCE3 - LVTMA can only be driven by DIGB */
  1874. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1875. struct radeon_encoder *radeon_test_encoder;
  1876. if (encoder == test_encoder)
  1877. continue;
  1878. if (!radeon_encoder_is_digital(test_encoder))
  1879. continue;
  1880. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1881. dig = radeon_test_encoder->enc_priv;
  1882. if (dig->dig_encoder >= 0)
  1883. dig_enc_in_use |= (1 << dig->dig_encoder);
  1884. }
  1885. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1886. if (dig_enc_in_use & 0x2)
  1887. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1888. return 1;
  1889. }
  1890. if (!(dig_enc_in_use & 1))
  1891. return 0;
  1892. return 1;
  1893. }
  1894. /* This only needs to be called once at startup */
  1895. void
  1896. radeon_atom_encoder_init(struct radeon_device *rdev)
  1897. {
  1898. struct drm_device *dev = rdev->ddev;
  1899. struct drm_encoder *encoder;
  1900. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1901. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1902. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1903. switch (radeon_encoder->encoder_id) {
  1904. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1905. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1906. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1907. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1908. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1909. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1910. break;
  1911. default:
  1912. break;
  1913. }
  1914. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1915. atombios_external_encoder_setup(encoder, ext_encoder,
  1916. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1917. }
  1918. }
  1919. static void
  1920. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1921. struct drm_display_mode *mode,
  1922. struct drm_display_mode *adjusted_mode)
  1923. {
  1924. struct drm_device *dev = encoder->dev;
  1925. struct radeon_device *rdev = dev->dev_private;
  1926. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1927. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1928. /* need to call this here rather than in prepare() since we need some crtc info */
  1929. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1930. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1931. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1932. atombios_yuv_setup(encoder, true);
  1933. else
  1934. atombios_yuv_setup(encoder, false);
  1935. }
  1936. switch (radeon_encoder->encoder_id) {
  1937. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1939. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1940. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1941. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1942. break;
  1943. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1944. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1945. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1946. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1947. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1948. /* handled in dpms */
  1949. break;
  1950. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1951. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1952. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1953. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1954. break;
  1955. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1956. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1957. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1958. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1959. atombios_dac_setup(encoder, ATOM_ENABLE);
  1960. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1961. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1962. atombios_tv_setup(encoder, ATOM_ENABLE);
  1963. else
  1964. atombios_tv_setup(encoder, ATOM_DISABLE);
  1965. }
  1966. break;
  1967. }
  1968. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1969. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1970. if (rdev->asic->display.hdmi_enable)
  1971. radeon_hdmi_enable(rdev, encoder, true);
  1972. if (rdev->asic->display.hdmi_setmode)
  1973. radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
  1974. }
  1975. }
  1976. static bool
  1977. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1978. {
  1979. struct drm_device *dev = encoder->dev;
  1980. struct radeon_device *rdev = dev->dev_private;
  1981. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1982. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1983. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1984. ATOM_DEVICE_CV_SUPPORT |
  1985. ATOM_DEVICE_CRT_SUPPORT)) {
  1986. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1987. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1988. uint8_t frev, crev;
  1989. memset(&args, 0, sizeof(args));
  1990. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1991. return false;
  1992. args.sDacload.ucMisc = 0;
  1993. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1994. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1995. args.sDacload.ucDacType = ATOM_DAC_A;
  1996. else
  1997. args.sDacload.ucDacType = ATOM_DAC_B;
  1998. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1999. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  2000. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  2001. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  2002. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2003. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  2004. if (crev >= 3)
  2005. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2006. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2007. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  2008. if (crev >= 3)
  2009. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2010. }
  2011. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2012. return true;
  2013. } else
  2014. return false;
  2015. }
  2016. static enum drm_connector_status
  2017. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2018. {
  2019. struct drm_device *dev = encoder->dev;
  2020. struct radeon_device *rdev = dev->dev_private;
  2021. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2022. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2023. uint32_t bios_0_scratch;
  2024. if (!atombios_dac_load_detect(encoder, connector)) {
  2025. DRM_DEBUG_KMS("detect returned false \n");
  2026. return connector_status_unknown;
  2027. }
  2028. if (rdev->family >= CHIP_R600)
  2029. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2030. else
  2031. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2032. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2033. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2034. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2035. return connector_status_connected;
  2036. }
  2037. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2038. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2039. return connector_status_connected;
  2040. }
  2041. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2042. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2043. return connector_status_connected;
  2044. }
  2045. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2046. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2047. return connector_status_connected; /* CTV */
  2048. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2049. return connector_status_connected; /* STV */
  2050. }
  2051. return connector_status_disconnected;
  2052. }
  2053. static enum drm_connector_status
  2054. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2055. {
  2056. struct drm_device *dev = encoder->dev;
  2057. struct radeon_device *rdev = dev->dev_private;
  2058. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2059. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2060. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2061. u32 bios_0_scratch;
  2062. if (!ASIC_IS_DCE4(rdev))
  2063. return connector_status_unknown;
  2064. if (!ext_encoder)
  2065. return connector_status_unknown;
  2066. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2067. return connector_status_unknown;
  2068. /* load detect on the dp bridge */
  2069. atombios_external_encoder_setup(encoder, ext_encoder,
  2070. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2071. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2072. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2073. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2074. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2075. return connector_status_connected;
  2076. }
  2077. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2078. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2079. return connector_status_connected;
  2080. }
  2081. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2082. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2083. return connector_status_connected;
  2084. }
  2085. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2086. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2087. return connector_status_connected; /* CTV */
  2088. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2089. return connector_status_connected; /* STV */
  2090. }
  2091. return connector_status_disconnected;
  2092. }
  2093. void
  2094. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2095. {
  2096. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2097. if (ext_encoder)
  2098. /* ddc_setup on the dp bridge */
  2099. atombios_external_encoder_setup(encoder, ext_encoder,
  2100. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2101. }
  2102. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2103. {
  2104. struct radeon_device *rdev = encoder->dev->dev_private;
  2105. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2106. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2107. if ((radeon_encoder->active_device &
  2108. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2109. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2110. ENCODER_OBJECT_ID_NONE)) {
  2111. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2112. if (dig) {
  2113. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2114. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2115. if (rdev->family >= CHIP_R600)
  2116. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2117. else
  2118. /* RS600/690/740 have only 1 afmt block */
  2119. dig->afmt = rdev->mode_info.afmt[0];
  2120. }
  2121. }
  2122. }
  2123. radeon_atom_output_lock(encoder, true);
  2124. if (connector) {
  2125. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2126. /* select the clock/data port if it uses a router */
  2127. if (radeon_connector->router.cd_valid)
  2128. radeon_router_select_cd_port(radeon_connector);
  2129. /* turn eDP panel on for mode set */
  2130. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2131. atombios_set_edp_panel_power(connector,
  2132. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2133. }
  2134. /* this is needed for the pll/ss setup to work correctly in some cases */
  2135. atombios_set_encoder_crtc_source(encoder);
  2136. /* set up the FMT blocks */
  2137. if (ASIC_IS_DCE8(rdev))
  2138. dce8_program_fmt(encoder);
  2139. else if (ASIC_IS_DCE4(rdev))
  2140. dce4_program_fmt(encoder);
  2141. else if (ASIC_IS_DCE3(rdev))
  2142. dce3_program_fmt(encoder);
  2143. else if (ASIC_IS_AVIVO(rdev))
  2144. avivo_program_fmt(encoder);
  2145. }
  2146. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2147. {
  2148. /* need to call this here as we need the crtc set up */
  2149. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2150. radeon_atom_output_lock(encoder, false);
  2151. }
  2152. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2153. {
  2154. struct drm_device *dev = encoder->dev;
  2155. struct radeon_device *rdev = dev->dev_private;
  2156. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2157. struct radeon_encoder_atom_dig *dig;
  2158. /* check for pre-DCE3 cards with shared encoders;
  2159. * can't really use the links individually, so don't disable
  2160. * the encoder if it's in use by another connector
  2161. */
  2162. if (!ASIC_IS_DCE3(rdev)) {
  2163. struct drm_encoder *other_encoder;
  2164. struct radeon_encoder *other_radeon_encoder;
  2165. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2166. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2167. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2168. drm_helper_encoder_in_use(other_encoder))
  2169. goto disable_done;
  2170. }
  2171. }
  2172. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2173. switch (radeon_encoder->encoder_id) {
  2174. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2175. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2176. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2177. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2178. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2179. break;
  2180. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2181. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2182. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2183. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2184. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2185. /* handled in dpms */
  2186. break;
  2187. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2188. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2189. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2190. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2191. break;
  2192. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2193. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2194. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2195. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2196. atombios_dac_setup(encoder, ATOM_DISABLE);
  2197. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2198. atombios_tv_setup(encoder, ATOM_DISABLE);
  2199. break;
  2200. }
  2201. disable_done:
  2202. if (radeon_encoder_is_digital(encoder)) {
  2203. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2204. if (rdev->asic->display.hdmi_enable)
  2205. radeon_hdmi_enable(rdev, encoder, false);
  2206. }
  2207. dig = radeon_encoder->enc_priv;
  2208. dig->dig_encoder = -1;
  2209. }
  2210. radeon_encoder->active_device = 0;
  2211. }
  2212. /* these are handled by the primary encoders */
  2213. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2214. {
  2215. }
  2216. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2217. {
  2218. }
  2219. static void
  2220. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2221. struct drm_display_mode *mode,
  2222. struct drm_display_mode *adjusted_mode)
  2223. {
  2224. }
  2225. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2226. {
  2227. }
  2228. static void
  2229. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2230. {
  2231. }
  2232. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2233. const struct drm_display_mode *mode,
  2234. struct drm_display_mode *adjusted_mode)
  2235. {
  2236. return true;
  2237. }
  2238. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2239. .dpms = radeon_atom_ext_dpms,
  2240. .mode_fixup = radeon_atom_ext_mode_fixup,
  2241. .prepare = radeon_atom_ext_prepare,
  2242. .mode_set = radeon_atom_ext_mode_set,
  2243. .commit = radeon_atom_ext_commit,
  2244. .disable = radeon_atom_ext_disable,
  2245. /* no detect for TMDS/LVDS yet */
  2246. };
  2247. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2248. .dpms = radeon_atom_encoder_dpms,
  2249. .mode_fixup = radeon_atom_mode_fixup,
  2250. .prepare = radeon_atom_encoder_prepare,
  2251. .mode_set = radeon_atom_encoder_mode_set,
  2252. .commit = radeon_atom_encoder_commit,
  2253. .disable = radeon_atom_encoder_disable,
  2254. .detect = radeon_atom_dig_detect,
  2255. };
  2256. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2257. .dpms = radeon_atom_encoder_dpms,
  2258. .mode_fixup = radeon_atom_mode_fixup,
  2259. .prepare = radeon_atom_encoder_prepare,
  2260. .mode_set = radeon_atom_encoder_mode_set,
  2261. .commit = radeon_atom_encoder_commit,
  2262. .detect = radeon_atom_dac_detect,
  2263. };
  2264. void radeon_enc_destroy(struct drm_encoder *encoder)
  2265. {
  2266. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2267. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2268. radeon_atom_backlight_exit(radeon_encoder);
  2269. kfree(radeon_encoder->enc_priv);
  2270. drm_encoder_cleanup(encoder);
  2271. kfree(radeon_encoder);
  2272. }
  2273. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2274. .destroy = radeon_enc_destroy,
  2275. };
  2276. static struct radeon_encoder_atom_dac *
  2277. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2278. {
  2279. struct drm_device *dev = radeon_encoder->base.dev;
  2280. struct radeon_device *rdev = dev->dev_private;
  2281. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2282. if (!dac)
  2283. return NULL;
  2284. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2285. return dac;
  2286. }
  2287. static struct radeon_encoder_atom_dig *
  2288. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2289. {
  2290. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2291. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2292. if (!dig)
  2293. return NULL;
  2294. /* coherent mode by default */
  2295. dig->coherent_mode = true;
  2296. dig->dig_encoder = -1;
  2297. if (encoder_enum == 2)
  2298. dig->linkb = true;
  2299. else
  2300. dig->linkb = false;
  2301. return dig;
  2302. }
  2303. void
  2304. radeon_add_atom_encoder(struct drm_device *dev,
  2305. uint32_t encoder_enum,
  2306. uint32_t supported_device,
  2307. u16 caps)
  2308. {
  2309. struct radeon_device *rdev = dev->dev_private;
  2310. struct drm_encoder *encoder;
  2311. struct radeon_encoder *radeon_encoder;
  2312. /* see if we already added it */
  2313. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2314. radeon_encoder = to_radeon_encoder(encoder);
  2315. if (radeon_encoder->encoder_enum == encoder_enum) {
  2316. radeon_encoder->devices |= supported_device;
  2317. return;
  2318. }
  2319. }
  2320. /* add a new one */
  2321. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2322. if (!radeon_encoder)
  2323. return;
  2324. encoder = &radeon_encoder->base;
  2325. switch (rdev->num_crtc) {
  2326. case 1:
  2327. encoder->possible_crtcs = 0x1;
  2328. break;
  2329. case 2:
  2330. default:
  2331. encoder->possible_crtcs = 0x3;
  2332. break;
  2333. case 4:
  2334. encoder->possible_crtcs = 0xf;
  2335. break;
  2336. case 6:
  2337. encoder->possible_crtcs = 0x3f;
  2338. break;
  2339. }
  2340. radeon_encoder->enc_priv = NULL;
  2341. radeon_encoder->encoder_enum = encoder_enum;
  2342. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2343. radeon_encoder->devices = supported_device;
  2344. radeon_encoder->rmx_type = RMX_OFF;
  2345. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2346. radeon_encoder->is_ext_encoder = false;
  2347. radeon_encoder->caps = caps;
  2348. switch (radeon_encoder->encoder_id) {
  2349. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2350. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2351. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2352. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2353. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2354. radeon_encoder->rmx_type = RMX_FULL;
  2355. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2356. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2357. } else {
  2358. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2359. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2360. }
  2361. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2362. break;
  2363. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2364. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2365. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2366. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2367. break;
  2368. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2369. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2370. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2371. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2372. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2373. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2374. break;
  2375. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2376. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2377. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2378. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2379. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2380. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2381. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2382. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2383. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2384. radeon_encoder->rmx_type = RMX_FULL;
  2385. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2386. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2387. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2388. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2389. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2390. } else {
  2391. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2392. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2393. }
  2394. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2395. break;
  2396. case ENCODER_OBJECT_ID_SI170B:
  2397. case ENCODER_OBJECT_ID_CH7303:
  2398. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2399. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2400. case ENCODER_OBJECT_ID_TITFP513:
  2401. case ENCODER_OBJECT_ID_VT1623:
  2402. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2403. case ENCODER_OBJECT_ID_TRAVIS:
  2404. case ENCODER_OBJECT_ID_NUTMEG:
  2405. /* these are handled by the primary encoders */
  2406. radeon_encoder->is_ext_encoder = true;
  2407. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2408. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2409. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2410. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2411. else
  2412. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2413. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2414. break;
  2415. }
  2416. }