atombios_dp.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. /* Atom needs data in little endian format
  44. * so swap as appropriate when copying data to
  45. * or from atom. Note that atom operates on
  46. * dw units.
  47. */
  48. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  49. {
  50. #ifdef __BIG_ENDIAN
  51. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  52. u32 *dst32, *src32;
  53. int i;
  54. memcpy(src_tmp, src, num_bytes);
  55. src32 = (u32 *)src_tmp;
  56. dst32 = (u32 *)dst_tmp;
  57. if (to_le) {
  58. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  59. dst32[i] = cpu_to_le32(src32[i]);
  60. memcpy(dst, dst_tmp, num_bytes);
  61. } else {
  62. u8 dws = num_bytes & ~3;
  63. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  64. dst32[i] = le32_to_cpu(src32[i]);
  65. memcpy(dst, dst_tmp, dws);
  66. if (num_bytes % 4) {
  67. for (i = 0; i < (num_bytes % 4); i++)
  68. dst[dws+i] = dst_tmp[dws+i];
  69. }
  70. }
  71. #else
  72. memcpy(dst, src, num_bytes);
  73. #endif
  74. }
  75. union aux_channel_transaction {
  76. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  77. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  78. };
  79. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  80. u8 *send, int send_bytes,
  81. u8 *recv, int recv_size,
  82. u8 delay, u8 *ack)
  83. {
  84. struct drm_device *dev = chan->dev;
  85. struct radeon_device *rdev = dev->dev_private;
  86. union aux_channel_transaction args;
  87. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  88. unsigned char *base;
  89. int recv_bytes;
  90. int r = 0;
  91. memset(&args, 0, sizeof(args));
  92. mutex_lock(&chan->mutex);
  93. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  94. radeon_atom_copy_swap(base, send, send_bytes, true);
  95. args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  96. args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
  97. args.v1.ucDataOutLen = 0;
  98. args.v1.ucChannelID = chan->rec.i2c_id;
  99. args.v1.ucDelay = delay / 10;
  100. if (ASIC_IS_DCE4(rdev))
  101. args.v2.ucHPD_ID = chan->rec.hpd;
  102. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  103. *ack = args.v1.ucReplyStatus;
  104. /* timeout */
  105. if (args.v1.ucReplyStatus == 1) {
  106. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  107. r = -ETIMEDOUT;
  108. goto done;
  109. }
  110. /* flags not zero */
  111. if (args.v1.ucReplyStatus == 2) {
  112. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  113. r = -EIO;
  114. goto done;
  115. }
  116. /* error */
  117. if (args.v1.ucReplyStatus == 3) {
  118. DRM_DEBUG_KMS("dp_aux_ch error\n");
  119. r = -EIO;
  120. goto done;
  121. }
  122. recv_bytes = args.v1.ucDataOutLen;
  123. if (recv_bytes > recv_size)
  124. recv_bytes = recv_size;
  125. if (recv && recv_size)
  126. radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
  127. r = recv_bytes;
  128. done:
  129. mutex_unlock(&chan->mutex);
  130. return r;
  131. }
  132. #define BARE_ADDRESS_SIZE 3
  133. #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
  134. static ssize_t
  135. radeon_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  136. {
  137. struct radeon_i2c_chan *chan =
  138. container_of(aux, struct radeon_i2c_chan, aux);
  139. int ret;
  140. u8 tx_buf[20];
  141. size_t tx_size;
  142. u8 ack, delay = 0;
  143. if (WARN_ON(msg->size > 16))
  144. return -E2BIG;
  145. tx_buf[0] = msg->address & 0xff;
  146. tx_buf[1] = msg->address >> 8;
  147. tx_buf[2] = msg->request << 4;
  148. tx_buf[3] = msg->size ? (msg->size - 1) : 0;
  149. switch (msg->request & ~DP_AUX_I2C_MOT) {
  150. case DP_AUX_NATIVE_WRITE:
  151. case DP_AUX_I2C_WRITE:
  152. /* tx_size needs to be 4 even for bare address packets since the atom
  153. * table needs the info in tx_buf[3].
  154. */
  155. tx_size = HEADER_SIZE + msg->size;
  156. if (msg->size == 0)
  157. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  158. else
  159. tx_buf[3] |= tx_size << 4;
  160. memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
  161. ret = radeon_process_aux_ch(chan,
  162. tx_buf, tx_size, NULL, 0, delay, &ack);
  163. if (ret >= 0)
  164. /* Return payload size. */
  165. ret = msg->size;
  166. break;
  167. case DP_AUX_NATIVE_READ:
  168. case DP_AUX_I2C_READ:
  169. /* tx_size needs to be 4 even for bare address packets since the atom
  170. * table needs the info in tx_buf[3].
  171. */
  172. tx_size = HEADER_SIZE;
  173. if (msg->size == 0)
  174. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  175. else
  176. tx_buf[3] |= tx_size << 4;
  177. ret = radeon_process_aux_ch(chan,
  178. tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
  179. break;
  180. default:
  181. ret = -EINVAL;
  182. break;
  183. }
  184. if (ret >= 0)
  185. msg->reply = ack >> 4;
  186. return ret;
  187. }
  188. void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
  189. {
  190. int ret;
  191. radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
  192. radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
  193. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer;
  194. ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
  195. if (!ret)
  196. radeon_connector->ddc_bus->has_aux = true;
  197. WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
  198. }
  199. /***** general DP utility functions *****/
  200. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  201. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  202. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  203. int lane_count,
  204. u8 train_set[4])
  205. {
  206. u8 v = 0;
  207. u8 p = 0;
  208. int lane;
  209. for (lane = 0; lane < lane_count; lane++) {
  210. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  211. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  212. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  213. lane,
  214. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  215. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  216. if (this_v > v)
  217. v = this_v;
  218. if (this_p > p)
  219. p = this_p;
  220. }
  221. if (v >= DP_VOLTAGE_MAX)
  222. v |= DP_TRAIN_MAX_SWING_REACHED;
  223. if (p >= DP_PRE_EMPHASIS_MAX)
  224. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  225. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  226. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  227. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  228. for (lane = 0; lane < 4; lane++)
  229. train_set[lane] = v | p;
  230. }
  231. /* convert bits per color to bits per pixel */
  232. /* get bpc from the EDID */
  233. static int convert_bpc_to_bpp(int bpc)
  234. {
  235. if (bpc == 0)
  236. return 24;
  237. else
  238. return bpc * 3;
  239. }
  240. /* get the max pix clock supported by the link rate and lane num */
  241. static int dp_get_max_dp_pix_clock(int link_rate,
  242. int lane_num,
  243. int bpp)
  244. {
  245. return (link_rate * lane_num * 8) / bpp;
  246. }
  247. /***** radeon specific DP functions *****/
  248. static int radeon_dp_get_max_link_rate(struct drm_connector *connector,
  249. u8 dpcd[DP_DPCD_SIZE])
  250. {
  251. int max_link_rate;
  252. if (radeon_connector_is_dp12_capable(connector))
  253. max_link_rate = min(drm_dp_max_link_rate(dpcd), 540000);
  254. else
  255. max_link_rate = min(drm_dp_max_link_rate(dpcd), 270000);
  256. return max_link_rate;
  257. }
  258. /* First get the min lane# when low rate is used according to pixel clock
  259. * (prefer low rate), second check max lane# supported by DP panel,
  260. * if the max lane# < low rate lane# then use max lane# instead.
  261. */
  262. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  263. u8 dpcd[DP_DPCD_SIZE],
  264. int pix_clock)
  265. {
  266. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  267. int max_link_rate = radeon_dp_get_max_link_rate(connector, dpcd);
  268. int max_lane_num = drm_dp_max_lane_count(dpcd);
  269. int lane_num;
  270. int max_dp_pix_clock;
  271. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  272. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  273. if (pix_clock <= max_dp_pix_clock)
  274. break;
  275. }
  276. return lane_num;
  277. }
  278. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  279. u8 dpcd[DP_DPCD_SIZE],
  280. int pix_clock)
  281. {
  282. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  283. int lane_num, max_pix_clock;
  284. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  285. ENCODER_OBJECT_ID_NUTMEG)
  286. return 270000;
  287. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  288. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  289. if (pix_clock <= max_pix_clock)
  290. return 162000;
  291. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  292. if (pix_clock <= max_pix_clock)
  293. return 270000;
  294. if (radeon_connector_is_dp12_capable(connector)) {
  295. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  296. if (pix_clock <= max_pix_clock)
  297. return 540000;
  298. }
  299. return radeon_dp_get_max_link_rate(connector, dpcd);
  300. }
  301. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  302. int action, int dp_clock,
  303. u8 ucconfig, u8 lane_num)
  304. {
  305. DP_ENCODER_SERVICE_PARAMETERS args;
  306. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  307. memset(&args, 0, sizeof(args));
  308. args.ucLinkClock = dp_clock / 10;
  309. args.ucConfig = ucconfig;
  310. args.ucAction = action;
  311. args.ucLaneNum = lane_num;
  312. args.ucStatus = 0;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. return args.ucStatus;
  315. }
  316. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  317. {
  318. struct drm_device *dev = radeon_connector->base.dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  321. radeon_connector->ddc_bus->rec.i2c_id, 0);
  322. }
  323. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  324. {
  325. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  326. u8 buf[3];
  327. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  328. return;
  329. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
  330. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  331. buf[0], buf[1], buf[2]);
  332. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
  333. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  334. buf[0], buf[1], buf[2]);
  335. }
  336. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  337. {
  338. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  339. u8 msg[DP_DPCD_SIZE];
  340. int ret;
  341. char dpcd_hex_dump[DP_DPCD_SIZE * 3];
  342. ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
  343. DP_DPCD_SIZE);
  344. if (ret > 0) {
  345. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  346. hex_dump_to_buffer(dig_connector->dpcd, sizeof(dig_connector->dpcd),
  347. 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
  348. DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
  349. radeon_dp_probe_oui(radeon_connector);
  350. return true;
  351. }
  352. dig_connector->dpcd[0] = 0;
  353. return false;
  354. }
  355. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  356. struct drm_connector *connector)
  357. {
  358. struct drm_device *dev = encoder->dev;
  359. struct radeon_device *rdev = dev->dev_private;
  360. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  361. struct radeon_connector_atom_dig *dig_connector;
  362. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  363. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  364. u8 tmp;
  365. if (!ASIC_IS_DCE4(rdev))
  366. return panel_mode;
  367. if (!radeon_connector->con_priv)
  368. return panel_mode;
  369. dig_connector = radeon_connector->con_priv;
  370. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  371. /* DP bridge chips */
  372. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  373. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  374. if (tmp & 1)
  375. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  376. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  377. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  378. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  379. else
  380. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  381. }
  382. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  383. /* eDP */
  384. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  385. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  386. if (tmp & 1)
  387. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  388. }
  389. }
  390. return panel_mode;
  391. }
  392. void radeon_dp_set_link_config(struct drm_connector *connector,
  393. const struct drm_display_mode *mode)
  394. {
  395. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  396. struct radeon_connector_atom_dig *dig_connector;
  397. if (!radeon_connector->con_priv)
  398. return;
  399. dig_connector = radeon_connector->con_priv;
  400. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  401. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  402. dig_connector->dp_clock =
  403. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  404. dig_connector->dp_lane_count =
  405. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  406. }
  407. }
  408. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  409. struct drm_display_mode *mode)
  410. {
  411. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  412. struct radeon_connector_atom_dig *dig_connector;
  413. int dp_clock;
  414. if (!radeon_connector->con_priv)
  415. return MODE_CLOCK_HIGH;
  416. dig_connector = radeon_connector->con_priv;
  417. dp_clock =
  418. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  419. if ((dp_clock == 540000) &&
  420. (!radeon_connector_is_dp12_capable(connector)))
  421. return MODE_CLOCK_HIGH;
  422. return MODE_OK;
  423. }
  424. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  425. {
  426. u8 link_status[DP_LINK_STATUS_SIZE];
  427. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  428. if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
  429. <= 0)
  430. return false;
  431. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  432. return false;
  433. return true;
  434. }
  435. void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  436. u8 power_state)
  437. {
  438. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  439. struct radeon_connector_atom_dig *dig_connector;
  440. if (!radeon_connector->con_priv)
  441. return;
  442. dig_connector = radeon_connector->con_priv;
  443. /* power up/down the sink */
  444. if (dig_connector->dpcd[0] >= 0x11) {
  445. drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
  446. DP_SET_POWER, power_state);
  447. usleep_range(1000, 2000);
  448. }
  449. }
  450. struct radeon_dp_link_train_info {
  451. struct radeon_device *rdev;
  452. struct drm_encoder *encoder;
  453. struct drm_connector *connector;
  454. int enc_id;
  455. int dp_clock;
  456. int dp_lane_count;
  457. bool tp3_supported;
  458. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  459. u8 train_set[4];
  460. u8 link_status[DP_LINK_STATUS_SIZE];
  461. u8 tries;
  462. bool use_dpencoder;
  463. struct drm_dp_aux *aux;
  464. };
  465. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  466. {
  467. /* set the initial vs/emph on the source */
  468. atombios_dig_transmitter_setup(dp_info->encoder,
  469. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  470. 0, dp_info->train_set[0]); /* sets all lanes at once */
  471. /* set the vs/emph on the sink */
  472. drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
  473. dp_info->train_set, dp_info->dp_lane_count);
  474. }
  475. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  476. {
  477. int rtp = 0;
  478. /* set training pattern on the source */
  479. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  480. switch (tp) {
  481. case DP_TRAINING_PATTERN_1:
  482. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  483. break;
  484. case DP_TRAINING_PATTERN_2:
  485. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  486. break;
  487. case DP_TRAINING_PATTERN_3:
  488. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  489. break;
  490. }
  491. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  492. } else {
  493. switch (tp) {
  494. case DP_TRAINING_PATTERN_1:
  495. rtp = 0;
  496. break;
  497. case DP_TRAINING_PATTERN_2:
  498. rtp = 1;
  499. break;
  500. }
  501. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  502. dp_info->dp_clock, dp_info->enc_id, rtp);
  503. }
  504. /* enable training pattern on the sink */
  505. drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
  506. }
  507. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  508. {
  509. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  510. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  511. u8 tmp;
  512. /* power up the sink */
  513. radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
  514. /* possibly enable downspread on the sink */
  515. if (dp_info->dpcd[3] & 0x1)
  516. drm_dp_dpcd_writeb(dp_info->aux,
  517. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  518. else
  519. drm_dp_dpcd_writeb(dp_info->aux,
  520. DP_DOWNSPREAD_CTRL, 0);
  521. if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  522. (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  523. drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
  524. }
  525. /* set the lane count on the sink */
  526. tmp = dp_info->dp_lane_count;
  527. if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
  528. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  529. drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
  530. /* set the link rate on the sink */
  531. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  532. drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
  533. /* start training on the source */
  534. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  535. atombios_dig_encoder_setup(dp_info->encoder,
  536. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  537. else
  538. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  539. dp_info->dp_clock, dp_info->enc_id, 0);
  540. /* disable the training pattern on the sink */
  541. drm_dp_dpcd_writeb(dp_info->aux,
  542. DP_TRAINING_PATTERN_SET,
  543. DP_TRAINING_PATTERN_DISABLE);
  544. return 0;
  545. }
  546. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  547. {
  548. udelay(400);
  549. /* disable the training pattern on the sink */
  550. drm_dp_dpcd_writeb(dp_info->aux,
  551. DP_TRAINING_PATTERN_SET,
  552. DP_TRAINING_PATTERN_DISABLE);
  553. /* disable the training pattern on the source */
  554. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  555. atombios_dig_encoder_setup(dp_info->encoder,
  556. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  557. else
  558. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  559. dp_info->dp_clock, dp_info->enc_id, 0);
  560. return 0;
  561. }
  562. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  563. {
  564. bool clock_recovery;
  565. u8 voltage;
  566. int i;
  567. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  568. memset(dp_info->train_set, 0, 4);
  569. radeon_dp_update_vs_emph(dp_info);
  570. udelay(400);
  571. /* clock recovery loop */
  572. clock_recovery = false;
  573. dp_info->tries = 0;
  574. voltage = 0xff;
  575. while (1) {
  576. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  577. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  578. dp_info->link_status) <= 0) {
  579. DRM_ERROR("displayport link status failed\n");
  580. break;
  581. }
  582. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  583. clock_recovery = true;
  584. break;
  585. }
  586. for (i = 0; i < dp_info->dp_lane_count; i++) {
  587. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  588. break;
  589. }
  590. if (i == dp_info->dp_lane_count) {
  591. DRM_ERROR("clock recovery reached max voltage\n");
  592. break;
  593. }
  594. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  595. ++dp_info->tries;
  596. if (dp_info->tries == 5) {
  597. DRM_ERROR("clock recovery tried 5 times\n");
  598. break;
  599. }
  600. } else
  601. dp_info->tries = 0;
  602. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  603. /* Compute new train_set as requested by sink */
  604. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  605. radeon_dp_update_vs_emph(dp_info);
  606. }
  607. if (!clock_recovery) {
  608. DRM_ERROR("clock recovery failed\n");
  609. return -1;
  610. } else {
  611. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  612. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  613. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  614. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  615. return 0;
  616. }
  617. }
  618. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  619. {
  620. bool channel_eq;
  621. if (dp_info->tp3_supported)
  622. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  623. else
  624. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  625. /* channel equalization loop */
  626. dp_info->tries = 0;
  627. channel_eq = false;
  628. while (1) {
  629. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  630. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  631. dp_info->link_status) <= 0) {
  632. DRM_ERROR("displayport link status failed\n");
  633. break;
  634. }
  635. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  636. channel_eq = true;
  637. break;
  638. }
  639. /* Try 5 times */
  640. if (dp_info->tries > 5) {
  641. DRM_ERROR("channel eq failed: 5 tries\n");
  642. break;
  643. }
  644. /* Compute new train_set as requested by sink */
  645. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  646. radeon_dp_update_vs_emph(dp_info);
  647. dp_info->tries++;
  648. }
  649. if (!channel_eq) {
  650. DRM_ERROR("channel eq failed\n");
  651. return -1;
  652. } else {
  653. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  654. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  655. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  656. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  657. return 0;
  658. }
  659. }
  660. void radeon_dp_link_train(struct drm_encoder *encoder,
  661. struct drm_connector *connector)
  662. {
  663. struct drm_device *dev = encoder->dev;
  664. struct radeon_device *rdev = dev->dev_private;
  665. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  666. struct radeon_encoder_atom_dig *dig;
  667. struct radeon_connector *radeon_connector;
  668. struct radeon_connector_atom_dig *dig_connector;
  669. struct radeon_dp_link_train_info dp_info;
  670. int index;
  671. u8 tmp, frev, crev;
  672. if (!radeon_encoder->enc_priv)
  673. return;
  674. dig = radeon_encoder->enc_priv;
  675. radeon_connector = to_radeon_connector(connector);
  676. if (!radeon_connector->con_priv)
  677. return;
  678. dig_connector = radeon_connector->con_priv;
  679. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  680. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  681. return;
  682. /* DPEncoderService newer than 1.1 can't program properly the
  683. * training pattern. When facing such version use the
  684. * DIGXEncoderControl (X== 1 | 2)
  685. */
  686. dp_info.use_dpencoder = true;
  687. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  688. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  689. if (crev > 1) {
  690. dp_info.use_dpencoder = false;
  691. }
  692. }
  693. dp_info.enc_id = 0;
  694. if (dig->dig_encoder)
  695. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  696. else
  697. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  698. if (dig->linkb)
  699. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  700. else
  701. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  702. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
  703. == 1) {
  704. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  705. dp_info.tp3_supported = true;
  706. else
  707. dp_info.tp3_supported = false;
  708. } else {
  709. dp_info.tp3_supported = false;
  710. }
  711. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  712. dp_info.rdev = rdev;
  713. dp_info.encoder = encoder;
  714. dp_info.connector = connector;
  715. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  716. dp_info.dp_clock = dig_connector->dp_clock;
  717. dp_info.aux = &radeon_connector->ddc_bus->aux;
  718. if (radeon_dp_link_train_init(&dp_info))
  719. goto done;
  720. if (radeon_dp_link_train_cr(&dp_info))
  721. goto done;
  722. if (radeon_dp_link_train_ce(&dp_info))
  723. goto done;
  724. done:
  725. if (radeon_dp_link_train_finish(&dp_info))
  726. return;
  727. }