atombios_crtc.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. struct radeon_encoder *radeon_encoder =
  81. to_radeon_encoder(radeon_crtc->encoder);
  82. /* fixme - fill in enc_priv for atom dac */
  83. enum radeon_tv_std tv_std = TV_STD_NTSC;
  84. bool is_tv = false, is_cv = false;
  85. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  86. return;
  87. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. tv_std = tv_dac->tv_std;
  90. is_tv = true;
  91. }
  92. memset(&args, 0, sizeof(args));
  93. args.ucScaler = radeon_crtc->crtc_id;
  94. if (is_tv) {
  95. switch (tv_std) {
  96. case TV_STD_NTSC:
  97. default:
  98. args.ucTVStandard = ATOM_TV_NTSC;
  99. break;
  100. case TV_STD_PAL:
  101. args.ucTVStandard = ATOM_TV_PAL;
  102. break;
  103. case TV_STD_PAL_M:
  104. args.ucTVStandard = ATOM_TV_PALM;
  105. break;
  106. case TV_STD_PAL_60:
  107. args.ucTVStandard = ATOM_TV_PAL60;
  108. break;
  109. case TV_STD_NTSC_J:
  110. args.ucTVStandard = ATOM_TV_NTSCJ;
  111. break;
  112. case TV_STD_SCART_PAL:
  113. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  114. break;
  115. case TV_STD_SECAM:
  116. args.ucTVStandard = ATOM_TV_SECAM;
  117. break;
  118. case TV_STD_PAL_CN:
  119. args.ucTVStandard = ATOM_TV_PALCN;
  120. break;
  121. }
  122. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  123. } else if (is_cv) {
  124. args.ucTVStandard = ATOM_TV_CV;
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else {
  127. switch (radeon_crtc->rmx_type) {
  128. case RMX_FULL:
  129. args.ucEnable = ATOM_SCALER_EXPANSION;
  130. break;
  131. case RMX_CENTER:
  132. args.ucEnable = ATOM_SCALER_CENTER;
  133. break;
  134. case RMX_ASPECT:
  135. args.ucEnable = ATOM_SCALER_EXPANSION;
  136. break;
  137. default:
  138. if (ASIC_IS_AVIVO(rdev))
  139. args.ucEnable = ATOM_SCALER_DISABLE;
  140. else
  141. args.ucEnable = ATOM_SCALER_CENTER;
  142. break;
  143. }
  144. }
  145. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  146. if ((is_tv || is_cv)
  147. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  148. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  149. }
  150. }
  151. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  152. {
  153. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  154. struct drm_device *dev = crtc->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. int index =
  157. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  158. ENABLE_CRTC_PS_ALLOCATION args;
  159. memset(&args, 0, sizeof(args));
  160. args.ucCRTC = radeon_crtc->crtc_id;
  161. args.ucEnable = lock;
  162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  163. }
  164. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  165. {
  166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  167. struct drm_device *dev = crtc->dev;
  168. struct radeon_device *rdev = dev->dev_private;
  169. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  170. ENABLE_CRTC_PS_ALLOCATION args;
  171. memset(&args, 0, sizeof(args));
  172. args.ucCRTC = radeon_crtc->crtc_id;
  173. args.ucEnable = state;
  174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  175. }
  176. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  177. {
  178. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  179. struct drm_device *dev = crtc->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  182. ENABLE_CRTC_PS_ALLOCATION args;
  183. memset(&args, 0, sizeof(args));
  184. args.ucCRTC = radeon_crtc->crtc_id;
  185. args.ucEnable = state;
  186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  187. }
  188. static const u32 vga_control_regs[6] =
  189. {
  190. AVIVO_D1VGA_CONTROL,
  191. AVIVO_D2VGA_CONTROL,
  192. EVERGREEN_D3VGA_CONTROL,
  193. EVERGREEN_D4VGA_CONTROL,
  194. EVERGREEN_D5VGA_CONTROL,
  195. EVERGREEN_D6VGA_CONTROL,
  196. };
  197. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  198. {
  199. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  200. struct drm_device *dev = crtc->dev;
  201. struct radeon_device *rdev = dev->dev_private;
  202. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  203. BLANK_CRTC_PS_ALLOCATION args;
  204. u32 vga_control = 0;
  205. memset(&args, 0, sizeof(args));
  206. if (ASIC_IS_DCE8(rdev)) {
  207. vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
  208. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
  209. }
  210. args.ucCRTC = radeon_crtc->crtc_id;
  211. args.ucBlanking = state;
  212. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  213. if (ASIC_IS_DCE8(rdev)) {
  214. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
  215. }
  216. }
  217. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  218. {
  219. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  220. struct drm_device *dev = crtc->dev;
  221. struct radeon_device *rdev = dev->dev_private;
  222. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  223. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  224. memset(&args, 0, sizeof(args));
  225. args.ucDispPipeId = radeon_crtc->crtc_id;
  226. args.ucEnable = state;
  227. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  228. }
  229. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  230. {
  231. struct drm_device *dev = crtc->dev;
  232. struct radeon_device *rdev = dev->dev_private;
  233. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  234. switch (mode) {
  235. case DRM_MODE_DPMS_ON:
  236. radeon_crtc->enabled = true;
  237. atombios_enable_crtc(crtc, ATOM_ENABLE);
  238. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  239. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  240. atombios_blank_crtc(crtc, ATOM_DISABLE);
  241. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  242. radeon_crtc_load_lut(crtc);
  243. break;
  244. case DRM_MODE_DPMS_STANDBY:
  245. case DRM_MODE_DPMS_SUSPEND:
  246. case DRM_MODE_DPMS_OFF:
  247. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  248. if (radeon_crtc->enabled)
  249. atombios_blank_crtc(crtc, ATOM_ENABLE);
  250. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  251. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  252. atombios_enable_crtc(crtc, ATOM_DISABLE);
  253. radeon_crtc->enabled = false;
  254. break;
  255. }
  256. /* adjust pm to dpms */
  257. radeon_pm_compute_clocks(rdev);
  258. }
  259. static void
  260. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  261. struct drm_display_mode *mode)
  262. {
  263. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  264. struct drm_device *dev = crtc->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  267. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  268. u16 misc = 0;
  269. memset(&args, 0, sizeof(args));
  270. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  271. args.usH_Blanking_Time =
  272. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  273. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  274. args.usV_Blanking_Time =
  275. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  276. args.usH_SyncOffset =
  277. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  278. args.usH_SyncWidth =
  279. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  280. args.usV_SyncOffset =
  281. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  282. args.usV_SyncWidth =
  283. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  284. args.ucH_Border = radeon_crtc->h_border;
  285. args.ucV_Border = radeon_crtc->v_border;
  286. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  287. misc |= ATOM_VSYNC_POLARITY;
  288. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  289. misc |= ATOM_HSYNC_POLARITY;
  290. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  291. misc |= ATOM_COMPOSITESYNC;
  292. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  293. misc |= ATOM_INTERLACE;
  294. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  295. misc |= ATOM_DOUBLE_CLOCK_MODE;
  296. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  297. args.ucCRTC = radeon_crtc->crtc_id;
  298. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  299. }
  300. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  301. struct drm_display_mode *mode)
  302. {
  303. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  304. struct drm_device *dev = crtc->dev;
  305. struct radeon_device *rdev = dev->dev_private;
  306. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  307. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  308. u16 misc = 0;
  309. memset(&args, 0, sizeof(args));
  310. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  311. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  312. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  313. args.usH_SyncWidth =
  314. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  315. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  316. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  317. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  318. args.usV_SyncWidth =
  319. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  320. args.ucOverscanRight = radeon_crtc->h_border;
  321. args.ucOverscanLeft = radeon_crtc->h_border;
  322. args.ucOverscanBottom = radeon_crtc->v_border;
  323. args.ucOverscanTop = radeon_crtc->v_border;
  324. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  325. misc |= ATOM_VSYNC_POLARITY;
  326. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  327. misc |= ATOM_HSYNC_POLARITY;
  328. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  329. misc |= ATOM_COMPOSITESYNC;
  330. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  331. misc |= ATOM_INTERLACE;
  332. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  333. misc |= ATOM_DOUBLE_CLOCK_MODE;
  334. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  335. args.ucCRTC = radeon_crtc->crtc_id;
  336. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  337. }
  338. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  339. {
  340. u32 ss_cntl;
  341. if (ASIC_IS_DCE4(rdev)) {
  342. switch (pll_id) {
  343. case ATOM_PPLL1:
  344. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  345. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  346. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  347. break;
  348. case ATOM_PPLL2:
  349. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  350. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  351. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  352. break;
  353. case ATOM_DCPLL:
  354. case ATOM_PPLL_INVALID:
  355. return;
  356. }
  357. } else if (ASIC_IS_AVIVO(rdev)) {
  358. switch (pll_id) {
  359. case ATOM_PPLL1:
  360. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  361. ss_cntl &= ~1;
  362. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  363. break;
  364. case ATOM_PPLL2:
  365. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  366. ss_cntl &= ~1;
  367. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  368. break;
  369. case ATOM_DCPLL:
  370. case ATOM_PPLL_INVALID:
  371. return;
  372. }
  373. }
  374. }
  375. union atom_enable_ss {
  376. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  377. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  378. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  379. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  380. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  381. };
  382. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  383. int enable,
  384. int pll_id,
  385. int crtc_id,
  386. struct radeon_atom_ss *ss)
  387. {
  388. unsigned i;
  389. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  390. union atom_enable_ss args;
  391. if (enable) {
  392. /* Don't mess with SS if percentage is 0 or external ss.
  393. * SS is already disabled previously, and disabling it
  394. * again can cause display problems if the pll is already
  395. * programmed.
  396. */
  397. if (ss->percentage == 0)
  398. return;
  399. if (ss->type & ATOM_EXTERNAL_SS_MASK)
  400. return;
  401. } else {
  402. for (i = 0; i < rdev->num_crtc; i++) {
  403. if (rdev->mode_info.crtcs[i] &&
  404. rdev->mode_info.crtcs[i]->enabled &&
  405. i != crtc_id &&
  406. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  407. /* one other crtc is using this pll don't turn
  408. * off spread spectrum as it might turn off
  409. * display on active crtc
  410. */
  411. return;
  412. }
  413. }
  414. }
  415. memset(&args, 0, sizeof(args));
  416. if (ASIC_IS_DCE5(rdev)) {
  417. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  418. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  419. switch (pll_id) {
  420. case ATOM_PPLL1:
  421. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  422. break;
  423. case ATOM_PPLL2:
  424. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  425. break;
  426. case ATOM_DCPLL:
  427. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  428. break;
  429. case ATOM_PPLL_INVALID:
  430. return;
  431. }
  432. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  433. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  434. args.v3.ucEnable = enable;
  435. } else if (ASIC_IS_DCE4(rdev)) {
  436. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  437. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  438. switch (pll_id) {
  439. case ATOM_PPLL1:
  440. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  441. break;
  442. case ATOM_PPLL2:
  443. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  444. break;
  445. case ATOM_DCPLL:
  446. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  447. break;
  448. case ATOM_PPLL_INVALID:
  449. return;
  450. }
  451. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  452. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  453. args.v2.ucEnable = enable;
  454. } else if (ASIC_IS_DCE3(rdev)) {
  455. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  456. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  457. args.v1.ucSpreadSpectrumStep = ss->step;
  458. args.v1.ucSpreadSpectrumDelay = ss->delay;
  459. args.v1.ucSpreadSpectrumRange = ss->range;
  460. args.v1.ucPpll = pll_id;
  461. args.v1.ucEnable = enable;
  462. } else if (ASIC_IS_AVIVO(rdev)) {
  463. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  464. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  465. atombios_disable_ss(rdev, pll_id);
  466. return;
  467. }
  468. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  469. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  470. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  471. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  472. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  473. args.lvds_ss_2.ucEnable = enable;
  474. } else {
  475. if (enable == ATOM_DISABLE) {
  476. atombios_disable_ss(rdev, pll_id);
  477. return;
  478. }
  479. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  480. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  481. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  482. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  483. args.lvds_ss.ucEnable = enable;
  484. }
  485. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  486. }
  487. union adjust_pixel_clock {
  488. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  489. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  490. };
  491. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  492. struct drm_display_mode *mode)
  493. {
  494. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  495. struct drm_device *dev = crtc->dev;
  496. struct radeon_device *rdev = dev->dev_private;
  497. struct drm_encoder *encoder = radeon_crtc->encoder;
  498. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  499. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  500. u32 adjusted_clock = mode->clock;
  501. int encoder_mode = atombios_get_encoder_mode(encoder);
  502. u32 dp_clock = mode->clock;
  503. u32 clock = mode->clock;
  504. int bpc = radeon_crtc->bpc;
  505. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  506. /* reset the pll flags */
  507. radeon_crtc->pll_flags = 0;
  508. if (ASIC_IS_AVIVO(rdev)) {
  509. if ((rdev->family == CHIP_RS600) ||
  510. (rdev->family == CHIP_RS690) ||
  511. (rdev->family == CHIP_RS740))
  512. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  513. RADEON_PLL_PREFER_CLOSEST_LOWER);
  514. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  515. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  516. else
  517. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  518. if (rdev->family < CHIP_RV770)
  519. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  520. /* use frac fb div on APUs */
  521. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  522. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  523. /* use frac fb div on RS780/RS880 */
  524. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  525. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  526. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  527. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  528. } else {
  529. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  530. if (mode->clock > 200000) /* range limits??? */
  531. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  532. else
  533. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  534. }
  535. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  536. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  537. if (connector) {
  538. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  539. struct radeon_connector_atom_dig *dig_connector =
  540. radeon_connector->con_priv;
  541. dp_clock = dig_connector->dp_clock;
  542. }
  543. }
  544. /* use recommended ref_div for ss */
  545. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  546. if (radeon_crtc->ss_enabled) {
  547. if (radeon_crtc->ss.refdiv) {
  548. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  549. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  550. if (ASIC_IS_AVIVO(rdev))
  551. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  552. }
  553. }
  554. }
  555. if (ASIC_IS_AVIVO(rdev)) {
  556. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  557. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  558. adjusted_clock = mode->clock * 2;
  559. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  560. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  561. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  562. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  563. } else {
  564. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  565. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  566. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  567. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  568. }
  569. /* adjust pll for deep color modes */
  570. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  571. switch (bpc) {
  572. case 8:
  573. default:
  574. break;
  575. case 10:
  576. clock = (clock * 5) / 4;
  577. break;
  578. case 12:
  579. clock = (clock * 3) / 2;
  580. break;
  581. case 16:
  582. clock = clock * 2;
  583. break;
  584. }
  585. }
  586. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  587. * accordingly based on the encoder/transmitter to work around
  588. * special hw requirements.
  589. */
  590. if (ASIC_IS_DCE3(rdev)) {
  591. union adjust_pixel_clock args;
  592. u8 frev, crev;
  593. int index;
  594. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  595. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  596. &crev))
  597. return adjusted_clock;
  598. memset(&args, 0, sizeof(args));
  599. switch (frev) {
  600. case 1:
  601. switch (crev) {
  602. case 1:
  603. case 2:
  604. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  605. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  606. args.v1.ucEncodeMode = encoder_mode;
  607. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  608. args.v1.ucConfig |=
  609. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  610. atom_execute_table(rdev->mode_info.atom_context,
  611. index, (uint32_t *)&args);
  612. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  613. break;
  614. case 3:
  615. args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
  616. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  617. args.v3.sInput.ucEncodeMode = encoder_mode;
  618. args.v3.sInput.ucDispPllConfig = 0;
  619. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  620. args.v3.sInput.ucDispPllConfig |=
  621. DISPPLL_CONFIG_SS_ENABLE;
  622. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  623. args.v3.sInput.ucDispPllConfig |=
  624. DISPPLL_CONFIG_COHERENT_MODE;
  625. /* 16200 or 27000 */
  626. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  627. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  628. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  629. if (dig->coherent_mode)
  630. args.v3.sInput.ucDispPllConfig |=
  631. DISPPLL_CONFIG_COHERENT_MODE;
  632. if (is_duallink)
  633. args.v3.sInput.ucDispPllConfig |=
  634. DISPPLL_CONFIG_DUAL_LINK;
  635. }
  636. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  637. ENCODER_OBJECT_ID_NONE)
  638. args.v3.sInput.ucExtTransmitterID =
  639. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  640. else
  641. args.v3.sInput.ucExtTransmitterID = 0;
  642. atom_execute_table(rdev->mode_info.atom_context,
  643. index, (uint32_t *)&args);
  644. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  645. if (args.v3.sOutput.ucRefDiv) {
  646. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  647. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  648. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  649. }
  650. if (args.v3.sOutput.ucPostDiv) {
  651. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  652. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  653. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  654. }
  655. break;
  656. default:
  657. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  658. return adjusted_clock;
  659. }
  660. break;
  661. default:
  662. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  663. return adjusted_clock;
  664. }
  665. }
  666. return adjusted_clock;
  667. }
  668. union set_pixel_clock {
  669. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  670. PIXEL_CLOCK_PARAMETERS v1;
  671. PIXEL_CLOCK_PARAMETERS_V2 v2;
  672. PIXEL_CLOCK_PARAMETERS_V3 v3;
  673. PIXEL_CLOCK_PARAMETERS_V5 v5;
  674. PIXEL_CLOCK_PARAMETERS_V6 v6;
  675. };
  676. /* on DCE5, make sure the voltage is high enough to support the
  677. * required disp clk.
  678. */
  679. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  680. u32 dispclk)
  681. {
  682. u8 frev, crev;
  683. int index;
  684. union set_pixel_clock args;
  685. memset(&args, 0, sizeof(args));
  686. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  687. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  688. &crev))
  689. return;
  690. switch (frev) {
  691. case 1:
  692. switch (crev) {
  693. case 5:
  694. /* if the default dcpll clock is specified,
  695. * SetPixelClock provides the dividers
  696. */
  697. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  698. args.v5.usPixelClock = cpu_to_le16(dispclk);
  699. args.v5.ucPpll = ATOM_DCPLL;
  700. break;
  701. case 6:
  702. /* if the default dcpll clock is specified,
  703. * SetPixelClock provides the dividers
  704. */
  705. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  706. if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  707. args.v6.ucPpll = ATOM_EXT_PLL1;
  708. else if (ASIC_IS_DCE6(rdev))
  709. args.v6.ucPpll = ATOM_PPLL0;
  710. else
  711. args.v6.ucPpll = ATOM_DCPLL;
  712. break;
  713. default:
  714. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  715. return;
  716. }
  717. break;
  718. default:
  719. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  720. return;
  721. }
  722. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  723. }
  724. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  725. u32 crtc_id,
  726. int pll_id,
  727. u32 encoder_mode,
  728. u32 encoder_id,
  729. u32 clock,
  730. u32 ref_div,
  731. u32 fb_div,
  732. u32 frac_fb_div,
  733. u32 post_div,
  734. int bpc,
  735. bool ss_enabled,
  736. struct radeon_atom_ss *ss)
  737. {
  738. struct drm_device *dev = crtc->dev;
  739. struct radeon_device *rdev = dev->dev_private;
  740. u8 frev, crev;
  741. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  742. union set_pixel_clock args;
  743. memset(&args, 0, sizeof(args));
  744. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  745. &crev))
  746. return;
  747. switch (frev) {
  748. case 1:
  749. switch (crev) {
  750. case 1:
  751. if (clock == ATOM_DISABLE)
  752. return;
  753. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  754. args.v1.usRefDiv = cpu_to_le16(ref_div);
  755. args.v1.usFbDiv = cpu_to_le16(fb_div);
  756. args.v1.ucFracFbDiv = frac_fb_div;
  757. args.v1.ucPostDiv = post_div;
  758. args.v1.ucPpll = pll_id;
  759. args.v1.ucCRTC = crtc_id;
  760. args.v1.ucRefDivSrc = 1;
  761. break;
  762. case 2:
  763. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  764. args.v2.usRefDiv = cpu_to_le16(ref_div);
  765. args.v2.usFbDiv = cpu_to_le16(fb_div);
  766. args.v2.ucFracFbDiv = frac_fb_div;
  767. args.v2.ucPostDiv = post_div;
  768. args.v2.ucPpll = pll_id;
  769. args.v2.ucCRTC = crtc_id;
  770. args.v2.ucRefDivSrc = 1;
  771. break;
  772. case 3:
  773. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  774. args.v3.usRefDiv = cpu_to_le16(ref_div);
  775. args.v3.usFbDiv = cpu_to_le16(fb_div);
  776. args.v3.ucFracFbDiv = frac_fb_div;
  777. args.v3.ucPostDiv = post_div;
  778. args.v3.ucPpll = pll_id;
  779. if (crtc_id == ATOM_CRTC2)
  780. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  781. else
  782. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  783. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  784. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  785. args.v3.ucTransmitterId = encoder_id;
  786. args.v3.ucEncoderMode = encoder_mode;
  787. break;
  788. case 5:
  789. args.v5.ucCRTC = crtc_id;
  790. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  791. args.v5.ucRefDiv = ref_div;
  792. args.v5.usFbDiv = cpu_to_le16(fb_div);
  793. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  794. args.v5.ucPostDiv = post_div;
  795. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  796. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  797. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  798. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  799. switch (bpc) {
  800. case 8:
  801. default:
  802. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  803. break;
  804. case 10:
  805. /* yes this is correct, the atom define is wrong */
  806. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
  807. break;
  808. case 12:
  809. /* yes this is correct, the atom define is wrong */
  810. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  811. break;
  812. }
  813. }
  814. args.v5.ucTransmitterID = encoder_id;
  815. args.v5.ucEncoderMode = encoder_mode;
  816. args.v5.ucPpll = pll_id;
  817. break;
  818. case 6:
  819. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  820. args.v6.ucRefDiv = ref_div;
  821. args.v6.usFbDiv = cpu_to_le16(fb_div);
  822. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  823. args.v6.ucPostDiv = post_div;
  824. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  825. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  826. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  827. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  828. switch (bpc) {
  829. case 8:
  830. default:
  831. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  832. break;
  833. case 10:
  834. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
  835. break;
  836. case 12:
  837. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
  838. break;
  839. case 16:
  840. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  841. break;
  842. }
  843. }
  844. args.v6.ucTransmitterID = encoder_id;
  845. args.v6.ucEncoderMode = encoder_mode;
  846. args.v6.ucPpll = pll_id;
  847. break;
  848. default:
  849. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  850. return;
  851. }
  852. break;
  853. default:
  854. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  855. return;
  856. }
  857. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  858. }
  859. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  860. {
  861. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  862. struct drm_device *dev = crtc->dev;
  863. struct radeon_device *rdev = dev->dev_private;
  864. struct radeon_encoder *radeon_encoder =
  865. to_radeon_encoder(radeon_crtc->encoder);
  866. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  867. radeon_crtc->bpc = 8;
  868. radeon_crtc->ss_enabled = false;
  869. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  870. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  871. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  872. struct drm_connector *connector =
  873. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  874. struct radeon_connector *radeon_connector =
  875. to_radeon_connector(connector);
  876. struct radeon_connector_atom_dig *dig_connector =
  877. radeon_connector->con_priv;
  878. int dp_clock;
  879. /* Assign mode clock for hdmi deep color max clock limit check */
  880. radeon_connector->pixelclock_for_modeset = mode->clock;
  881. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  882. switch (encoder_mode) {
  883. case ATOM_ENCODER_MODE_DP_MST:
  884. case ATOM_ENCODER_MODE_DP:
  885. /* DP/eDP */
  886. dp_clock = dig_connector->dp_clock / 10;
  887. if (ASIC_IS_DCE4(rdev))
  888. radeon_crtc->ss_enabled =
  889. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  890. ASIC_INTERNAL_SS_ON_DP,
  891. dp_clock);
  892. else {
  893. if (dp_clock == 16200) {
  894. radeon_crtc->ss_enabled =
  895. radeon_atombios_get_ppll_ss_info(rdev,
  896. &radeon_crtc->ss,
  897. ATOM_DP_SS_ID2);
  898. if (!radeon_crtc->ss_enabled)
  899. radeon_crtc->ss_enabled =
  900. radeon_atombios_get_ppll_ss_info(rdev,
  901. &radeon_crtc->ss,
  902. ATOM_DP_SS_ID1);
  903. } else {
  904. radeon_crtc->ss_enabled =
  905. radeon_atombios_get_ppll_ss_info(rdev,
  906. &radeon_crtc->ss,
  907. ATOM_DP_SS_ID1);
  908. }
  909. /* disable spread spectrum on DCE3 DP */
  910. radeon_crtc->ss_enabled = false;
  911. }
  912. break;
  913. case ATOM_ENCODER_MODE_LVDS:
  914. if (ASIC_IS_DCE4(rdev))
  915. radeon_crtc->ss_enabled =
  916. radeon_atombios_get_asic_ss_info(rdev,
  917. &radeon_crtc->ss,
  918. dig->lcd_ss_id,
  919. mode->clock / 10);
  920. else
  921. radeon_crtc->ss_enabled =
  922. radeon_atombios_get_ppll_ss_info(rdev,
  923. &radeon_crtc->ss,
  924. dig->lcd_ss_id);
  925. break;
  926. case ATOM_ENCODER_MODE_DVI:
  927. if (ASIC_IS_DCE4(rdev))
  928. radeon_crtc->ss_enabled =
  929. radeon_atombios_get_asic_ss_info(rdev,
  930. &radeon_crtc->ss,
  931. ASIC_INTERNAL_SS_ON_TMDS,
  932. mode->clock / 10);
  933. break;
  934. case ATOM_ENCODER_MODE_HDMI:
  935. if (ASIC_IS_DCE4(rdev))
  936. radeon_crtc->ss_enabled =
  937. radeon_atombios_get_asic_ss_info(rdev,
  938. &radeon_crtc->ss,
  939. ASIC_INTERNAL_SS_ON_HDMI,
  940. mode->clock / 10);
  941. break;
  942. default:
  943. break;
  944. }
  945. }
  946. /* adjust pixel clock as needed */
  947. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  948. return true;
  949. }
  950. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  951. {
  952. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  953. struct drm_device *dev = crtc->dev;
  954. struct radeon_device *rdev = dev->dev_private;
  955. struct radeon_encoder *radeon_encoder =
  956. to_radeon_encoder(radeon_crtc->encoder);
  957. u32 pll_clock = mode->clock;
  958. u32 clock = mode->clock;
  959. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  960. struct radeon_pll *pll;
  961. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  962. /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
  963. if (ASIC_IS_DCE5(rdev) &&
  964. (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
  965. (radeon_crtc->bpc > 8))
  966. clock = radeon_crtc->adjusted_clock;
  967. switch (radeon_crtc->pll_id) {
  968. case ATOM_PPLL1:
  969. pll = &rdev->clock.p1pll;
  970. break;
  971. case ATOM_PPLL2:
  972. pll = &rdev->clock.p2pll;
  973. break;
  974. case ATOM_DCPLL:
  975. case ATOM_PPLL_INVALID:
  976. default:
  977. pll = &rdev->clock.dcpll;
  978. break;
  979. }
  980. /* update pll params */
  981. pll->flags = radeon_crtc->pll_flags;
  982. pll->reference_div = radeon_crtc->pll_reference_div;
  983. pll->post_div = radeon_crtc->pll_post_div;
  984. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  985. /* TV seems to prefer the legacy algo on some boards */
  986. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  987. &fb_div, &frac_fb_div, &ref_div, &post_div);
  988. else if (ASIC_IS_AVIVO(rdev))
  989. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  990. &fb_div, &frac_fb_div, &ref_div, &post_div);
  991. else
  992. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  993. &fb_div, &frac_fb_div, &ref_div, &post_div);
  994. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  995. radeon_crtc->crtc_id, &radeon_crtc->ss);
  996. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  997. encoder_mode, radeon_encoder->encoder_id, clock,
  998. ref_div, fb_div, frac_fb_div, post_div,
  999. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  1000. if (radeon_crtc->ss_enabled) {
  1001. /* calculate ss amount and step size */
  1002. if (ASIC_IS_DCE4(rdev)) {
  1003. u32 step_size;
  1004. u32 amount = (((fb_div * 10) + frac_fb_div) *
  1005. (u32)radeon_crtc->ss.percentage) /
  1006. (100 * (u32)radeon_crtc->ss.percentage_divider);
  1007. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  1008. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  1009. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  1010. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  1011. step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1012. (125 * 25 * pll->reference_freq / 100);
  1013. else
  1014. step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1015. (125 * 25 * pll->reference_freq / 100);
  1016. radeon_crtc->ss.step = step_size;
  1017. }
  1018. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  1019. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1020. }
  1021. }
  1022. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  1023. struct drm_framebuffer *fb,
  1024. int x, int y, int atomic)
  1025. {
  1026. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1027. struct drm_device *dev = crtc->dev;
  1028. struct radeon_device *rdev = dev->dev_private;
  1029. struct radeon_framebuffer *radeon_fb;
  1030. struct drm_framebuffer *target_fb;
  1031. struct drm_gem_object *obj;
  1032. struct radeon_bo *rbo;
  1033. uint64_t fb_location;
  1034. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1035. unsigned bankw, bankh, mtaspect, tile_split;
  1036. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  1037. u32 tmp, viewport_w, viewport_h;
  1038. int r;
  1039. bool bypass_lut = false;
  1040. /* no fb bound */
  1041. if (!atomic && !crtc->primary->fb) {
  1042. DRM_DEBUG_KMS("No FB bound\n");
  1043. return 0;
  1044. }
  1045. if (atomic) {
  1046. radeon_fb = to_radeon_framebuffer(fb);
  1047. target_fb = fb;
  1048. }
  1049. else {
  1050. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1051. target_fb = crtc->primary->fb;
  1052. }
  1053. /* If atomic, assume fb object is pinned & idle & fenced and
  1054. * just update base pointers
  1055. */
  1056. obj = radeon_fb->obj;
  1057. rbo = gem_to_radeon_bo(obj);
  1058. r = radeon_bo_reserve(rbo, false);
  1059. if (unlikely(r != 0))
  1060. return r;
  1061. if (atomic)
  1062. fb_location = radeon_bo_gpu_offset(rbo);
  1063. else {
  1064. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1065. if (unlikely(r != 0)) {
  1066. radeon_bo_unreserve(rbo);
  1067. return -EINVAL;
  1068. }
  1069. }
  1070. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1071. radeon_bo_unreserve(rbo);
  1072. switch (target_fb->pixel_format) {
  1073. case DRM_FORMAT_C8:
  1074. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1075. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1076. break;
  1077. case DRM_FORMAT_XRGB4444:
  1078. case DRM_FORMAT_ARGB4444:
  1079. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1080. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
  1081. #ifdef __BIG_ENDIAN
  1082. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1083. #endif
  1084. break;
  1085. case DRM_FORMAT_XRGB1555:
  1086. case DRM_FORMAT_ARGB1555:
  1087. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1088. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1089. #ifdef __BIG_ENDIAN
  1090. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1091. #endif
  1092. break;
  1093. case DRM_FORMAT_BGRX5551:
  1094. case DRM_FORMAT_BGRA5551:
  1095. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1096. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
  1097. #ifdef __BIG_ENDIAN
  1098. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1099. #endif
  1100. break;
  1101. case DRM_FORMAT_RGB565:
  1102. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1103. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1104. #ifdef __BIG_ENDIAN
  1105. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1106. #endif
  1107. break;
  1108. case DRM_FORMAT_XRGB8888:
  1109. case DRM_FORMAT_ARGB8888:
  1110. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1111. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1112. #ifdef __BIG_ENDIAN
  1113. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1114. #endif
  1115. break;
  1116. case DRM_FORMAT_XRGB2101010:
  1117. case DRM_FORMAT_ARGB2101010:
  1118. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1119. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
  1120. #ifdef __BIG_ENDIAN
  1121. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1122. #endif
  1123. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1124. bypass_lut = true;
  1125. break;
  1126. case DRM_FORMAT_BGRX1010102:
  1127. case DRM_FORMAT_BGRA1010102:
  1128. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1129. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
  1130. #ifdef __BIG_ENDIAN
  1131. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1132. #endif
  1133. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1134. bypass_lut = true;
  1135. break;
  1136. default:
  1137. DRM_ERROR("Unsupported screen format %s\n",
  1138. drm_get_format_name(target_fb->pixel_format));
  1139. return -EINVAL;
  1140. }
  1141. if (tiling_flags & RADEON_TILING_MACRO) {
  1142. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1143. /* Set NUM_BANKS. */
  1144. if (rdev->family >= CHIP_TAHITI) {
  1145. unsigned index, num_banks;
  1146. if (rdev->family >= CHIP_BONAIRE) {
  1147. unsigned tileb, tile_split_bytes;
  1148. /* Calculate the macrotile mode index. */
  1149. tile_split_bytes = 64 << tile_split;
  1150. tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
  1151. tileb = min(tile_split_bytes, tileb);
  1152. for (index = 0; tileb > 64; index++)
  1153. tileb >>= 1;
  1154. if (index >= 16) {
  1155. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1156. target_fb->bits_per_pixel, tile_split);
  1157. return -EINVAL;
  1158. }
  1159. num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
  1160. } else {
  1161. switch (target_fb->bits_per_pixel) {
  1162. case 8:
  1163. index = 10;
  1164. break;
  1165. case 16:
  1166. index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
  1167. break;
  1168. default:
  1169. case 32:
  1170. index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
  1171. break;
  1172. }
  1173. num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
  1174. }
  1175. fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  1176. } else {
  1177. /* NI and older. */
  1178. if (rdev->family >= CHIP_CAYMAN)
  1179. tmp = rdev->config.cayman.tile_config;
  1180. else
  1181. tmp = rdev->config.evergreen.tile_config;
  1182. switch ((tmp & 0xf0) >> 4) {
  1183. case 0: /* 4 banks */
  1184. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1185. break;
  1186. case 1: /* 8 banks */
  1187. default:
  1188. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1189. break;
  1190. case 2: /* 16 banks */
  1191. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1192. break;
  1193. }
  1194. }
  1195. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1196. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1197. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1198. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1199. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1200. if (rdev->family >= CHIP_BONAIRE) {
  1201. /* XXX need to know more about the surface tiling mode */
  1202. fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
  1203. }
  1204. } else if (tiling_flags & RADEON_TILING_MICRO)
  1205. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1206. if (rdev->family >= CHIP_BONAIRE) {
  1207. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1208. * It should be the same for the other modes too, but not all
  1209. * modes set the pipe config field. */
  1210. u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
  1211. fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
  1212. } else if ((rdev->family == CHIP_TAHITI) ||
  1213. (rdev->family == CHIP_PITCAIRN))
  1214. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1215. else if ((rdev->family == CHIP_VERDE) ||
  1216. (rdev->family == CHIP_OLAND) ||
  1217. (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
  1218. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1219. switch (radeon_crtc->crtc_id) {
  1220. case 0:
  1221. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1222. break;
  1223. case 1:
  1224. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1225. break;
  1226. case 2:
  1227. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1228. break;
  1229. case 3:
  1230. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1231. break;
  1232. case 4:
  1233. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1234. break;
  1235. case 5:
  1236. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1237. break;
  1238. default:
  1239. break;
  1240. }
  1241. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1242. upper_32_bits(fb_location));
  1243. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1244. upper_32_bits(fb_location));
  1245. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1246. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1247. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1248. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1249. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1250. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1251. /*
  1252. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1253. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1254. * retain the full precision throughout the pipeline.
  1255. */
  1256. WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
  1257. (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
  1258. ~EVERGREEN_LUT_10BIT_BYPASS_EN);
  1259. if (bypass_lut)
  1260. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1261. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1262. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1263. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1264. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1265. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1266. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1267. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1268. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1269. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1270. if (rdev->family >= CHIP_BONAIRE)
  1271. WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1272. target_fb->height);
  1273. else
  1274. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1275. target_fb->height);
  1276. x &= ~3;
  1277. y &= ~1;
  1278. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1279. (x << 16) | y);
  1280. viewport_w = crtc->mode.hdisplay;
  1281. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1282. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1283. (viewport_w << 16) | viewport_h);
  1284. /* pageflip setup */
  1285. /* make sure flip is at vb rather than hb */
  1286. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1287. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1288. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1289. /* set pageflip to happen only at start of vblank interval (front porch) */
  1290. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1291. if (!atomic && fb && fb != crtc->primary->fb) {
  1292. radeon_fb = to_radeon_framebuffer(fb);
  1293. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1294. r = radeon_bo_reserve(rbo, false);
  1295. if (unlikely(r != 0))
  1296. return r;
  1297. radeon_bo_unpin(rbo);
  1298. radeon_bo_unreserve(rbo);
  1299. }
  1300. /* Bytes per pixel may have changed */
  1301. radeon_bandwidth_update(rdev);
  1302. return 0;
  1303. }
  1304. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1305. struct drm_framebuffer *fb,
  1306. int x, int y, int atomic)
  1307. {
  1308. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1309. struct drm_device *dev = crtc->dev;
  1310. struct radeon_device *rdev = dev->dev_private;
  1311. struct radeon_framebuffer *radeon_fb;
  1312. struct drm_gem_object *obj;
  1313. struct radeon_bo *rbo;
  1314. struct drm_framebuffer *target_fb;
  1315. uint64_t fb_location;
  1316. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1317. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1318. u32 tmp, viewport_w, viewport_h;
  1319. int r;
  1320. bool bypass_lut = false;
  1321. /* no fb bound */
  1322. if (!atomic && !crtc->primary->fb) {
  1323. DRM_DEBUG_KMS("No FB bound\n");
  1324. return 0;
  1325. }
  1326. if (atomic) {
  1327. radeon_fb = to_radeon_framebuffer(fb);
  1328. target_fb = fb;
  1329. }
  1330. else {
  1331. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1332. target_fb = crtc->primary->fb;
  1333. }
  1334. obj = radeon_fb->obj;
  1335. rbo = gem_to_radeon_bo(obj);
  1336. r = radeon_bo_reserve(rbo, false);
  1337. if (unlikely(r != 0))
  1338. return r;
  1339. /* If atomic, assume fb object is pinned & idle & fenced and
  1340. * just update base pointers
  1341. */
  1342. if (atomic)
  1343. fb_location = radeon_bo_gpu_offset(rbo);
  1344. else {
  1345. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1346. if (unlikely(r != 0)) {
  1347. radeon_bo_unreserve(rbo);
  1348. return -EINVAL;
  1349. }
  1350. }
  1351. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1352. radeon_bo_unreserve(rbo);
  1353. switch (target_fb->pixel_format) {
  1354. case DRM_FORMAT_C8:
  1355. fb_format =
  1356. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1357. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1358. break;
  1359. case DRM_FORMAT_XRGB4444:
  1360. case DRM_FORMAT_ARGB4444:
  1361. fb_format =
  1362. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1363. AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
  1364. #ifdef __BIG_ENDIAN
  1365. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1366. #endif
  1367. break;
  1368. case DRM_FORMAT_XRGB1555:
  1369. fb_format =
  1370. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1371. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1372. #ifdef __BIG_ENDIAN
  1373. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1374. #endif
  1375. break;
  1376. case DRM_FORMAT_RGB565:
  1377. fb_format =
  1378. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1379. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1380. #ifdef __BIG_ENDIAN
  1381. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1382. #endif
  1383. break;
  1384. case DRM_FORMAT_XRGB8888:
  1385. case DRM_FORMAT_ARGB8888:
  1386. fb_format =
  1387. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1388. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1389. #ifdef __BIG_ENDIAN
  1390. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1391. #endif
  1392. break;
  1393. case DRM_FORMAT_XRGB2101010:
  1394. case DRM_FORMAT_ARGB2101010:
  1395. fb_format =
  1396. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1397. AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
  1398. #ifdef __BIG_ENDIAN
  1399. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1400. #endif
  1401. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1402. bypass_lut = true;
  1403. break;
  1404. default:
  1405. DRM_ERROR("Unsupported screen format %s\n",
  1406. drm_get_format_name(target_fb->pixel_format));
  1407. return -EINVAL;
  1408. }
  1409. if (rdev->family >= CHIP_R600) {
  1410. if (tiling_flags & RADEON_TILING_MACRO)
  1411. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1412. else if (tiling_flags & RADEON_TILING_MICRO)
  1413. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1414. } else {
  1415. if (tiling_flags & RADEON_TILING_MACRO)
  1416. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1417. if (tiling_flags & RADEON_TILING_MICRO)
  1418. fb_format |= AVIVO_D1GRPH_TILED;
  1419. }
  1420. if (radeon_crtc->crtc_id == 0)
  1421. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1422. else
  1423. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1424. if (rdev->family >= CHIP_RV770) {
  1425. if (radeon_crtc->crtc_id) {
  1426. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1427. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1428. } else {
  1429. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1430. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1431. }
  1432. }
  1433. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1434. (u32) fb_location);
  1435. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1436. radeon_crtc->crtc_offset, (u32) fb_location);
  1437. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1438. if (rdev->family >= CHIP_R600)
  1439. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1440. /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
  1441. WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
  1442. (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
  1443. if (bypass_lut)
  1444. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1445. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1446. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1447. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1448. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1449. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1450. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1451. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1452. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1453. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1454. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1455. target_fb->height);
  1456. x &= ~3;
  1457. y &= ~1;
  1458. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1459. (x << 16) | y);
  1460. viewport_w = crtc->mode.hdisplay;
  1461. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1462. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1463. (viewport_w << 16) | viewport_h);
  1464. /* pageflip setup */
  1465. /* make sure flip is at vb rather than hb */
  1466. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1467. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1468. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1469. /* set pageflip to happen only at start of vblank interval (front porch) */
  1470. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1471. if (!atomic && fb && fb != crtc->primary->fb) {
  1472. radeon_fb = to_radeon_framebuffer(fb);
  1473. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1474. r = radeon_bo_reserve(rbo, false);
  1475. if (unlikely(r != 0))
  1476. return r;
  1477. radeon_bo_unpin(rbo);
  1478. radeon_bo_unreserve(rbo);
  1479. }
  1480. /* Bytes per pixel may have changed */
  1481. radeon_bandwidth_update(rdev);
  1482. return 0;
  1483. }
  1484. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1485. struct drm_framebuffer *old_fb)
  1486. {
  1487. struct drm_device *dev = crtc->dev;
  1488. struct radeon_device *rdev = dev->dev_private;
  1489. if (ASIC_IS_DCE4(rdev))
  1490. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1491. else if (ASIC_IS_AVIVO(rdev))
  1492. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1493. else
  1494. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1495. }
  1496. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1497. struct drm_framebuffer *fb,
  1498. int x, int y, enum mode_set_atomic state)
  1499. {
  1500. struct drm_device *dev = crtc->dev;
  1501. struct radeon_device *rdev = dev->dev_private;
  1502. if (ASIC_IS_DCE4(rdev))
  1503. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1504. else if (ASIC_IS_AVIVO(rdev))
  1505. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1506. else
  1507. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1508. }
  1509. /* properly set additional regs when using atombios */
  1510. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1511. {
  1512. struct drm_device *dev = crtc->dev;
  1513. struct radeon_device *rdev = dev->dev_private;
  1514. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1515. u32 disp_merge_cntl;
  1516. switch (radeon_crtc->crtc_id) {
  1517. case 0:
  1518. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1519. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1520. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1521. break;
  1522. case 1:
  1523. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1524. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1525. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1526. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1527. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1528. break;
  1529. }
  1530. }
  1531. /**
  1532. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1533. *
  1534. * @crtc: drm crtc
  1535. *
  1536. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1537. */
  1538. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1539. {
  1540. struct drm_device *dev = crtc->dev;
  1541. struct drm_crtc *test_crtc;
  1542. struct radeon_crtc *test_radeon_crtc;
  1543. u32 pll_in_use = 0;
  1544. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1545. if (crtc == test_crtc)
  1546. continue;
  1547. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1548. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1549. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1550. }
  1551. return pll_in_use;
  1552. }
  1553. /**
  1554. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1555. *
  1556. * @crtc: drm crtc
  1557. *
  1558. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1559. * also in DP mode. For DP, a single PPLL can be used for all DP
  1560. * crtcs/encoders.
  1561. */
  1562. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1563. {
  1564. struct drm_device *dev = crtc->dev;
  1565. struct drm_crtc *test_crtc;
  1566. struct radeon_crtc *test_radeon_crtc;
  1567. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1568. if (crtc == test_crtc)
  1569. continue;
  1570. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1571. if (test_radeon_crtc->encoder &&
  1572. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1573. /* for DP use the same PLL for all */
  1574. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1575. return test_radeon_crtc->pll_id;
  1576. }
  1577. }
  1578. return ATOM_PPLL_INVALID;
  1579. }
  1580. /**
  1581. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1582. *
  1583. * @crtc: drm crtc
  1584. * @encoder: drm encoder
  1585. *
  1586. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1587. * be shared (i.e., same clock).
  1588. */
  1589. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1590. {
  1591. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1592. struct drm_device *dev = crtc->dev;
  1593. struct drm_crtc *test_crtc;
  1594. struct radeon_crtc *test_radeon_crtc;
  1595. u32 adjusted_clock, test_adjusted_clock;
  1596. adjusted_clock = radeon_crtc->adjusted_clock;
  1597. if (adjusted_clock == 0)
  1598. return ATOM_PPLL_INVALID;
  1599. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1600. if (crtc == test_crtc)
  1601. continue;
  1602. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1603. if (test_radeon_crtc->encoder &&
  1604. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1605. /* check if we are already driving this connector with another crtc */
  1606. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1607. /* if we are, return that pll */
  1608. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1609. return test_radeon_crtc->pll_id;
  1610. }
  1611. /* for non-DP check the clock */
  1612. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1613. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1614. (adjusted_clock == test_adjusted_clock) &&
  1615. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1616. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1617. return test_radeon_crtc->pll_id;
  1618. }
  1619. }
  1620. return ATOM_PPLL_INVALID;
  1621. }
  1622. /**
  1623. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1624. *
  1625. * @crtc: drm crtc
  1626. *
  1627. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1628. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1629. * monitors a dedicated PPLL must be used. If a particular board has
  1630. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1631. * as there is no need to program the PLL itself. If we are not able to
  1632. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1633. * avoid messing up an existing monitor.
  1634. *
  1635. * Asic specific PLL information
  1636. *
  1637. * DCE 8.x
  1638. * KB/KV
  1639. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1640. * CI
  1641. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1642. *
  1643. * DCE 6.1
  1644. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1645. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1646. *
  1647. * DCE 6.0
  1648. * - PPLL0 is available to all UNIPHY (DP only)
  1649. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1650. *
  1651. * DCE 5.0
  1652. * - DCPLL is available to all UNIPHY (DP only)
  1653. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1654. *
  1655. * DCE 3.0/4.0/4.1
  1656. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1657. *
  1658. */
  1659. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1660. {
  1661. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1662. struct drm_device *dev = crtc->dev;
  1663. struct radeon_device *rdev = dev->dev_private;
  1664. struct radeon_encoder *radeon_encoder =
  1665. to_radeon_encoder(radeon_crtc->encoder);
  1666. u32 pll_in_use;
  1667. int pll;
  1668. if (ASIC_IS_DCE8(rdev)) {
  1669. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1670. if (rdev->clock.dp_extclk)
  1671. /* skip PPLL programming if using ext clock */
  1672. return ATOM_PPLL_INVALID;
  1673. else {
  1674. /* use the same PPLL for all DP monitors */
  1675. pll = radeon_get_shared_dp_ppll(crtc);
  1676. if (pll != ATOM_PPLL_INVALID)
  1677. return pll;
  1678. }
  1679. } else {
  1680. /* use the same PPLL for all monitors with the same clock */
  1681. pll = radeon_get_shared_nondp_ppll(crtc);
  1682. if (pll != ATOM_PPLL_INVALID)
  1683. return pll;
  1684. }
  1685. /* otherwise, pick one of the plls */
  1686. if ((rdev->family == CHIP_KAVERI) ||
  1687. (rdev->family == CHIP_KABINI) ||
  1688. (rdev->family == CHIP_MULLINS)) {
  1689. /* KB/KV/ML has PPLL1 and PPLL2 */
  1690. pll_in_use = radeon_get_pll_use_mask(crtc);
  1691. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1692. return ATOM_PPLL2;
  1693. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1694. return ATOM_PPLL1;
  1695. DRM_ERROR("unable to allocate a PPLL\n");
  1696. return ATOM_PPLL_INVALID;
  1697. } else {
  1698. /* CI has PPLL0, PPLL1, and PPLL2 */
  1699. pll_in_use = radeon_get_pll_use_mask(crtc);
  1700. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1701. return ATOM_PPLL2;
  1702. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1703. return ATOM_PPLL1;
  1704. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1705. return ATOM_PPLL0;
  1706. DRM_ERROR("unable to allocate a PPLL\n");
  1707. return ATOM_PPLL_INVALID;
  1708. }
  1709. } else if (ASIC_IS_DCE61(rdev)) {
  1710. struct radeon_encoder_atom_dig *dig =
  1711. radeon_encoder->enc_priv;
  1712. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1713. (dig->linkb == false))
  1714. /* UNIPHY A uses PPLL2 */
  1715. return ATOM_PPLL2;
  1716. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1717. /* UNIPHY B/C/D/E/F */
  1718. if (rdev->clock.dp_extclk)
  1719. /* skip PPLL programming if using ext clock */
  1720. return ATOM_PPLL_INVALID;
  1721. else {
  1722. /* use the same PPLL for all DP monitors */
  1723. pll = radeon_get_shared_dp_ppll(crtc);
  1724. if (pll != ATOM_PPLL_INVALID)
  1725. return pll;
  1726. }
  1727. } else {
  1728. /* use the same PPLL for all monitors with the same clock */
  1729. pll = radeon_get_shared_nondp_ppll(crtc);
  1730. if (pll != ATOM_PPLL_INVALID)
  1731. return pll;
  1732. }
  1733. /* UNIPHY B/C/D/E/F */
  1734. pll_in_use = radeon_get_pll_use_mask(crtc);
  1735. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1736. return ATOM_PPLL0;
  1737. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1738. return ATOM_PPLL1;
  1739. DRM_ERROR("unable to allocate a PPLL\n");
  1740. return ATOM_PPLL_INVALID;
  1741. } else if (ASIC_IS_DCE41(rdev)) {
  1742. /* Don't share PLLs on DCE4.1 chips */
  1743. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1744. if (rdev->clock.dp_extclk)
  1745. /* skip PPLL programming if using ext clock */
  1746. return ATOM_PPLL_INVALID;
  1747. }
  1748. pll_in_use = radeon_get_pll_use_mask(crtc);
  1749. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1750. return ATOM_PPLL1;
  1751. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1752. return ATOM_PPLL2;
  1753. DRM_ERROR("unable to allocate a PPLL\n");
  1754. return ATOM_PPLL_INVALID;
  1755. } else if (ASIC_IS_DCE4(rdev)) {
  1756. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1757. * depending on the asic:
  1758. * DCE4: PPLL or ext clock
  1759. * DCE5: PPLL, DCPLL, or ext clock
  1760. * DCE6: PPLL, PPLL0, or ext clock
  1761. *
  1762. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1763. * PPLL/DCPLL programming and only program the DP DTO for the
  1764. * crtc virtual pixel clock.
  1765. */
  1766. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1767. if (rdev->clock.dp_extclk)
  1768. /* skip PPLL programming if using ext clock */
  1769. return ATOM_PPLL_INVALID;
  1770. else if (ASIC_IS_DCE6(rdev))
  1771. /* use PPLL0 for all DP */
  1772. return ATOM_PPLL0;
  1773. else if (ASIC_IS_DCE5(rdev))
  1774. /* use DCPLL for all DP */
  1775. return ATOM_DCPLL;
  1776. else {
  1777. /* use the same PPLL for all DP monitors */
  1778. pll = radeon_get_shared_dp_ppll(crtc);
  1779. if (pll != ATOM_PPLL_INVALID)
  1780. return pll;
  1781. }
  1782. } else {
  1783. /* use the same PPLL for all monitors with the same clock */
  1784. pll = radeon_get_shared_nondp_ppll(crtc);
  1785. if (pll != ATOM_PPLL_INVALID)
  1786. return pll;
  1787. }
  1788. /* all other cases */
  1789. pll_in_use = radeon_get_pll_use_mask(crtc);
  1790. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1791. return ATOM_PPLL1;
  1792. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1793. return ATOM_PPLL2;
  1794. DRM_ERROR("unable to allocate a PPLL\n");
  1795. return ATOM_PPLL_INVALID;
  1796. } else {
  1797. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1798. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1799. * the matching btw pll and crtc is done through
  1800. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1801. * pll (1 or 2) to select which register to write. ie if using
  1802. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1803. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1804. * choose which value to write. Which is reverse order from
  1805. * register logic. So only case that works is when pllid is
  1806. * same as crtcid or when both pll and crtc are enabled and
  1807. * both use same clock.
  1808. *
  1809. * So just return crtc id as if crtc and pll were hard linked
  1810. * together even if they aren't
  1811. */
  1812. return radeon_crtc->crtc_id;
  1813. }
  1814. }
  1815. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1816. {
  1817. /* always set DCPLL */
  1818. if (ASIC_IS_DCE6(rdev))
  1819. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1820. else if (ASIC_IS_DCE4(rdev)) {
  1821. struct radeon_atom_ss ss;
  1822. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1823. ASIC_INTERNAL_SS_ON_DCPLL,
  1824. rdev->clock.default_dispclk);
  1825. if (ss_enabled)
  1826. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1827. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1828. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1829. if (ss_enabled)
  1830. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1831. }
  1832. }
  1833. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1834. struct drm_display_mode *mode,
  1835. struct drm_display_mode *adjusted_mode,
  1836. int x, int y, struct drm_framebuffer *old_fb)
  1837. {
  1838. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1839. struct drm_device *dev = crtc->dev;
  1840. struct radeon_device *rdev = dev->dev_private;
  1841. struct radeon_encoder *radeon_encoder =
  1842. to_radeon_encoder(radeon_crtc->encoder);
  1843. bool is_tvcv = false;
  1844. if (radeon_encoder->active_device &
  1845. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1846. is_tvcv = true;
  1847. if (!radeon_crtc->adjusted_clock)
  1848. return -EINVAL;
  1849. atombios_crtc_set_pll(crtc, adjusted_mode);
  1850. if (ASIC_IS_DCE4(rdev))
  1851. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1852. else if (ASIC_IS_AVIVO(rdev)) {
  1853. if (is_tvcv)
  1854. atombios_crtc_set_timing(crtc, adjusted_mode);
  1855. else
  1856. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1857. } else {
  1858. atombios_crtc_set_timing(crtc, adjusted_mode);
  1859. if (radeon_crtc->crtc_id == 0)
  1860. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1861. radeon_legacy_atom_fixup(crtc);
  1862. }
  1863. atombios_crtc_set_base(crtc, x, y, old_fb);
  1864. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1865. atombios_scaler_setup(crtc);
  1866. /* update the hw version fpr dpm */
  1867. radeon_crtc->hw_mode = *adjusted_mode;
  1868. return 0;
  1869. }
  1870. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1871. const struct drm_display_mode *mode,
  1872. struct drm_display_mode *adjusted_mode)
  1873. {
  1874. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1875. struct drm_device *dev = crtc->dev;
  1876. struct drm_encoder *encoder;
  1877. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1878. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1879. if (encoder->crtc == crtc) {
  1880. radeon_crtc->encoder = encoder;
  1881. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1882. break;
  1883. }
  1884. }
  1885. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1886. radeon_crtc->encoder = NULL;
  1887. radeon_crtc->connector = NULL;
  1888. return false;
  1889. }
  1890. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1891. return false;
  1892. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1893. return false;
  1894. /* pick pll */
  1895. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1896. /* if we can't get a PPLL for a non-DP encoder, fail */
  1897. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1898. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1899. return false;
  1900. return true;
  1901. }
  1902. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1903. {
  1904. struct drm_device *dev = crtc->dev;
  1905. struct radeon_device *rdev = dev->dev_private;
  1906. /* disable crtc pair power gating before programming */
  1907. if (ASIC_IS_DCE6(rdev))
  1908. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1909. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1910. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1911. }
  1912. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1913. {
  1914. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1915. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1916. }
  1917. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1918. {
  1919. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1920. struct drm_device *dev = crtc->dev;
  1921. struct radeon_device *rdev = dev->dev_private;
  1922. struct radeon_atom_ss ss;
  1923. int i;
  1924. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1925. if (crtc->primary->fb) {
  1926. int r;
  1927. struct radeon_framebuffer *radeon_fb;
  1928. struct radeon_bo *rbo;
  1929. radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
  1930. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1931. r = radeon_bo_reserve(rbo, false);
  1932. if (unlikely(r))
  1933. DRM_ERROR("failed to reserve rbo before unpin\n");
  1934. else {
  1935. radeon_bo_unpin(rbo);
  1936. radeon_bo_unreserve(rbo);
  1937. }
  1938. }
  1939. /* disable the GRPH */
  1940. if (ASIC_IS_DCE4(rdev))
  1941. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1942. else if (ASIC_IS_AVIVO(rdev))
  1943. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1944. if (ASIC_IS_DCE6(rdev))
  1945. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  1946. for (i = 0; i < rdev->num_crtc; i++) {
  1947. if (rdev->mode_info.crtcs[i] &&
  1948. rdev->mode_info.crtcs[i]->enabled &&
  1949. i != radeon_crtc->crtc_id &&
  1950. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1951. /* one other crtc is using this pll don't turn
  1952. * off the pll
  1953. */
  1954. goto done;
  1955. }
  1956. }
  1957. switch (radeon_crtc->pll_id) {
  1958. case ATOM_PPLL1:
  1959. case ATOM_PPLL2:
  1960. /* disable the ppll */
  1961. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1962. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1963. break;
  1964. case ATOM_PPLL0:
  1965. /* disable the ppll */
  1966. if ((rdev->family == CHIP_ARUBA) ||
  1967. (rdev->family == CHIP_BONAIRE) ||
  1968. (rdev->family == CHIP_HAWAII))
  1969. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1970. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1971. break;
  1972. default:
  1973. break;
  1974. }
  1975. done:
  1976. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1977. radeon_crtc->adjusted_clock = 0;
  1978. radeon_crtc->encoder = NULL;
  1979. radeon_crtc->connector = NULL;
  1980. }
  1981. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1982. .dpms = atombios_crtc_dpms,
  1983. .mode_fixup = atombios_crtc_mode_fixup,
  1984. .mode_set = atombios_crtc_mode_set,
  1985. .mode_set_base = atombios_crtc_set_base,
  1986. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1987. .prepare = atombios_crtc_prepare,
  1988. .commit = atombios_crtc_commit,
  1989. .load_lut = radeon_crtc_load_lut,
  1990. .disable = atombios_crtc_disable,
  1991. };
  1992. void radeon_atombios_init_crtc(struct drm_device *dev,
  1993. struct radeon_crtc *radeon_crtc)
  1994. {
  1995. struct radeon_device *rdev = dev->dev_private;
  1996. if (ASIC_IS_DCE4(rdev)) {
  1997. switch (radeon_crtc->crtc_id) {
  1998. case 0:
  1999. default:
  2000. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  2001. break;
  2002. case 1:
  2003. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  2004. break;
  2005. case 2:
  2006. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  2007. break;
  2008. case 3:
  2009. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  2010. break;
  2011. case 4:
  2012. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  2013. break;
  2014. case 5:
  2015. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  2016. break;
  2017. }
  2018. } else {
  2019. if (radeon_crtc->crtc_id == 1)
  2020. radeon_crtc->crtc_offset =
  2021. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  2022. else
  2023. radeon_crtc->crtc_offset = 0;
  2024. }
  2025. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2026. radeon_crtc->adjusted_clock = 0;
  2027. radeon_crtc->encoder = NULL;
  2028. radeon_crtc->connector = NULL;
  2029. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  2030. }