mdp5_encoder.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "mdp5_kms.h"
  18. #include "drm_crtc.h"
  19. #include "drm_crtc_helper.h"
  20. struct mdp5_encoder {
  21. struct drm_encoder base;
  22. int intf;
  23. enum mdp5_intf intf_id;
  24. bool enabled;
  25. uint32_t bsc;
  26. };
  27. #define to_mdp5_encoder(x) container_of(x, struct mdp5_encoder, base)
  28. static struct mdp5_kms *get_kms(struct drm_encoder *encoder)
  29. {
  30. struct msm_drm_private *priv = encoder->dev->dev_private;
  31. return to_mdp5_kms(to_mdp_kms(priv->kms));
  32. }
  33. #ifdef CONFIG_MSM_BUS_SCALING
  34. #include <mach/board.h>
  35. #include <mach/msm_bus.h>
  36. #include <mach/msm_bus_board.h>
  37. #define MDP_BUS_VECTOR_ENTRY(ab_val, ib_val) \
  38. { \
  39. .src = MSM_BUS_MASTER_MDP_PORT0, \
  40. .dst = MSM_BUS_SLAVE_EBI_CH0, \
  41. .ab = (ab_val), \
  42. .ib = (ib_val), \
  43. }
  44. static struct msm_bus_vectors mdp_bus_vectors[] = {
  45. MDP_BUS_VECTOR_ENTRY(0, 0),
  46. MDP_BUS_VECTOR_ENTRY(2000000000, 2000000000),
  47. };
  48. static struct msm_bus_paths mdp_bus_usecases[] = { {
  49. .num_paths = 1,
  50. .vectors = &mdp_bus_vectors[0],
  51. }, {
  52. .num_paths = 1,
  53. .vectors = &mdp_bus_vectors[1],
  54. } };
  55. static struct msm_bus_scale_pdata mdp_bus_scale_table = {
  56. .usecase = mdp_bus_usecases,
  57. .num_usecases = ARRAY_SIZE(mdp_bus_usecases),
  58. .name = "mdss_mdp",
  59. };
  60. static void bs_init(struct mdp5_encoder *mdp5_encoder)
  61. {
  62. mdp5_encoder->bsc = msm_bus_scale_register_client(
  63. &mdp_bus_scale_table);
  64. DBG("bus scale client: %08x", mdp5_encoder->bsc);
  65. }
  66. static void bs_fini(struct mdp5_encoder *mdp5_encoder)
  67. {
  68. if (mdp5_encoder->bsc) {
  69. msm_bus_scale_unregister_client(mdp5_encoder->bsc);
  70. mdp5_encoder->bsc = 0;
  71. }
  72. }
  73. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx)
  74. {
  75. if (mdp5_encoder->bsc) {
  76. DBG("set bus scaling: %d", idx);
  77. /* HACK: scaling down, and then immediately back up
  78. * seems to leave things broken (underflow).. so
  79. * never disable:
  80. */
  81. idx = 1;
  82. msm_bus_scale_client_update_request(mdp5_encoder->bsc, idx);
  83. }
  84. }
  85. #else
  86. static void bs_init(struct mdp5_encoder *mdp5_encoder) {}
  87. static void bs_fini(struct mdp5_encoder *mdp5_encoder) {}
  88. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx) {}
  89. #endif
  90. static void mdp5_encoder_destroy(struct drm_encoder *encoder)
  91. {
  92. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  93. bs_fini(mdp5_encoder);
  94. drm_encoder_cleanup(encoder);
  95. kfree(mdp5_encoder);
  96. }
  97. static const struct drm_encoder_funcs mdp5_encoder_funcs = {
  98. .destroy = mdp5_encoder_destroy,
  99. };
  100. static void mdp5_encoder_dpms(struct drm_encoder *encoder, int mode)
  101. {
  102. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  103. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  104. int intf = mdp5_encoder->intf;
  105. bool enabled = (mode == DRM_MODE_DPMS_ON);
  106. DBG("mode=%d", mode);
  107. if (enabled == mdp5_encoder->enabled)
  108. return;
  109. if (enabled) {
  110. bs_set(mdp5_encoder, 1);
  111. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intf), 1);
  112. } else {
  113. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intf), 0);
  114. bs_set(mdp5_encoder, 0);
  115. }
  116. mdp5_encoder->enabled = enabled;
  117. }
  118. static bool mdp5_encoder_mode_fixup(struct drm_encoder *encoder,
  119. const struct drm_display_mode *mode,
  120. struct drm_display_mode *adjusted_mode)
  121. {
  122. return true;
  123. }
  124. static void mdp5_encoder_mode_set(struct drm_encoder *encoder,
  125. struct drm_display_mode *mode,
  126. struct drm_display_mode *adjusted_mode)
  127. {
  128. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  129. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  130. int intf = mdp5_encoder->intf;
  131. uint32_t dtv_hsync_skew, vsync_period, vsync_len, ctrl_pol;
  132. uint32_t display_v_start, display_v_end;
  133. uint32_t hsync_start_x, hsync_end_x;
  134. uint32_t format;
  135. mode = adjusted_mode;
  136. DBG("set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  137. mode->base.id, mode->name,
  138. mode->vrefresh, mode->clock,
  139. mode->hdisplay, mode->hsync_start,
  140. mode->hsync_end, mode->htotal,
  141. mode->vdisplay, mode->vsync_start,
  142. mode->vsync_end, mode->vtotal,
  143. mode->type, mode->flags);
  144. ctrl_pol = 0;
  145. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  146. ctrl_pol |= MDP5_INTF_POLARITY_CTL_HSYNC_LOW;
  147. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  148. ctrl_pol |= MDP5_INTF_POLARITY_CTL_VSYNC_LOW;
  149. /* probably need to get DATA_EN polarity from panel.. */
  150. dtv_hsync_skew = 0; /* get this from panel? */
  151. format = 0x213f; /* get this from panel? */
  152. hsync_start_x = (mode->htotal - mode->hsync_start);
  153. hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1;
  154. vsync_period = mode->vtotal * mode->htotal;
  155. vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal;
  156. display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dtv_hsync_skew;
  157. display_v_end = vsync_period - ((mode->vsync_start - mode->vdisplay) * mode->htotal) + dtv_hsync_skew - 1;
  158. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_CTL(intf),
  159. MDP5_INTF_HSYNC_CTL_PULSEW(mode->hsync_end - mode->hsync_start) |
  160. MDP5_INTF_HSYNC_CTL_PERIOD(mode->htotal));
  161. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_PERIOD_F0(intf), vsync_period);
  162. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_LEN_F0(intf), vsync_len);
  163. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_HCTL(intf),
  164. MDP5_INTF_DISPLAY_HCTL_START(hsync_start_x) |
  165. MDP5_INTF_DISPLAY_HCTL_END(hsync_end_x));
  166. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VSTART_F0(intf), display_v_start);
  167. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VEND_F0(intf), display_v_end);
  168. mdp5_write(mdp5_kms, REG_MDP5_INTF_BORDER_COLOR(intf), 0);
  169. mdp5_write(mdp5_kms, REG_MDP5_INTF_UNDERFLOW_COLOR(intf), 0xff);
  170. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_SKEW(intf), dtv_hsync_skew);
  171. mdp5_write(mdp5_kms, REG_MDP5_INTF_POLARITY_CTL(intf), ctrl_pol);
  172. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_HCTL(intf),
  173. MDP5_INTF_ACTIVE_HCTL_START(0) |
  174. MDP5_INTF_ACTIVE_HCTL_END(0));
  175. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VSTART_F0(intf), 0);
  176. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VEND_F0(intf), 0);
  177. mdp5_write(mdp5_kms, REG_MDP5_INTF_PANEL_FORMAT(intf), format);
  178. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(intf), 0x3); /* frame+line? */
  179. }
  180. static void mdp5_encoder_prepare(struct drm_encoder *encoder)
  181. {
  182. mdp5_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  183. }
  184. static void mdp5_encoder_commit(struct drm_encoder *encoder)
  185. {
  186. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  187. mdp5_crtc_set_intf(encoder->crtc, mdp5_encoder->intf,
  188. mdp5_encoder->intf_id);
  189. mdp5_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  190. }
  191. static const struct drm_encoder_helper_funcs mdp5_encoder_helper_funcs = {
  192. .dpms = mdp5_encoder_dpms,
  193. .mode_fixup = mdp5_encoder_mode_fixup,
  194. .mode_set = mdp5_encoder_mode_set,
  195. .prepare = mdp5_encoder_prepare,
  196. .commit = mdp5_encoder_commit,
  197. };
  198. /* initialize encoder */
  199. struct drm_encoder *mdp5_encoder_init(struct drm_device *dev, int intf,
  200. enum mdp5_intf intf_id)
  201. {
  202. struct drm_encoder *encoder = NULL;
  203. struct mdp5_encoder *mdp5_encoder;
  204. int ret;
  205. mdp5_encoder = kzalloc(sizeof(*mdp5_encoder), GFP_KERNEL);
  206. if (!mdp5_encoder) {
  207. ret = -ENOMEM;
  208. goto fail;
  209. }
  210. mdp5_encoder->intf = intf;
  211. mdp5_encoder->intf_id = intf_id;
  212. encoder = &mdp5_encoder->base;
  213. drm_encoder_init(dev, encoder, &mdp5_encoder_funcs,
  214. DRM_MODE_ENCODER_TMDS);
  215. drm_encoder_helper_add(encoder, &mdp5_encoder_helper_funcs);
  216. bs_init(mdp5_encoder);
  217. return encoder;
  218. fail:
  219. if (encoder)
  220. mdp5_encoder_destroy(encoder);
  221. return ERR_PTR(ret);
  222. }