mdp5.xml.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036
  1. #ifndef MDP5_XML
  2. #define MDP5_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 647 bytes, from 2013-11-30 14:45:35)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp4.xml ( 17996 bytes, from 2013-12-01 19:10:31)
  11. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp_common.xml ( 1615 bytes, from 2013-11-30 15:00:52)
  12. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp5.xml ( 22517 bytes, from 2013-12-03 20:59:13)
  13. - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 11712 bytes, from 2013-08-17 17:13:43)
  14. - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 344 bytes, from 2013-08-11 19:26:32)
  15. - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1544 bytes, from 2013-08-16 19:17:05)
  16. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2013-07-05 19:21:12)
  17. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 20932 bytes, from 2013-12-01 15:13:04)
  18. Copyright (C) 2013 by the following authors:
  19. - Rob Clark <robdclark@gmail.com> (robclark)
  20. Permission is hereby granted, free of charge, to any person obtaining
  21. a copy of this software and associated documentation files (the
  22. "Software"), to deal in the Software without restriction, including
  23. without limitation the rights to use, copy, modify, merge, publish,
  24. distribute, sublicense, and/or sell copies of the Software, and to
  25. permit persons to whom the Software is furnished to do so, subject to
  26. the following conditions:
  27. The above copyright notice and this permission notice (including the
  28. next paragraph) shall be included in all copies or substantial
  29. portions of the Software.
  30. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  31. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  32. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  33. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  34. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  35. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  36. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  37. */
  38. enum mdp5_intf {
  39. INTF_DSI = 1,
  40. INTF_HDMI = 3,
  41. INTF_LCDC = 5,
  42. INTF_eDP = 9,
  43. };
  44. enum mdp5_intfnum {
  45. NO_INTF = 0,
  46. INTF0 = 1,
  47. INTF1 = 2,
  48. INTF2 = 3,
  49. INTF3 = 4,
  50. };
  51. enum mdp5_pipe {
  52. SSPP_VIG0 = 0,
  53. SSPP_VIG1 = 1,
  54. SSPP_VIG2 = 2,
  55. SSPP_RGB0 = 3,
  56. SSPP_RGB1 = 4,
  57. SSPP_RGB2 = 5,
  58. SSPP_DMA0 = 6,
  59. SSPP_DMA1 = 7,
  60. };
  61. enum mdp5_ctl_mode {
  62. MODE_NONE = 0,
  63. MODE_ROT0 = 1,
  64. MODE_ROT1 = 2,
  65. MODE_WB0 = 3,
  66. MODE_WB1 = 4,
  67. MODE_WFD = 5,
  68. };
  69. enum mdp5_pack_3d {
  70. PACK_3D_FRAME_INT = 0,
  71. PACK_3D_H_ROW_INT = 1,
  72. PACK_3D_V_ROW_INT = 2,
  73. PACK_3D_COL_INT = 3,
  74. };
  75. enum mdp5_chroma_samp_type {
  76. CHROMA_RGB = 0,
  77. CHROMA_H2V1 = 1,
  78. CHROMA_H1V2 = 2,
  79. CHROMA_420 = 3,
  80. };
  81. enum mdp5_scale_filter {
  82. SCALE_FILTER_NEAREST = 0,
  83. SCALE_FILTER_BIL = 1,
  84. SCALE_FILTER_PCMN = 2,
  85. SCALE_FILTER_CA = 3,
  86. };
  87. enum mdp5_pipe_bwc {
  88. BWC_LOSSLESS = 0,
  89. BWC_Q_HIGH = 1,
  90. BWC_Q_MED = 2,
  91. };
  92. enum mdp5_client_id {
  93. CID_UNUSED = 0,
  94. CID_VIG0_Y = 1,
  95. CID_VIG0_CR = 2,
  96. CID_VIG0_CB = 3,
  97. CID_VIG1_Y = 4,
  98. CID_VIG1_CR = 5,
  99. CID_VIG1_CB = 6,
  100. CID_VIG2_Y = 7,
  101. CID_VIG2_CR = 8,
  102. CID_VIG2_CB = 9,
  103. CID_DMA0_Y = 10,
  104. CID_DMA0_CR = 11,
  105. CID_DMA0_CB = 12,
  106. CID_DMA1_Y = 13,
  107. CID_DMA1_CR = 14,
  108. CID_DMA1_CB = 15,
  109. CID_RGB0 = 16,
  110. CID_RGB1 = 17,
  111. CID_RGB2 = 18,
  112. CID_MAX = 19,
  113. };
  114. enum mdp5_igc_type {
  115. IGC_VIG = 0,
  116. IGC_RGB = 1,
  117. IGC_DMA = 2,
  118. IGC_DSPP = 3,
  119. };
  120. #define MDP5_IRQ_INTF0_WB_ROT_COMP 0x00000001
  121. #define MDP5_IRQ_INTF1_WB_ROT_COMP 0x00000002
  122. #define MDP5_IRQ_INTF2_WB_ROT_COMP 0x00000004
  123. #define MDP5_IRQ_INTF3_WB_ROT_COMP 0x00000008
  124. #define MDP5_IRQ_INTF0_WB_WFD 0x00000010
  125. #define MDP5_IRQ_INTF1_WB_WFD 0x00000020
  126. #define MDP5_IRQ_INTF2_WB_WFD 0x00000040
  127. #define MDP5_IRQ_INTF3_WB_WFD 0x00000080
  128. #define MDP5_IRQ_INTF0_PING_PONG_COMP 0x00000100
  129. #define MDP5_IRQ_INTF1_PING_PONG_COMP 0x00000200
  130. #define MDP5_IRQ_INTF2_PING_PONG_COMP 0x00000400
  131. #define MDP5_IRQ_INTF3_PING_PONG_COMP 0x00000800
  132. #define MDP5_IRQ_INTF0_PING_PONG_RD_PTR 0x00001000
  133. #define MDP5_IRQ_INTF1_PING_PONG_RD_PTR 0x00002000
  134. #define MDP5_IRQ_INTF2_PING_PONG_RD_PTR 0x00004000
  135. #define MDP5_IRQ_INTF3_PING_PONG_RD_PTR 0x00008000
  136. #define MDP5_IRQ_INTF0_PING_PONG_WR_PTR 0x00010000
  137. #define MDP5_IRQ_INTF1_PING_PONG_WR_PTR 0x00020000
  138. #define MDP5_IRQ_INTF2_PING_PONG_WR_PTR 0x00040000
  139. #define MDP5_IRQ_INTF3_PING_PONG_WR_PTR 0x00080000
  140. #define MDP5_IRQ_INTF0_PING_PONG_AUTO_REF 0x00100000
  141. #define MDP5_IRQ_INTF1_PING_PONG_AUTO_REF 0x00200000
  142. #define MDP5_IRQ_INTF2_PING_PONG_AUTO_REF 0x00400000
  143. #define MDP5_IRQ_INTF3_PING_PONG_AUTO_REF 0x00800000
  144. #define MDP5_IRQ_INTF0_UNDER_RUN 0x01000000
  145. #define MDP5_IRQ_INTF0_VSYNC 0x02000000
  146. #define MDP5_IRQ_INTF1_UNDER_RUN 0x04000000
  147. #define MDP5_IRQ_INTF1_VSYNC 0x08000000
  148. #define MDP5_IRQ_INTF2_UNDER_RUN 0x10000000
  149. #define MDP5_IRQ_INTF2_VSYNC 0x20000000
  150. #define MDP5_IRQ_INTF3_UNDER_RUN 0x40000000
  151. #define MDP5_IRQ_INTF3_VSYNC 0x80000000
  152. #define REG_MDP5_HW_VERSION 0x00000000
  153. #define REG_MDP5_HW_INTR_STATUS 0x00000010
  154. #define MDP5_HW_INTR_STATUS_INTR_MDP 0x00000001
  155. #define MDP5_HW_INTR_STATUS_INTR_DSI0 0x00000010
  156. #define MDP5_HW_INTR_STATUS_INTR_DSI1 0x00000020
  157. #define MDP5_HW_INTR_STATUS_INTR_HDMI 0x00000100
  158. #define MDP5_HW_INTR_STATUS_INTR_EDP 0x00001000
  159. #define REG_MDP5_MDP_VERSION 0x00000100
  160. #define MDP5_MDP_VERSION_MINOR__MASK 0x00ff0000
  161. #define MDP5_MDP_VERSION_MINOR__SHIFT 16
  162. static inline uint32_t MDP5_MDP_VERSION_MINOR(uint32_t val)
  163. {
  164. return ((val) << MDP5_MDP_VERSION_MINOR__SHIFT) & MDP5_MDP_VERSION_MINOR__MASK;
  165. }
  166. #define MDP5_MDP_VERSION_MAJOR__MASK 0xf0000000
  167. #define MDP5_MDP_VERSION_MAJOR__SHIFT 28
  168. static inline uint32_t MDP5_MDP_VERSION_MAJOR(uint32_t val)
  169. {
  170. return ((val) << MDP5_MDP_VERSION_MAJOR__SHIFT) & MDP5_MDP_VERSION_MAJOR__MASK;
  171. }
  172. #define REG_MDP5_DISP_INTF_SEL 0x00000104
  173. #define MDP5_DISP_INTF_SEL_INTF0__MASK 0x000000ff
  174. #define MDP5_DISP_INTF_SEL_INTF0__SHIFT 0
  175. static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf val)
  176. {
  177. return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
  178. }
  179. #define MDP5_DISP_INTF_SEL_INTF1__MASK 0x0000ff00
  180. #define MDP5_DISP_INTF_SEL_INTF1__SHIFT 8
  181. static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf val)
  182. {
  183. return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
  184. }
  185. #define MDP5_DISP_INTF_SEL_INTF2__MASK 0x00ff0000
  186. #define MDP5_DISP_INTF_SEL_INTF2__SHIFT 16
  187. static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf val)
  188. {
  189. return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
  190. }
  191. #define MDP5_DISP_INTF_SEL_INTF3__MASK 0xff000000
  192. #define MDP5_DISP_INTF_SEL_INTF3__SHIFT 24
  193. static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf val)
  194. {
  195. return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
  196. }
  197. #define REG_MDP5_INTR_EN 0x00000110
  198. #define REG_MDP5_INTR_STATUS 0x00000114
  199. #define REG_MDP5_INTR_CLEAR 0x00000118
  200. #define REG_MDP5_HIST_INTR_EN 0x0000011c
  201. #define REG_MDP5_HIST_INTR_STATUS 0x00000120
  202. #define REG_MDP5_HIST_INTR_CLEAR 0x00000124
  203. static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000180 + 0x4*i0; }
  204. static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000180 + 0x4*i0; }
  205. #define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK 0x000000ff
  206. #define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT 0
  207. static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(enum mdp5_client_id val)
  208. {
  209. return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
  210. }
  211. #define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK 0x0000ff00
  212. #define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT 8
  213. static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(enum mdp5_client_id val)
  214. {
  215. return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
  216. }
  217. #define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK 0x00ff0000
  218. #define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT 16
  219. static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(enum mdp5_client_id val)
  220. {
  221. return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
  222. }
  223. static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000230 + 0x4*i0; }
  224. static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000230 + 0x4*i0; }
  225. #define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK 0x000000ff
  226. #define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT 0
  227. static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(enum mdp5_client_id val)
  228. {
  229. return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
  230. }
  231. #define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK 0x0000ff00
  232. #define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT 8
  233. static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(enum mdp5_client_id val)
  234. {
  235. return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
  236. }
  237. #define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK 0x00ff0000
  238. #define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT 16
  239. static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(enum mdp5_client_id val)
  240. {
  241. return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
  242. }
  243. static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
  244. {
  245. switch (idx) {
  246. case IGC_VIG: return 0x00000300;
  247. case IGC_RGB: return 0x00000310;
  248. case IGC_DMA: return 0x00000320;
  249. case IGC_DSPP: return 0x00000400;
  250. default: return INVALID_IDX(idx);
  251. }
  252. }
  253. static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
  254. static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
  255. static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
  256. #define MDP5_IGC_LUT_REG_VAL__MASK 0x00000fff
  257. #define MDP5_IGC_LUT_REG_VAL__SHIFT 0
  258. static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
  259. {
  260. return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
  261. }
  262. #define MDP5_IGC_LUT_REG_INDEX_UPDATE 0x02000000
  263. #define MDP5_IGC_LUT_REG_DISABLE_PIPE_0 0x10000000
  264. #define MDP5_IGC_LUT_REG_DISABLE_PIPE_1 0x20000000
  265. #define MDP5_IGC_LUT_REG_DISABLE_PIPE_2 0x40000000
  266. static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000600 + 0x100*i0; }
  267. static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000600 + 0x100*i0 + 0x4*i1; }
  268. static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000600 + 0x100*i0 + 0x4*i1; }
  269. #define MDP5_CTL_LAYER_REG_VIG0__MASK 0x00000007
  270. #define MDP5_CTL_LAYER_REG_VIG0__SHIFT 0
  271. static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(enum mdp_mixer_stage_id val)
  272. {
  273. return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
  274. }
  275. #define MDP5_CTL_LAYER_REG_VIG1__MASK 0x00000038
  276. #define MDP5_CTL_LAYER_REG_VIG1__SHIFT 3
  277. static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(enum mdp_mixer_stage_id val)
  278. {
  279. return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
  280. }
  281. #define MDP5_CTL_LAYER_REG_VIG2__MASK 0x000001c0
  282. #define MDP5_CTL_LAYER_REG_VIG2__SHIFT 6
  283. static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(enum mdp_mixer_stage_id val)
  284. {
  285. return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
  286. }
  287. #define MDP5_CTL_LAYER_REG_RGB0__MASK 0x00000e00
  288. #define MDP5_CTL_LAYER_REG_RGB0__SHIFT 9
  289. static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(enum mdp_mixer_stage_id val)
  290. {
  291. return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
  292. }
  293. #define MDP5_CTL_LAYER_REG_RGB1__MASK 0x00007000
  294. #define MDP5_CTL_LAYER_REG_RGB1__SHIFT 12
  295. static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(enum mdp_mixer_stage_id val)
  296. {
  297. return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
  298. }
  299. #define MDP5_CTL_LAYER_REG_RGB2__MASK 0x00038000
  300. #define MDP5_CTL_LAYER_REG_RGB2__SHIFT 15
  301. static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(enum mdp_mixer_stage_id val)
  302. {
  303. return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
  304. }
  305. #define MDP5_CTL_LAYER_REG_DMA0__MASK 0x001c0000
  306. #define MDP5_CTL_LAYER_REG_DMA0__SHIFT 18
  307. static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(enum mdp_mixer_stage_id val)
  308. {
  309. return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
  310. }
  311. #define MDP5_CTL_LAYER_REG_DMA1__MASK 0x00e00000
  312. #define MDP5_CTL_LAYER_REG_DMA1__SHIFT 21
  313. static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(enum mdp_mixer_stage_id val)
  314. {
  315. return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
  316. }
  317. #define MDP5_CTL_LAYER_REG_BORDER_COLOR 0x01000000
  318. #define MDP5_CTL_LAYER_REG_CURSOR_OUT 0x02000000
  319. static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000614 + 0x100*i0; }
  320. #define MDP5_CTL_OP_MODE__MASK 0x0000000f
  321. #define MDP5_CTL_OP_MODE__SHIFT 0
  322. static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
  323. {
  324. return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
  325. }
  326. #define MDP5_CTL_OP_INTF_NUM__MASK 0x00000070
  327. #define MDP5_CTL_OP_INTF_NUM__SHIFT 4
  328. static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
  329. {
  330. return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
  331. }
  332. #define MDP5_CTL_OP_CMD_MODE 0x00020000
  333. #define MDP5_CTL_OP_PACK_3D_ENABLE 0x00080000
  334. #define MDP5_CTL_OP_PACK_3D__MASK 0x00300000
  335. #define MDP5_CTL_OP_PACK_3D__SHIFT 20
  336. static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
  337. {
  338. return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
  339. }
  340. static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000618 + 0x100*i0; }
  341. #define MDP5_CTL_FLUSH_VIG0 0x00000001
  342. #define MDP5_CTL_FLUSH_VIG1 0x00000002
  343. #define MDP5_CTL_FLUSH_VIG2 0x00000004
  344. #define MDP5_CTL_FLUSH_RGB0 0x00000008
  345. #define MDP5_CTL_FLUSH_RGB1 0x00000010
  346. #define MDP5_CTL_FLUSH_RGB2 0x00000020
  347. #define MDP5_CTL_FLUSH_LM0 0x00000040
  348. #define MDP5_CTL_FLUSH_LM1 0x00000080
  349. #define MDP5_CTL_FLUSH_LM2 0x00000100
  350. #define MDP5_CTL_FLUSH_DMA0 0x00000800
  351. #define MDP5_CTL_FLUSH_DMA1 0x00001000
  352. #define MDP5_CTL_FLUSH_DSPP0 0x00002000
  353. #define MDP5_CTL_FLUSH_DSPP1 0x00004000
  354. #define MDP5_CTL_FLUSH_DSPP2 0x00008000
  355. #define MDP5_CTL_FLUSH_CTL 0x00020000
  356. static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000061c + 0x100*i0; }
  357. static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000620 + 0x100*i0; }
  358. static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00001200 + 0x400*i0; }
  359. static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000014c4 + 0x400*i0; }
  360. static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000014f0 + 0x400*i0; }
  361. static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00001500 + 0x400*i0; }
  362. static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00001200 + 0x400*i0; }
  363. #define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK 0xffff0000
  364. #define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT 16
  365. static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
  366. {
  367. return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
  368. }
  369. #define MDP5_PIPE_SRC_SIZE_WIDTH__MASK 0x0000ffff
  370. #define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT 0
  371. static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
  372. {
  373. return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
  374. }
  375. static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00001204 + 0x400*i0; }
  376. #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK 0xffff0000
  377. #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT 16
  378. static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
  379. {
  380. return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
  381. }
  382. #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK 0x0000ffff
  383. #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT 0
  384. static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
  385. {
  386. return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
  387. }
  388. static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00001208 + 0x400*i0; }
  389. #define MDP5_PIPE_SRC_XY_Y__MASK 0xffff0000
  390. #define MDP5_PIPE_SRC_XY_Y__SHIFT 16
  391. static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
  392. {
  393. return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
  394. }
  395. #define MDP5_PIPE_SRC_XY_X__MASK 0x0000ffff
  396. #define MDP5_PIPE_SRC_XY_X__SHIFT 0
  397. static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
  398. {
  399. return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
  400. }
  401. static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000120c + 0x400*i0; }
  402. #define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK 0xffff0000
  403. #define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT 16
  404. static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
  405. {
  406. return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
  407. }
  408. #define MDP5_PIPE_OUT_SIZE_WIDTH__MASK 0x0000ffff
  409. #define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT 0
  410. static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
  411. {
  412. return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
  413. }
  414. static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00001210 + 0x400*i0; }
  415. #define MDP5_PIPE_OUT_XY_Y__MASK 0xffff0000
  416. #define MDP5_PIPE_OUT_XY_Y__SHIFT 16
  417. static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
  418. {
  419. return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
  420. }
  421. #define MDP5_PIPE_OUT_XY_X__MASK 0x0000ffff
  422. #define MDP5_PIPE_OUT_XY_X__SHIFT 0
  423. static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
  424. {
  425. return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
  426. }
  427. static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00001214 + 0x400*i0; }
  428. static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00001218 + 0x400*i0; }
  429. static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000121c + 0x400*i0; }
  430. static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00001220 + 0x400*i0; }
  431. static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00001224 + 0x400*i0; }
  432. #define MDP5_PIPE_SRC_STRIDE_A_P0__MASK 0x0000ffff
  433. #define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT 0
  434. static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
  435. {
  436. return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
  437. }
  438. #define MDP5_PIPE_SRC_STRIDE_A_P1__MASK 0xffff0000
  439. #define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT 16
  440. static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
  441. {
  442. return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
  443. }
  444. static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00001228 + 0x400*i0; }
  445. #define MDP5_PIPE_SRC_STRIDE_B_P2__MASK 0x0000ffff
  446. #define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT 0
  447. static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
  448. {
  449. return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
  450. }
  451. #define MDP5_PIPE_SRC_STRIDE_B_P3__MASK 0xffff0000
  452. #define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT 16
  453. static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
  454. {
  455. return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
  456. }
  457. static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000122c + 0x400*i0; }
  458. static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00001230 + 0x400*i0; }
  459. #define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK 0x00000003
  460. #define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT 0
  461. static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
  462. {
  463. return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
  464. }
  465. #define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK 0x0000000c
  466. #define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT 2
  467. static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
  468. {
  469. return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
  470. }
  471. #define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK 0x00000030
  472. #define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT 4
  473. static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
  474. {
  475. return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
  476. }
  477. #define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK 0x000000c0
  478. #define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT 6
  479. static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
  480. {
  481. return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
  482. }
  483. #define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE 0x00000100
  484. #define MDP5_PIPE_SRC_FORMAT_CPP__MASK 0x00000600
  485. #define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT 9
  486. static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
  487. {
  488. return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
  489. }
  490. #define MDP5_PIPE_SRC_FORMAT_ROT90 0x00000800
  491. #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK 0x00003000
  492. #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT 12
  493. static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
  494. {
  495. return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
  496. }
  497. #define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT 0x00020000
  498. #define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB 0x00040000
  499. #define MDP5_PIPE_SRC_FORMAT_NUM_PLANES__MASK 0x00780000
  500. #define MDP5_PIPE_SRC_FORMAT_NUM_PLANES__SHIFT 19
  501. static inline uint32_t MDP5_PIPE_SRC_FORMAT_NUM_PLANES(uint32_t val)
  502. {
  503. return ((val) << MDP5_PIPE_SRC_FORMAT_NUM_PLANES__SHIFT) & MDP5_PIPE_SRC_FORMAT_NUM_PLANES__MASK;
  504. }
  505. #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK 0x01800000
  506. #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT 23
  507. static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp5_chroma_samp_type val)
  508. {
  509. return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
  510. }
  511. static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00001234 + 0x400*i0; }
  512. #define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK 0x000000ff
  513. #define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT 0
  514. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
  515. {
  516. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
  517. }
  518. #define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK 0x0000ff00
  519. #define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT 8
  520. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
  521. {
  522. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
  523. }
  524. #define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK 0x00ff0000
  525. #define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT 16
  526. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
  527. {
  528. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
  529. }
  530. #define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK 0xff000000
  531. #define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT 24
  532. static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
  533. {
  534. return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
  535. }
  536. static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00001238 + 0x400*i0; }
  537. #define MDP5_PIPE_SRC_OP_MODE_BWC_EN 0x00000001
  538. #define MDP5_PIPE_SRC_OP_MODE_BWC__MASK 0x00000006
  539. #define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT 1
  540. static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
  541. {
  542. return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
  543. }
  544. #define MDP5_PIPE_SRC_OP_MODE_FLIP_LR 0x00002000
  545. #define MDP5_PIPE_SRC_OP_MODE_FLIP_UD 0x00004000
  546. #define MDP5_PIPE_SRC_OP_MODE_IGC_EN 0x00010000
  547. #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0 0x00020000
  548. #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1 0x00040000
  549. #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE 0x00400000
  550. #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD 0x00800000
  551. static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000123c + 0x400*i0; }
  552. static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00001248 + 0x400*i0; }
  553. static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000124c + 0x400*i0; }
  554. static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00001250 + 0x400*i0; }
  555. static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00001254 + 0x400*i0; }
  556. static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00001258 + 0x400*i0; }
  557. static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00001270 + 0x400*i0; }
  558. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000012a4 + 0x400*i0; }
  559. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000012a8 + 0x400*i0; }
  560. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000012ac + 0x400*i0; }
  561. static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000012b0 + 0x400*i0; }
  562. static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000012b4 + 0x400*i0; }
  563. #define MDP5_PIPE_DECIMATION_VERT__MASK 0x000000ff
  564. #define MDP5_PIPE_DECIMATION_VERT__SHIFT 0
  565. static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
  566. {
  567. return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
  568. }
  569. #define MDP5_PIPE_DECIMATION_HORZ__MASK 0x0000ff00
  570. #define MDP5_PIPE_DECIMATION_HORZ__SHIFT 8
  571. static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
  572. {
  573. return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
  574. }
  575. static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00001404 + 0x400*i0; }
  576. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN 0x00000001
  577. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN 0x00000002
  578. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__MASK 0x00000300
  579. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__SHIFT 8
  580. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER(enum mdp5_scale_filter val)
  581. {
  582. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__MASK;
  583. }
  584. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__MASK 0x00000c00
  585. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__SHIFT 10
  586. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER(enum mdp5_scale_filter val)
  587. {
  588. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__MASK;
  589. }
  590. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__MASK 0x00003000
  591. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__SHIFT 12
  592. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER(enum mdp5_scale_filter val)
  593. {
  594. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__MASK;
  595. }
  596. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__MASK 0x0000c000
  597. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__SHIFT 14
  598. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER(enum mdp5_scale_filter val)
  599. {
  600. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__MASK;
  601. }
  602. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__MASK 0x00030000
  603. #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__SHIFT 16
  604. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER(enum mdp5_scale_filter val)
  605. {
  606. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__MASK;
  607. }
  608. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__MASK 0x000c0000
  609. #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__SHIFT 18
  610. static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER(enum mdp5_scale_filter val)
  611. {
  612. return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__MASK;
  613. }
  614. static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00001410 + 0x400*i0; }
  615. static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00001414 + 0x400*i0; }
  616. static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00001420 + 0x400*i0; }
  617. static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00001424 + 0x400*i0; }
  618. static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00003200 + 0x400*i0; }
  619. static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00003200 + 0x400*i0; }
  620. #define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA 0x00000002
  621. #define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA 0x00000004
  622. #define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA 0x00000008
  623. #define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA 0x00000010
  624. static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00003204 + 0x400*i0; }
  625. #define MDP5_LM_OUT_SIZE_HEIGHT__MASK 0xffff0000
  626. #define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT 16
  627. static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
  628. {
  629. return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
  630. }
  631. #define MDP5_LM_OUT_SIZE_WIDTH__MASK 0x0000ffff
  632. #define MDP5_LM_OUT_SIZE_WIDTH__SHIFT 0
  633. static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
  634. {
  635. return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
  636. }
  637. static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00003208 + 0x400*i0; }
  638. static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00003210 + 0x400*i0; }
  639. static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00003220 + 0x400*i0 + 0x30*i1; }
  640. static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00003220 + 0x400*i0 + 0x30*i1; }
  641. #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK 0x00000003
  642. #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT 0
  643. static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
  644. {
  645. return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
  646. }
  647. #define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA 0x00000004
  648. #define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA 0x00000008
  649. #define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA 0x00000010
  650. #define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN 0x00000020
  651. #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK 0x00000300
  652. #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT 8
  653. static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
  654. {
  655. return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
  656. }
  657. #define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA 0x00000400
  658. #define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA 0x00000800
  659. #define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA 0x00001000
  660. #define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN 0x00002000
  661. static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00003224 + 0x400*i0 + 0x30*i1; }
  662. static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00003228 + 0x400*i0 + 0x30*i1; }
  663. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000322c + 0x400*i0 + 0x30*i1; }
  664. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00003230 + 0x400*i0 + 0x30*i1; }
  665. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00003234 + 0x400*i0 + 0x30*i1; }
  666. static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00003238 + 0x400*i0 + 0x30*i1; }
  667. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000323c + 0x400*i0 + 0x30*i1; }
  668. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00003240 + 0x400*i0 + 0x30*i1; }
  669. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00003244 + 0x400*i0 + 0x30*i1; }
  670. static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00003248 + 0x400*i0 + 0x30*i1; }
  671. static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000032e0 + 0x400*i0; }
  672. static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000032e4 + 0x400*i0; }
  673. static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000032e8 + 0x400*i0; }
  674. static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000032dc + 0x400*i0; }
  675. static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000032ec + 0x400*i0; }
  676. static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000032f0 + 0x400*i0; }
  677. static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000032f4 + 0x400*i0; }
  678. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000032f8 + 0x400*i0; }
  679. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000032fc + 0x400*i0; }
  680. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00003300 + 0x400*i0; }
  681. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00003304 + 0x400*i0; }
  682. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00003308 + 0x400*i0; }
  683. static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000330c + 0x400*i0; }
  684. static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00003310 + 0x400*i0; }
  685. static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00004600 + 0x400*i0; }
  686. static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00004600 + 0x400*i0; }
  687. #define MDP5_DSPP_OP_MODE_IGC_LUT_EN 0x00000001
  688. #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK 0x0000000e
  689. #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT 1
  690. static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
  691. {
  692. return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
  693. }
  694. #define MDP5_DSPP_OP_MODE_PCC_EN 0x00000010
  695. #define MDP5_DSPP_OP_MODE_DITHER_EN 0x00000100
  696. #define MDP5_DSPP_OP_MODE_HIST_EN 0x00010000
  697. #define MDP5_DSPP_OP_MODE_AUTO_CLEAR 0x00020000
  698. #define MDP5_DSPP_OP_MODE_HIST_LUT_EN 0x00080000
  699. #define MDP5_DSPP_OP_MODE_PA_EN 0x00100000
  700. #define MDP5_DSPP_OP_MODE_GAMUT_EN 0x00800000
  701. #define MDP5_DSPP_OP_MODE_GAMUT_ORDER 0x01000000
  702. static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00004630 + 0x400*i0; }
  703. static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00004750 + 0x400*i0; }
  704. static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00004810 + 0x400*i0; }
  705. static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00004830 + 0x400*i0; }
  706. static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00004834 + 0x400*i0; }
  707. static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00004838 + 0x400*i0; }
  708. static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000048dc + 0x400*i0; }
  709. static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000048b0 + 0x400*i0; }
  710. static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00012500 + 0x200*i0; }
  711. static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00012500 + 0x200*i0; }
  712. static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00012504 + 0x200*i0; }
  713. static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00012508 + 0x200*i0; }
  714. #define MDP5_INTF_HSYNC_CTL_PULSEW__MASK 0x0000ffff
  715. #define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT 0
  716. static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
  717. {
  718. return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
  719. }
  720. #define MDP5_INTF_HSYNC_CTL_PERIOD__MASK 0xffff0000
  721. #define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT 16
  722. static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
  723. {
  724. return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
  725. }
  726. static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0001250c + 0x200*i0; }
  727. static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00012510 + 0x200*i0; }
  728. static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00012514 + 0x200*i0; }
  729. static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00012518 + 0x200*i0; }
  730. static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0001251c + 0x200*i0; }
  731. static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00012520 + 0x200*i0; }
  732. static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00012524 + 0x200*i0; }
  733. static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00012528 + 0x200*i0; }
  734. static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0001252c + 0x200*i0; }
  735. #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK 0x7fffffff
  736. #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT 0
  737. static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
  738. {
  739. return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
  740. }
  741. #define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE 0x80000000
  742. static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00012530 + 0x200*i0; }
  743. #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK 0x7fffffff
  744. #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT 0
  745. static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
  746. {
  747. return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
  748. }
  749. static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00012534 + 0x200*i0; }
  750. static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00012538 + 0x200*i0; }
  751. static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0001253c + 0x200*i0; }
  752. #define MDP5_INTF_DISPLAY_HCTL_START__MASK 0x0000ffff
  753. #define MDP5_INTF_DISPLAY_HCTL_START__SHIFT 0
  754. static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
  755. {
  756. return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
  757. }
  758. #define MDP5_INTF_DISPLAY_HCTL_END__MASK 0xffff0000
  759. #define MDP5_INTF_DISPLAY_HCTL_END__SHIFT 16
  760. static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
  761. {
  762. return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
  763. }
  764. static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00012540 + 0x200*i0; }
  765. #define MDP5_INTF_ACTIVE_HCTL_START__MASK 0x00007fff
  766. #define MDP5_INTF_ACTIVE_HCTL_START__SHIFT 0
  767. static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
  768. {
  769. return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
  770. }
  771. #define MDP5_INTF_ACTIVE_HCTL_END__MASK 0x7fff0000
  772. #define MDP5_INTF_ACTIVE_HCTL_END__SHIFT 16
  773. static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
  774. {
  775. return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
  776. }
  777. #define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE 0x80000000
  778. static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00012544 + 0x200*i0; }
  779. static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00012548 + 0x200*i0; }
  780. static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0001254c + 0x200*i0; }
  781. static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00012550 + 0x200*i0; }
  782. #define MDP5_INTF_POLARITY_CTL_HSYNC_LOW 0x00000001
  783. #define MDP5_INTF_POLARITY_CTL_VSYNC_LOW 0x00000002
  784. #define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW 0x00000004
  785. static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00012554 + 0x200*i0; }
  786. static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00012558 + 0x200*i0; }
  787. static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0001255c + 0x200*i0; }
  788. static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00012584 + 0x200*i0; }
  789. static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00012590 + 0x200*i0; }
  790. static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000125a8 + 0x200*i0; }
  791. static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000125ac + 0x200*i0; }
  792. static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000125b0 + 0x200*i0; }
  793. static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000125f0 + 0x200*i0; }
  794. static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000125f4 + 0x200*i0; }
  795. static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000125f8 + 0x200*i0; }
  796. static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00012600 + 0x200*i0; }
  797. static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00012604 + 0x200*i0; }
  798. static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00012608 + 0x200*i0; }
  799. static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0001260c + 0x200*i0; }
  800. static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00012610 + 0x200*i0; }
  801. static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00012614 + 0x200*i0; }
  802. static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00012618 + 0x200*i0; }
  803. static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0001261c + 0x200*i0; }
  804. static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00013100 + 0x200*i0; }
  805. static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00013100 + 0x200*i0; }
  806. static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00013104 + 0x200*i0; }
  807. static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00013108 + 0x200*i0; }
  808. static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0001310c + 0x200*i0; }
  809. static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00013110 + 0x200*i0; }
  810. static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00013114 + 0x200*i0; }
  811. static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00013118 + 0x200*i0; }
  812. static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0001311c + 0x200*i0; }
  813. static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00013120 + 0x200*i0; }
  814. static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00013124 + 0x200*i0; }
  815. static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00013128 + 0x200*i0; }
  816. static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0001312c + 0x200*i0; }
  817. static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00013130 + 0x200*i0; }
  818. static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00013134 + 0x200*i0; }
  819. static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00013138 + 0x200*i0; }
  820. static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0001317c + 0x200*i0; }
  821. static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000131c8 + 0x200*i0; }
  822. static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000131cc + 0x200*i0; }
  823. static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000131d0 + 0x200*i0; }
  824. static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000131d4 + 0x200*i0; }
  825. static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000131d8 + 0x200*i0; }
  826. static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000131dc + 0x200*i0; }
  827. static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000131e0 + 0x200*i0; }
  828. static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000131e8 + 0x200*i0; }
  829. static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000131ec + 0x200*i0; }
  830. static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000131f0 + 0x200*i0; }
  831. static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000131f4 + 0x200*i0; }
  832. static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000131f8 + 0x200*i0; }
  833. static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00013200 + 0x200*i0; }
  834. static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00013244 + 0x200*i0; }
  835. static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00013248 + 0x200*i0; }
  836. static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0001324c + 0x200*i0; }
  837. static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00013254 + 0x200*i0; }
  838. static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00013258 + 0x200*i0; }
  839. #endif /* MDP5_XML */