mdp4_kms.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MDP4_KMS_H__
  18. #define __MDP4_KMS_H__
  19. #include "msm_drv.h"
  20. #include "msm_kms.h"
  21. #include "mdp/mdp_kms.h"
  22. #include "mdp4.xml.h"
  23. struct mdp4_kms {
  24. struct mdp_kms base;
  25. struct drm_device *dev;
  26. int rev;
  27. /* mapper-id used to request GEM buffer mapped for scanout: */
  28. int id;
  29. void __iomem *mmio;
  30. struct regulator *dsi_pll_vdda;
  31. struct regulator *dsi_pll_vddio;
  32. struct regulator *vdd;
  33. struct clk *clk;
  34. struct clk *pclk;
  35. struct clk *lut_clk;
  36. struct mdp_irq error_handler;
  37. /* empty/blank cursor bo to use when cursor is "disabled" */
  38. struct drm_gem_object *blank_cursor_bo;
  39. uint32_t blank_cursor_iova;
  40. };
  41. #define to_mdp4_kms(x) container_of(x, struct mdp4_kms, base)
  42. /* platform config data (ie. from DT, or pdata) */
  43. struct mdp4_platform_config {
  44. struct iommu_domain *iommu;
  45. uint32_t max_clk;
  46. };
  47. static inline void mdp4_write(struct mdp4_kms *mdp4_kms, u32 reg, u32 data)
  48. {
  49. msm_writel(data, mdp4_kms->mmio + reg);
  50. }
  51. static inline u32 mdp4_read(struct mdp4_kms *mdp4_kms, u32 reg)
  52. {
  53. return msm_readl(mdp4_kms->mmio + reg);
  54. }
  55. static inline uint32_t pipe2flush(enum mdp4_pipe pipe)
  56. {
  57. switch (pipe) {
  58. case VG1: return MDP4_OVERLAY_FLUSH_VG1;
  59. case VG2: return MDP4_OVERLAY_FLUSH_VG2;
  60. case RGB1: return MDP4_OVERLAY_FLUSH_RGB1;
  61. case RGB2: return MDP4_OVERLAY_FLUSH_RGB1;
  62. default: return 0;
  63. }
  64. }
  65. static inline uint32_t ovlp2flush(int ovlp)
  66. {
  67. switch (ovlp) {
  68. case 0: return MDP4_OVERLAY_FLUSH_OVLP0;
  69. case 1: return MDP4_OVERLAY_FLUSH_OVLP1;
  70. default: return 0;
  71. }
  72. }
  73. static inline uint32_t dma2irq(enum mdp4_dma dma)
  74. {
  75. switch (dma) {
  76. case DMA_P: return MDP4_IRQ_DMA_P_DONE;
  77. case DMA_S: return MDP4_IRQ_DMA_S_DONE;
  78. case DMA_E: return MDP4_IRQ_DMA_E_DONE;
  79. default: return 0;
  80. }
  81. }
  82. static inline uint32_t dma2err(enum mdp4_dma dma)
  83. {
  84. switch (dma) {
  85. case DMA_P: return MDP4_IRQ_PRIMARY_INTF_UDERRUN;
  86. case DMA_S: return 0; // ???
  87. case DMA_E: return MDP4_IRQ_EXTERNAL_INTF_UDERRUN;
  88. default: return 0;
  89. }
  90. }
  91. static inline uint32_t mixercfg(int mixer, enum mdp4_pipe pipe,
  92. enum mdp_mixer_stage_id stage)
  93. {
  94. uint32_t mixer_cfg = 0;
  95. switch (pipe) {
  96. case VG1:
  97. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE0(stage) |
  98. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  99. break;
  100. case VG2:
  101. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE1(stage) |
  102. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  103. break;
  104. case RGB1:
  105. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE2(stage) |
  106. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  107. break;
  108. case RGB2:
  109. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE3(stage) |
  110. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  111. break;
  112. case RGB3:
  113. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE4(stage) |
  114. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  115. break;
  116. case VG3:
  117. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE5(stage) |
  118. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  119. break;
  120. case VG4:
  121. mixer_cfg = MDP4_LAYERMIXER_IN_CFG_PIPE6(stage) |
  122. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  123. break;
  124. default:
  125. WARN_ON("invalid pipe");
  126. break;
  127. }
  128. return mixer_cfg;
  129. }
  130. int mdp4_disable(struct mdp4_kms *mdp4_kms);
  131. int mdp4_enable(struct mdp4_kms *mdp4_kms);
  132. void mdp4_set_irqmask(struct mdp_kms *mdp_kms, uint32_t irqmask);
  133. void mdp4_irq_preinstall(struct msm_kms *kms);
  134. int mdp4_irq_postinstall(struct msm_kms *kms);
  135. void mdp4_irq_uninstall(struct msm_kms *kms);
  136. irqreturn_t mdp4_irq(struct msm_kms *kms);
  137. int mdp4_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  138. void mdp4_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  139. static inline
  140. uint32_t mdp4_get_formats(enum mdp4_pipe pipe_id, uint32_t *pixel_formats,
  141. uint32_t max_formats)
  142. {
  143. /* TODO when we have YUV, we need to filter supported formats
  144. * based on pipe_id..
  145. */
  146. return mdp_get_formats(pixel_formats, max_formats);
  147. }
  148. void mdp4_plane_install_properties(struct drm_plane *plane,
  149. struct drm_mode_object *obj);
  150. void mdp4_plane_set_scanout(struct drm_plane *plane,
  151. struct drm_framebuffer *fb);
  152. int mdp4_plane_mode_set(struct drm_plane *plane,
  153. struct drm_crtc *crtc, struct drm_framebuffer *fb,
  154. int crtc_x, int crtc_y,
  155. unsigned int crtc_w, unsigned int crtc_h,
  156. uint32_t src_x, uint32_t src_y,
  157. uint32_t src_w, uint32_t src_h);
  158. enum mdp4_pipe mdp4_plane_pipe(struct drm_plane *plane);
  159. struct drm_plane *mdp4_plane_init(struct drm_device *dev,
  160. enum mdp4_pipe pipe_id, bool private_plane);
  161. uint32_t mdp4_crtc_vblank(struct drm_crtc *crtc);
  162. void mdp4_crtc_cancel_pending_flip(struct drm_crtc *crtc, struct drm_file *file);
  163. void mdp4_crtc_set_config(struct drm_crtc *crtc, uint32_t config);
  164. void mdp4_crtc_set_intf(struct drm_crtc *crtc, enum mdp4_intf intf);
  165. void mdp4_crtc_attach(struct drm_crtc *crtc, struct drm_plane *plane);
  166. void mdp4_crtc_detach(struct drm_crtc *crtc, struct drm_plane *plane);
  167. struct drm_crtc *mdp4_crtc_init(struct drm_device *dev,
  168. struct drm_plane *plane, int id, int ovlp_id,
  169. enum mdp4_dma dma_id);
  170. long mdp4_dtv_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  171. struct drm_encoder *mdp4_dtv_encoder_init(struct drm_device *dev);
  172. #ifdef CONFIG_MSM_BUS_SCALING
  173. static inline int match_dev_name(struct device *dev, void *data)
  174. {
  175. return !strcmp(dev_name(dev), data);
  176. }
  177. /* bus scaling data is associated with extra pointless platform devices,
  178. * "dtv", etc.. this is a bit of a hack, but we need a way for encoders
  179. * to find their pdata to make the bus-scaling stuff work.
  180. */
  181. static inline void *mdp4_find_pdata(const char *devname)
  182. {
  183. struct device *dev;
  184. dev = bus_find_device(&platform_bus_type, NULL,
  185. (void *)devname, match_dev_name);
  186. return dev ? dev->platform_data : NULL;
  187. }
  188. #endif
  189. #endif /* __MDP4_KMS_H__ */