hdmi.xml.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. #ifndef HDMI_XML
  2. #define HDMI_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 647 bytes, from 2013-11-30 14:45:35)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp4.xml ( 17996 bytes, from 2013-12-01 19:10:31)
  11. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp_common.xml ( 1615 bytes, from 2013-11-30 15:00:52)
  12. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp5.xml ( 22517 bytes, from 2013-12-03 20:59:13)
  13. - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 11712 bytes, from 2013-08-17 17:13:43)
  14. - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 344 bytes, from 2013-08-11 19:26:32)
  15. - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1544 bytes, from 2013-08-16 19:17:05)
  16. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2013-07-05 19:21:12)
  17. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 20932 bytes, from 2013-12-01 15:13:04)
  18. Copyright (C) 2013 by the following authors:
  19. - Rob Clark <robdclark@gmail.com> (robclark)
  20. Permission is hereby granted, free of charge, to any person obtaining
  21. a copy of this software and associated documentation files (the
  22. "Software"), to deal in the Software without restriction, including
  23. without limitation the rights to use, copy, modify, merge, publish,
  24. distribute, sublicense, and/or sell copies of the Software, and to
  25. permit persons to whom the Software is furnished to do so, subject to
  26. the following conditions:
  27. The above copyright notice and this permission notice (including the
  28. next paragraph) shall be included in all copies or substantial
  29. portions of the Software.
  30. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  31. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  32. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  33. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  34. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  35. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  36. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  37. */
  38. enum hdmi_hdcp_key_state {
  39. NO_KEYS = 0,
  40. NOT_CHECKED = 1,
  41. CHECKING = 2,
  42. KEYS_VALID = 3,
  43. AKSV_INVALID = 4,
  44. CHECKSUM_MISMATCH = 5,
  45. };
  46. enum hdmi_ddc_read_write {
  47. DDC_WRITE = 0,
  48. DDC_READ = 1,
  49. };
  50. enum hdmi_acr_cts {
  51. ACR_NONE = 0,
  52. ACR_32 = 1,
  53. ACR_44 = 2,
  54. ACR_48 = 3,
  55. };
  56. #define REG_HDMI_CTRL 0x00000000
  57. #define HDMI_CTRL_ENABLE 0x00000001
  58. #define HDMI_CTRL_HDMI 0x00000002
  59. #define HDMI_CTRL_ENCRYPTED 0x00000004
  60. #define REG_HDMI_AUDIO_PKT_CTRL1 0x00000020
  61. #define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND 0x00000001
  62. #define REG_HDMI_ACR_PKT_CTRL 0x00000024
  63. #define HDMI_ACR_PKT_CTRL_CONT 0x00000001
  64. #define HDMI_ACR_PKT_CTRL_SEND 0x00000002
  65. #define HDMI_ACR_PKT_CTRL_SELECT__MASK 0x00000030
  66. #define HDMI_ACR_PKT_CTRL_SELECT__SHIFT 4
  67. static inline uint32_t HDMI_ACR_PKT_CTRL_SELECT(enum hdmi_acr_cts val)
  68. {
  69. return ((val) << HDMI_ACR_PKT_CTRL_SELECT__SHIFT) & HDMI_ACR_PKT_CTRL_SELECT__MASK;
  70. }
  71. #define HDMI_ACR_PKT_CTRL_SOURCE 0x00000100
  72. #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK 0x00070000
  73. #define HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT 16
  74. static inline uint32_t HDMI_ACR_PKT_CTRL_N_MULTIPLIER(uint32_t val)
  75. {
  76. return ((val) << HDMI_ACR_PKT_CTRL_N_MULTIPLIER__SHIFT) & HDMI_ACR_PKT_CTRL_N_MULTIPLIER__MASK;
  77. }
  78. #define HDMI_ACR_PKT_CTRL_AUDIO_PRIORITY 0x80000000
  79. #define REG_HDMI_VBI_PKT_CTRL 0x00000028
  80. #define HDMI_VBI_PKT_CTRL_GC_ENABLE 0x00000010
  81. #define HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME 0x00000020
  82. #define HDMI_VBI_PKT_CTRL_ISRC_SEND 0x00000100
  83. #define HDMI_VBI_PKT_CTRL_ISRC_CONTINUOUS 0x00000200
  84. #define HDMI_VBI_PKT_CTRL_ACP_SEND 0x00001000
  85. #define HDMI_VBI_PKT_CTRL_ACP_SRC_SW 0x00002000
  86. #define REG_HDMI_INFOFRAME_CTRL0 0x0000002c
  87. #define HDMI_INFOFRAME_CTRL0_AVI_SEND 0x00000001
  88. #define HDMI_INFOFRAME_CTRL0_AVI_CONT 0x00000002
  89. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND 0x00000010
  90. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT 0x00000020
  91. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE 0x00000040
  92. #define HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE 0x00000080
  93. #define REG_HDMI_GEN_PKT_CTRL 0x00000034
  94. #define HDMI_GEN_PKT_CTRL_GENERIC0_SEND 0x00000001
  95. #define HDMI_GEN_PKT_CTRL_GENERIC0_CONT 0x00000002
  96. #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK 0x0000000c
  97. #define HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT 2
  98. static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE(uint32_t val)
  99. {
  100. return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_UPDATE__MASK;
  101. }
  102. #define HDMI_GEN_PKT_CTRL_GENERIC1_SEND 0x00000010
  103. #define HDMI_GEN_PKT_CTRL_GENERIC1_CONT 0x00000020
  104. #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK 0x003f0000
  105. #define HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT 16
  106. static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC0_LINE(uint32_t val)
  107. {
  108. return ((val) << HDMI_GEN_PKT_CTRL_GENERIC0_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC0_LINE__MASK;
  109. }
  110. #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK 0x3f000000
  111. #define HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT 24
  112. static inline uint32_t HDMI_GEN_PKT_CTRL_GENERIC1_LINE(uint32_t val)
  113. {
  114. return ((val) << HDMI_GEN_PKT_CTRL_GENERIC1_LINE__SHIFT) & HDMI_GEN_PKT_CTRL_GENERIC1_LINE__MASK;
  115. }
  116. #define REG_HDMI_GC 0x00000040
  117. #define HDMI_GC_MUTE 0x00000001
  118. #define REG_HDMI_AUDIO_PKT_CTRL2 0x00000044
  119. #define HDMI_AUDIO_PKT_CTRL2_OVERRIDE 0x00000001
  120. #define HDMI_AUDIO_PKT_CTRL2_LAYOUT 0x00000002
  121. static inline uint32_t REG_HDMI_AVI_INFO(uint32_t i0) { return 0x0000006c + 0x4*i0; }
  122. #define REG_HDMI_GENERIC0_HDR 0x00000084
  123. static inline uint32_t REG_HDMI_GENERIC0(uint32_t i0) { return 0x00000088 + 0x4*i0; }
  124. #define REG_HDMI_GENERIC1_HDR 0x000000a4
  125. static inline uint32_t REG_HDMI_GENERIC1(uint32_t i0) { return 0x000000a8 + 0x4*i0; }
  126. static inline uint32_t REG_HDMI_ACR(uint32_t i0) { return 0x000000c4 + 0x8*i0; }
  127. static inline uint32_t REG_HDMI_ACR_0(uint32_t i0) { return 0x000000c4 + 0x8*i0; }
  128. #define HDMI_ACR_0_CTS__MASK 0xfffff000
  129. #define HDMI_ACR_0_CTS__SHIFT 12
  130. static inline uint32_t HDMI_ACR_0_CTS(uint32_t val)
  131. {
  132. return ((val) << HDMI_ACR_0_CTS__SHIFT) & HDMI_ACR_0_CTS__MASK;
  133. }
  134. static inline uint32_t REG_HDMI_ACR_1(uint32_t i0) { return 0x000000c8 + 0x8*i0; }
  135. #define HDMI_ACR_1_N__MASK 0xffffffff
  136. #define HDMI_ACR_1_N__SHIFT 0
  137. static inline uint32_t HDMI_ACR_1_N(uint32_t val)
  138. {
  139. return ((val) << HDMI_ACR_1_N__SHIFT) & HDMI_ACR_1_N__MASK;
  140. }
  141. #define REG_HDMI_AUDIO_INFO0 0x000000e4
  142. #define HDMI_AUDIO_INFO0_CHECKSUM__MASK 0x000000ff
  143. #define HDMI_AUDIO_INFO0_CHECKSUM__SHIFT 0
  144. static inline uint32_t HDMI_AUDIO_INFO0_CHECKSUM(uint32_t val)
  145. {
  146. return ((val) << HDMI_AUDIO_INFO0_CHECKSUM__SHIFT) & HDMI_AUDIO_INFO0_CHECKSUM__MASK;
  147. }
  148. #define HDMI_AUDIO_INFO0_CC__MASK 0x00000700
  149. #define HDMI_AUDIO_INFO0_CC__SHIFT 8
  150. static inline uint32_t HDMI_AUDIO_INFO0_CC(uint32_t val)
  151. {
  152. return ((val) << HDMI_AUDIO_INFO0_CC__SHIFT) & HDMI_AUDIO_INFO0_CC__MASK;
  153. }
  154. #define REG_HDMI_AUDIO_INFO1 0x000000e8
  155. #define HDMI_AUDIO_INFO1_CA__MASK 0x000000ff
  156. #define HDMI_AUDIO_INFO1_CA__SHIFT 0
  157. static inline uint32_t HDMI_AUDIO_INFO1_CA(uint32_t val)
  158. {
  159. return ((val) << HDMI_AUDIO_INFO1_CA__SHIFT) & HDMI_AUDIO_INFO1_CA__MASK;
  160. }
  161. #define HDMI_AUDIO_INFO1_LSV__MASK 0x00007800
  162. #define HDMI_AUDIO_INFO1_LSV__SHIFT 11
  163. static inline uint32_t HDMI_AUDIO_INFO1_LSV(uint32_t val)
  164. {
  165. return ((val) << HDMI_AUDIO_INFO1_LSV__SHIFT) & HDMI_AUDIO_INFO1_LSV__MASK;
  166. }
  167. #define HDMI_AUDIO_INFO1_DM_INH 0x00008000
  168. #define REG_HDMI_HDCP_CTRL 0x00000110
  169. #define HDMI_HDCP_CTRL_ENABLE 0x00000001
  170. #define HDMI_HDCP_CTRL_ENCRYPTION_ENABLE 0x00000100
  171. #define REG_HDMI_HDCP_INT_CTRL 0x00000118
  172. #define REG_HDMI_HDCP_LINK0_STATUS 0x0000011c
  173. #define HDMI_HDCP_LINK0_STATUS_AN_0_READY 0x00000100
  174. #define HDMI_HDCP_LINK0_STATUS_AN_1_READY 0x00000200
  175. #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK 0x70000000
  176. #define HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT 28
  177. static inline uint32_t HDMI_HDCP_LINK0_STATUS_KEY_STATE(enum hdmi_hdcp_key_state val)
  178. {
  179. return ((val) << HDMI_HDCP_LINK0_STATUS_KEY_STATE__SHIFT) & HDMI_HDCP_LINK0_STATUS_KEY_STATE__MASK;
  180. }
  181. #define REG_HDMI_HDCP_RESET 0x00000130
  182. #define HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE 0x00000001
  183. #define REG_HDMI_VENSPEC_INFO0 0x0000016c
  184. #define REG_HDMI_VENSPEC_INFO1 0x00000170
  185. #define REG_HDMI_VENSPEC_INFO2 0x00000174
  186. #define REG_HDMI_VENSPEC_INFO3 0x00000178
  187. #define REG_HDMI_VENSPEC_INFO4 0x0000017c
  188. #define REG_HDMI_VENSPEC_INFO5 0x00000180
  189. #define REG_HDMI_VENSPEC_INFO6 0x00000184
  190. #define REG_HDMI_AUDIO_CFG 0x000001d0
  191. #define HDMI_AUDIO_CFG_ENGINE_ENABLE 0x00000001
  192. #define HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK 0x000000f0
  193. #define HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT 4
  194. static inline uint32_t HDMI_AUDIO_CFG_FIFO_WATERMARK(uint32_t val)
  195. {
  196. return ((val) << HDMI_AUDIO_CFG_FIFO_WATERMARK__SHIFT) & HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK;
  197. }
  198. #define REG_HDMI_USEC_REFTIMER 0x00000208
  199. #define REG_HDMI_DDC_CTRL 0x0000020c
  200. #define HDMI_DDC_CTRL_GO 0x00000001
  201. #define HDMI_DDC_CTRL_SOFT_RESET 0x00000002
  202. #define HDMI_DDC_CTRL_SEND_RESET 0x00000004
  203. #define HDMI_DDC_CTRL_SW_STATUS_RESET 0x00000008
  204. #define HDMI_DDC_CTRL_TRANSACTION_CNT__MASK 0x00300000
  205. #define HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT 20
  206. static inline uint32_t HDMI_DDC_CTRL_TRANSACTION_CNT(uint32_t val)
  207. {
  208. return ((val) << HDMI_DDC_CTRL_TRANSACTION_CNT__SHIFT) & HDMI_DDC_CTRL_TRANSACTION_CNT__MASK;
  209. }
  210. #define REG_HDMI_DDC_ARBITRATION 0x00000210
  211. #define HDMI_DDC_ARBITRATION_HW_ARBITRATION 0x00000010
  212. #define REG_HDMI_DDC_INT_CTRL 0x00000214
  213. #define HDMI_DDC_INT_CTRL_SW_DONE_INT 0x00000001
  214. #define HDMI_DDC_INT_CTRL_SW_DONE_ACK 0x00000002
  215. #define HDMI_DDC_INT_CTRL_SW_DONE_MASK 0x00000004
  216. #define REG_HDMI_DDC_SW_STATUS 0x00000218
  217. #define HDMI_DDC_SW_STATUS_NACK0 0x00001000
  218. #define HDMI_DDC_SW_STATUS_NACK1 0x00002000
  219. #define HDMI_DDC_SW_STATUS_NACK2 0x00004000
  220. #define HDMI_DDC_SW_STATUS_NACK3 0x00008000
  221. #define REG_HDMI_DDC_HW_STATUS 0x0000021c
  222. #define REG_HDMI_DDC_SPEED 0x00000220
  223. #define HDMI_DDC_SPEED_THRESHOLD__MASK 0x00000003
  224. #define HDMI_DDC_SPEED_THRESHOLD__SHIFT 0
  225. static inline uint32_t HDMI_DDC_SPEED_THRESHOLD(uint32_t val)
  226. {
  227. return ((val) << HDMI_DDC_SPEED_THRESHOLD__SHIFT) & HDMI_DDC_SPEED_THRESHOLD__MASK;
  228. }
  229. #define HDMI_DDC_SPEED_PRESCALE__MASK 0xffff0000
  230. #define HDMI_DDC_SPEED_PRESCALE__SHIFT 16
  231. static inline uint32_t HDMI_DDC_SPEED_PRESCALE(uint32_t val)
  232. {
  233. return ((val) << HDMI_DDC_SPEED_PRESCALE__SHIFT) & HDMI_DDC_SPEED_PRESCALE__MASK;
  234. }
  235. #define REG_HDMI_DDC_SETUP 0x00000224
  236. #define HDMI_DDC_SETUP_TIMEOUT__MASK 0xff000000
  237. #define HDMI_DDC_SETUP_TIMEOUT__SHIFT 24
  238. static inline uint32_t HDMI_DDC_SETUP_TIMEOUT(uint32_t val)
  239. {
  240. return ((val) << HDMI_DDC_SETUP_TIMEOUT__SHIFT) & HDMI_DDC_SETUP_TIMEOUT__MASK;
  241. }
  242. static inline uint32_t REG_HDMI_I2C_TRANSACTION(uint32_t i0) { return 0x00000228 + 0x4*i0; }
  243. static inline uint32_t REG_HDMI_I2C_TRANSACTION_REG(uint32_t i0) { return 0x00000228 + 0x4*i0; }
  244. #define HDMI_I2C_TRANSACTION_REG_RW__MASK 0x00000001
  245. #define HDMI_I2C_TRANSACTION_REG_RW__SHIFT 0
  246. static inline uint32_t HDMI_I2C_TRANSACTION_REG_RW(enum hdmi_ddc_read_write val)
  247. {
  248. return ((val) << HDMI_I2C_TRANSACTION_REG_RW__SHIFT) & HDMI_I2C_TRANSACTION_REG_RW__MASK;
  249. }
  250. #define HDMI_I2C_TRANSACTION_REG_STOP_ON_NACK 0x00000100
  251. #define HDMI_I2C_TRANSACTION_REG_START 0x00001000
  252. #define HDMI_I2C_TRANSACTION_REG_STOP 0x00002000
  253. #define HDMI_I2C_TRANSACTION_REG_CNT__MASK 0x00ff0000
  254. #define HDMI_I2C_TRANSACTION_REG_CNT__SHIFT 16
  255. static inline uint32_t HDMI_I2C_TRANSACTION_REG_CNT(uint32_t val)
  256. {
  257. return ((val) << HDMI_I2C_TRANSACTION_REG_CNT__SHIFT) & HDMI_I2C_TRANSACTION_REG_CNT__MASK;
  258. }
  259. #define REG_HDMI_DDC_DATA 0x00000238
  260. #define HDMI_DDC_DATA_DATA_RW__MASK 0x00000001
  261. #define HDMI_DDC_DATA_DATA_RW__SHIFT 0
  262. static inline uint32_t HDMI_DDC_DATA_DATA_RW(enum hdmi_ddc_read_write val)
  263. {
  264. return ((val) << HDMI_DDC_DATA_DATA_RW__SHIFT) & HDMI_DDC_DATA_DATA_RW__MASK;
  265. }
  266. #define HDMI_DDC_DATA_DATA__MASK 0x0000ff00
  267. #define HDMI_DDC_DATA_DATA__SHIFT 8
  268. static inline uint32_t HDMI_DDC_DATA_DATA(uint32_t val)
  269. {
  270. return ((val) << HDMI_DDC_DATA_DATA__SHIFT) & HDMI_DDC_DATA_DATA__MASK;
  271. }
  272. #define HDMI_DDC_DATA_INDEX__MASK 0x00ff0000
  273. #define HDMI_DDC_DATA_INDEX__SHIFT 16
  274. static inline uint32_t HDMI_DDC_DATA_INDEX(uint32_t val)
  275. {
  276. return ((val) << HDMI_DDC_DATA_INDEX__SHIFT) & HDMI_DDC_DATA_INDEX__MASK;
  277. }
  278. #define HDMI_DDC_DATA_INDEX_WRITE 0x80000000
  279. #define REG_HDMI_HPD_INT_STATUS 0x00000250
  280. #define HDMI_HPD_INT_STATUS_INT 0x00000001
  281. #define HDMI_HPD_INT_STATUS_CABLE_DETECTED 0x00000002
  282. #define REG_HDMI_HPD_INT_CTRL 0x00000254
  283. #define HDMI_HPD_INT_CTRL_INT_ACK 0x00000001
  284. #define HDMI_HPD_INT_CTRL_INT_CONNECT 0x00000002
  285. #define HDMI_HPD_INT_CTRL_INT_EN 0x00000004
  286. #define HDMI_HPD_INT_CTRL_RX_INT_ACK 0x00000010
  287. #define HDMI_HPD_INT_CTRL_RX_INT_EN 0x00000020
  288. #define HDMI_HPD_INT_CTRL_RCV_PLUGIN_DET_MASK 0x00000200
  289. #define REG_HDMI_HPD_CTRL 0x00000258
  290. #define HDMI_HPD_CTRL_TIMEOUT__MASK 0x00001fff
  291. #define HDMI_HPD_CTRL_TIMEOUT__SHIFT 0
  292. static inline uint32_t HDMI_HPD_CTRL_TIMEOUT(uint32_t val)
  293. {
  294. return ((val) << HDMI_HPD_CTRL_TIMEOUT__SHIFT) & HDMI_HPD_CTRL_TIMEOUT__MASK;
  295. }
  296. #define HDMI_HPD_CTRL_ENABLE 0x10000000
  297. #define REG_HDMI_DDC_REF 0x0000027c
  298. #define HDMI_DDC_REF_REFTIMER_ENABLE 0x00010000
  299. #define HDMI_DDC_REF_REFTIMER__MASK 0x0000ffff
  300. #define HDMI_DDC_REF_REFTIMER__SHIFT 0
  301. static inline uint32_t HDMI_DDC_REF_REFTIMER(uint32_t val)
  302. {
  303. return ((val) << HDMI_DDC_REF_REFTIMER__SHIFT) & HDMI_DDC_REF_REFTIMER__MASK;
  304. }
  305. #define REG_HDMI_CEC_STATUS 0x00000298
  306. #define REG_HDMI_CEC_INT 0x0000029c
  307. #define REG_HDMI_CEC_ADDR 0x000002a0
  308. #define REG_HDMI_CEC_TIME 0x000002a4
  309. #define REG_HDMI_CEC_REFTIMER 0x000002a8
  310. #define REG_HDMI_CEC_RD_DATA 0x000002ac
  311. #define REG_HDMI_CEC_RD_FILTER 0x000002b0
  312. #define REG_HDMI_ACTIVE_HSYNC 0x000002b4
  313. #define HDMI_ACTIVE_HSYNC_START__MASK 0x00000fff
  314. #define HDMI_ACTIVE_HSYNC_START__SHIFT 0
  315. static inline uint32_t HDMI_ACTIVE_HSYNC_START(uint32_t val)
  316. {
  317. return ((val) << HDMI_ACTIVE_HSYNC_START__SHIFT) & HDMI_ACTIVE_HSYNC_START__MASK;
  318. }
  319. #define HDMI_ACTIVE_HSYNC_END__MASK 0x0fff0000
  320. #define HDMI_ACTIVE_HSYNC_END__SHIFT 16
  321. static inline uint32_t HDMI_ACTIVE_HSYNC_END(uint32_t val)
  322. {
  323. return ((val) << HDMI_ACTIVE_HSYNC_END__SHIFT) & HDMI_ACTIVE_HSYNC_END__MASK;
  324. }
  325. #define REG_HDMI_ACTIVE_VSYNC 0x000002b8
  326. #define HDMI_ACTIVE_VSYNC_START__MASK 0x00000fff
  327. #define HDMI_ACTIVE_VSYNC_START__SHIFT 0
  328. static inline uint32_t HDMI_ACTIVE_VSYNC_START(uint32_t val)
  329. {
  330. return ((val) << HDMI_ACTIVE_VSYNC_START__SHIFT) & HDMI_ACTIVE_VSYNC_START__MASK;
  331. }
  332. #define HDMI_ACTIVE_VSYNC_END__MASK 0x0fff0000
  333. #define HDMI_ACTIVE_VSYNC_END__SHIFT 16
  334. static inline uint32_t HDMI_ACTIVE_VSYNC_END(uint32_t val)
  335. {
  336. return ((val) << HDMI_ACTIVE_VSYNC_END__SHIFT) & HDMI_ACTIVE_VSYNC_END__MASK;
  337. }
  338. #define REG_HDMI_VSYNC_ACTIVE_F2 0x000002bc
  339. #define HDMI_VSYNC_ACTIVE_F2_START__MASK 0x00000fff
  340. #define HDMI_VSYNC_ACTIVE_F2_START__SHIFT 0
  341. static inline uint32_t HDMI_VSYNC_ACTIVE_F2_START(uint32_t val)
  342. {
  343. return ((val) << HDMI_VSYNC_ACTIVE_F2_START__SHIFT) & HDMI_VSYNC_ACTIVE_F2_START__MASK;
  344. }
  345. #define HDMI_VSYNC_ACTIVE_F2_END__MASK 0x0fff0000
  346. #define HDMI_VSYNC_ACTIVE_F2_END__SHIFT 16
  347. static inline uint32_t HDMI_VSYNC_ACTIVE_F2_END(uint32_t val)
  348. {
  349. return ((val) << HDMI_VSYNC_ACTIVE_F2_END__SHIFT) & HDMI_VSYNC_ACTIVE_F2_END__MASK;
  350. }
  351. #define REG_HDMI_TOTAL 0x000002c0
  352. #define HDMI_TOTAL_H_TOTAL__MASK 0x00000fff
  353. #define HDMI_TOTAL_H_TOTAL__SHIFT 0
  354. static inline uint32_t HDMI_TOTAL_H_TOTAL(uint32_t val)
  355. {
  356. return ((val) << HDMI_TOTAL_H_TOTAL__SHIFT) & HDMI_TOTAL_H_TOTAL__MASK;
  357. }
  358. #define HDMI_TOTAL_V_TOTAL__MASK 0x0fff0000
  359. #define HDMI_TOTAL_V_TOTAL__SHIFT 16
  360. static inline uint32_t HDMI_TOTAL_V_TOTAL(uint32_t val)
  361. {
  362. return ((val) << HDMI_TOTAL_V_TOTAL__SHIFT) & HDMI_TOTAL_V_TOTAL__MASK;
  363. }
  364. #define REG_HDMI_VSYNC_TOTAL_F2 0x000002c4
  365. #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK 0x00000fff
  366. #define HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT 0
  367. static inline uint32_t HDMI_VSYNC_TOTAL_F2_V_TOTAL(uint32_t val)
  368. {
  369. return ((val) << HDMI_VSYNC_TOTAL_F2_V_TOTAL__SHIFT) & HDMI_VSYNC_TOTAL_F2_V_TOTAL__MASK;
  370. }
  371. #define REG_HDMI_FRAME_CTRL 0x000002c8
  372. #define HDMI_FRAME_CTRL_RGB_MUX_SEL_BGR 0x00001000
  373. #define HDMI_FRAME_CTRL_VSYNC_LOW 0x10000000
  374. #define HDMI_FRAME_CTRL_HSYNC_LOW 0x20000000
  375. #define HDMI_FRAME_CTRL_INTERLACED_EN 0x80000000
  376. #define REG_HDMI_AUD_INT 0x000002cc
  377. #define HDMI_AUD_INT_AUD_FIFO_URUN_INT 0x00000001
  378. #define HDMI_AUD_INT_AUD_FIFO_URAN_MASK 0x00000002
  379. #define HDMI_AUD_INT_AUD_SAM_DROP_INT 0x00000004
  380. #define HDMI_AUD_INT_AUD_SAM_DROP_MASK 0x00000008
  381. #define REG_HDMI_PHY_CTRL 0x000002d4
  382. #define HDMI_PHY_CTRL_SW_RESET_PLL 0x00000001
  383. #define HDMI_PHY_CTRL_SW_RESET_PLL_LOW 0x00000002
  384. #define HDMI_PHY_CTRL_SW_RESET 0x00000004
  385. #define HDMI_PHY_CTRL_SW_RESET_LOW 0x00000008
  386. #define REG_HDMI_CEC_WR_RANGE 0x000002dc
  387. #define REG_HDMI_CEC_RD_RANGE 0x000002e0
  388. #define REG_HDMI_VERSION 0x000002e4
  389. #define REG_HDMI_CEC_COMPL_CTL 0x00000360
  390. #define REG_HDMI_CEC_RD_START_RANGE 0x00000364
  391. #define REG_HDMI_CEC_RD_TOTAL_RANGE 0x00000368
  392. #define REG_HDMI_CEC_RD_ERR_RESP_LO 0x0000036c
  393. #define REG_HDMI_CEC_WR_CHECK_CONFIG 0x00000370
  394. #define REG_HDMI_8x60_PHY_REG0 0x00000300
  395. #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK 0x0000001c
  396. #define HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT 2
  397. static inline uint32_t HDMI_8x60_PHY_REG0_DESER_DEL_CTRL(uint32_t val)
  398. {
  399. return ((val) << HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__SHIFT) & HDMI_8x60_PHY_REG0_DESER_DEL_CTRL__MASK;
  400. }
  401. #define REG_HDMI_8x60_PHY_REG1 0x00000304
  402. #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK 0x000000f0
  403. #define HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT 4
  404. static inline uint32_t HDMI_8x60_PHY_REG1_DTEST_MUX_SEL(uint32_t val)
  405. {
  406. return ((val) << HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__SHIFT) & HDMI_8x60_PHY_REG1_DTEST_MUX_SEL__MASK;
  407. }
  408. #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK 0x0000000f
  409. #define HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT 0
  410. static inline uint32_t HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL(uint32_t val)
  411. {
  412. return ((val) << HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__SHIFT) & HDMI_8x60_PHY_REG1_OUTVOL_SWING_CTRL__MASK;
  413. }
  414. #define REG_HDMI_8x60_PHY_REG2 0x00000308
  415. #define HDMI_8x60_PHY_REG2_PD_DESER 0x00000001
  416. #define HDMI_8x60_PHY_REG2_PD_DRIVE_1 0x00000002
  417. #define HDMI_8x60_PHY_REG2_PD_DRIVE_2 0x00000004
  418. #define HDMI_8x60_PHY_REG2_PD_DRIVE_3 0x00000008
  419. #define HDMI_8x60_PHY_REG2_PD_DRIVE_4 0x00000010
  420. #define HDMI_8x60_PHY_REG2_PD_PLL 0x00000020
  421. #define HDMI_8x60_PHY_REG2_PD_PWRGEN 0x00000040
  422. #define HDMI_8x60_PHY_REG2_RCV_SENSE_EN 0x00000080
  423. #define REG_HDMI_8x60_PHY_REG3 0x0000030c
  424. #define HDMI_8x60_PHY_REG3_PLL_ENABLE 0x00000001
  425. #define REG_HDMI_8x60_PHY_REG4 0x00000310
  426. #define REG_HDMI_8x60_PHY_REG5 0x00000314
  427. #define REG_HDMI_8x60_PHY_REG6 0x00000318
  428. #define REG_HDMI_8x60_PHY_REG7 0x0000031c
  429. #define REG_HDMI_8x60_PHY_REG8 0x00000320
  430. #define REG_HDMI_8x60_PHY_REG9 0x00000324
  431. #define REG_HDMI_8x60_PHY_REG10 0x00000328
  432. #define REG_HDMI_8x60_PHY_REG11 0x0000032c
  433. #define REG_HDMI_8x60_PHY_REG12 0x00000330
  434. #define HDMI_8x60_PHY_REG12_RETIMING_EN 0x00000001
  435. #define HDMI_8x60_PHY_REG12_PLL_LOCK_DETECT_EN 0x00000002
  436. #define HDMI_8x60_PHY_REG12_FORCE_LOCK 0x00000010
  437. #define REG_HDMI_8960_PHY_REG0 0x00000400
  438. #define REG_HDMI_8960_PHY_REG1 0x00000404
  439. #define REG_HDMI_8960_PHY_REG2 0x00000408
  440. #define REG_HDMI_8960_PHY_REG3 0x0000040c
  441. #define REG_HDMI_8960_PHY_REG4 0x00000410
  442. #define REG_HDMI_8960_PHY_REG5 0x00000414
  443. #define REG_HDMI_8960_PHY_REG6 0x00000418
  444. #define REG_HDMI_8960_PHY_REG7 0x0000041c
  445. #define REG_HDMI_8960_PHY_REG8 0x00000420
  446. #define REG_HDMI_8960_PHY_REG9 0x00000424
  447. #define REG_HDMI_8960_PHY_REG10 0x00000428
  448. #define REG_HDMI_8960_PHY_REG11 0x0000042c
  449. #define REG_HDMI_8960_PHY_REG12 0x00000430
  450. #define REG_HDMI_8x74_ANA_CFG0 0x00000000
  451. #define REG_HDMI_8x74_ANA_CFG1 0x00000004
  452. #define REG_HDMI_8x74_PD_CTRL0 0x00000010
  453. #define REG_HDMI_8x74_PD_CTRL1 0x00000014
  454. #define REG_HDMI_8x74_BIST_CFG0 0x00000034
  455. #define REG_HDMI_8x74_BIST_PATN0 0x0000003c
  456. #define REG_HDMI_8x74_BIST_PATN1 0x00000040
  457. #define REG_HDMI_8x74_BIST_PATN2 0x00000044
  458. #define REG_HDMI_8x74_BIST_PATN3 0x00000048
  459. #endif /* HDMI_XML */