adreno_gpu.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "adreno_gpu.h"
  18. #include "msm_gem.h"
  19. #include "msm_mmu.h"
  20. struct adreno_info {
  21. struct adreno_rev rev;
  22. uint32_t revn;
  23. const char *name;
  24. const char *pm4fw, *pfpfw;
  25. uint32_t gmem;
  26. };
  27. #define ANY_ID 0xff
  28. static const struct adreno_info gpulist[] = {
  29. {
  30. .rev = ADRENO_REV(3, 0, 5, ANY_ID),
  31. .revn = 305,
  32. .name = "A305",
  33. .pm4fw = "a300_pm4.fw",
  34. .pfpfw = "a300_pfp.fw",
  35. .gmem = SZ_256K,
  36. }, {
  37. .rev = ADRENO_REV(3, 2, ANY_ID, ANY_ID),
  38. .revn = 320,
  39. .name = "A320",
  40. .pm4fw = "a300_pm4.fw",
  41. .pfpfw = "a300_pfp.fw",
  42. .gmem = SZ_512K,
  43. }, {
  44. .rev = ADRENO_REV(3, 3, 0, ANY_ID),
  45. .revn = 330,
  46. .name = "A330",
  47. .pm4fw = "a330_pm4.fw",
  48. .pfpfw = "a330_pfp.fw",
  49. .gmem = SZ_1M,
  50. },
  51. };
  52. MODULE_FIRMWARE("a300_pm4.fw");
  53. MODULE_FIRMWARE("a300_pfp.fw");
  54. MODULE_FIRMWARE("a330_pm4.fw");
  55. MODULE_FIRMWARE("a330_pfp.fw");
  56. #define RB_SIZE SZ_32K
  57. #define RB_BLKSIZE 16
  58. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  59. {
  60. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  61. switch (param) {
  62. case MSM_PARAM_GPU_ID:
  63. *value = adreno_gpu->info->revn;
  64. return 0;
  65. case MSM_PARAM_GMEM_SIZE:
  66. *value = adreno_gpu->gmem;
  67. return 0;
  68. case MSM_PARAM_CHIP_ID:
  69. *value = adreno_gpu->rev.patchid |
  70. (adreno_gpu->rev.minor << 8) |
  71. (adreno_gpu->rev.major << 16) |
  72. (adreno_gpu->rev.core << 24);
  73. return 0;
  74. default:
  75. DBG("%s: invalid param: %u", gpu->name, param);
  76. return -EINVAL;
  77. }
  78. }
  79. #define rbmemptr(adreno_gpu, member) \
  80. ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member))
  81. int adreno_hw_init(struct msm_gpu *gpu)
  82. {
  83. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  84. DBG("%s", gpu->name);
  85. /* Setup REG_CP_RB_CNTL: */
  86. gpu_write(gpu, REG_AXXX_CP_RB_CNTL,
  87. /* size is log2(quad-words): */
  88. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  89. AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)));
  90. /* Setup ringbuffer address: */
  91. gpu_write(gpu, REG_AXXX_CP_RB_BASE, gpu->rb_iova);
  92. gpu_write(gpu, REG_AXXX_CP_RB_RPTR_ADDR, rbmemptr(adreno_gpu, rptr));
  93. /* Setup scratch/timestamp: */
  94. gpu_write(gpu, REG_AXXX_SCRATCH_ADDR, rbmemptr(adreno_gpu, fence));
  95. gpu_write(gpu, REG_AXXX_SCRATCH_UMSK, 0x1);
  96. return 0;
  97. }
  98. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  99. {
  100. return ring->cur - ring->start;
  101. }
  102. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  103. {
  104. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  105. return adreno_gpu->memptrs->fence;
  106. }
  107. void adreno_recover(struct msm_gpu *gpu)
  108. {
  109. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  110. struct drm_device *dev = gpu->dev;
  111. int ret;
  112. gpu->funcs->pm_suspend(gpu);
  113. /* reset ringbuffer: */
  114. gpu->rb->cur = gpu->rb->start;
  115. /* reset completed fence seqno, just discard anything pending: */
  116. adreno_gpu->memptrs->fence = gpu->submitted_fence;
  117. adreno_gpu->memptrs->rptr = 0;
  118. adreno_gpu->memptrs->wptr = 0;
  119. gpu->funcs->pm_resume(gpu);
  120. ret = gpu->funcs->hw_init(gpu);
  121. if (ret) {
  122. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  123. /* hmm, oh well? */
  124. }
  125. }
  126. int adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  127. struct msm_file_private *ctx)
  128. {
  129. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  130. struct msm_drm_private *priv = gpu->dev->dev_private;
  131. struct msm_ringbuffer *ring = gpu->rb;
  132. unsigned i, ibs = 0;
  133. for (i = 0; i < submit->nr_cmds; i++) {
  134. switch (submit->cmd[i].type) {
  135. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  136. /* ignore IB-targets */
  137. break;
  138. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  139. /* ignore if there has not been a ctx switch: */
  140. if (priv->lastctx == ctx)
  141. break;
  142. case MSM_SUBMIT_CMD_BUF:
  143. OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2);
  144. OUT_RING(ring, submit->cmd[i].iova);
  145. OUT_RING(ring, submit->cmd[i].size);
  146. ibs++;
  147. break;
  148. }
  149. }
  150. /* on a320, at least, we seem to need to pad things out to an
  151. * even number of qwords to avoid issue w/ CP hanging on wrap-
  152. * around:
  153. */
  154. if (ibs % 2)
  155. OUT_PKT2(ring);
  156. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  157. OUT_RING(ring, submit->fence);
  158. if (adreno_is_a3xx(adreno_gpu)) {
  159. /* Flush HLSQ lazy updates to make sure there is nothing
  160. * pending for indirect loads after the timestamp has
  161. * passed:
  162. */
  163. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  164. OUT_RING(ring, HLSQ_FLUSH);
  165. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  166. OUT_RING(ring, 0x00000000);
  167. }
  168. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  169. OUT_RING(ring, CACHE_FLUSH_TS);
  170. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  171. OUT_RING(ring, submit->fence);
  172. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  173. OUT_PKT3(ring, CP_INTERRUPT, 1);
  174. OUT_RING(ring, 0x80000000);
  175. #if 0
  176. if (adreno_is_a3xx(adreno_gpu)) {
  177. /* Dummy set-constant to trigger context rollover */
  178. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  179. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  180. OUT_RING(ring, 0x00000000);
  181. }
  182. #endif
  183. gpu->funcs->flush(gpu);
  184. return 0;
  185. }
  186. void adreno_flush(struct msm_gpu *gpu)
  187. {
  188. uint32_t wptr = get_wptr(gpu->rb);
  189. /* ensure writes to ringbuffer have hit system memory: */
  190. mb();
  191. gpu_write(gpu, REG_AXXX_CP_RB_WPTR, wptr);
  192. }
  193. void adreno_idle(struct msm_gpu *gpu)
  194. {
  195. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  196. uint32_t wptr = get_wptr(gpu->rb);
  197. /* wait for CP to drain ringbuffer: */
  198. if (spin_until(adreno_gpu->memptrs->rptr == wptr))
  199. DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
  200. /* TODO maybe we need to reset GPU here to recover from hang? */
  201. }
  202. #ifdef CONFIG_DEBUG_FS
  203. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  204. {
  205. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  206. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  207. adreno_gpu->info->revn, adreno_gpu->rev.core,
  208. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  209. adreno_gpu->rev.patchid);
  210. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  211. gpu->submitted_fence);
  212. seq_printf(m, "rptr: %d\n", adreno_gpu->memptrs->rptr);
  213. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  214. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  215. }
  216. #endif
  217. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  218. void adreno_dump(struct msm_gpu *gpu)
  219. {
  220. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  221. printk("revision: %d (%d.%d.%d.%d)\n",
  222. adreno_gpu->info->revn, adreno_gpu->rev.core,
  223. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  224. adreno_gpu->rev.patchid);
  225. printk("fence: %d/%d\n", adreno_gpu->memptrs->fence,
  226. gpu->submitted_fence);
  227. printk("rptr: %d\n", adreno_gpu->memptrs->rptr);
  228. printk("wptr: %d\n", adreno_gpu->memptrs->wptr);
  229. printk("rb wptr: %d\n", get_wptr(gpu->rb));
  230. }
  231. static uint32_t ring_freewords(struct msm_gpu *gpu)
  232. {
  233. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  234. uint32_t size = gpu->rb->size / 4;
  235. uint32_t wptr = get_wptr(gpu->rb);
  236. uint32_t rptr = adreno_gpu->memptrs->rptr;
  237. return (rptr + (size - 1) - wptr) % size;
  238. }
  239. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  240. {
  241. if (spin_until(ring_freewords(gpu) >= ndwords))
  242. DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
  243. }
  244. static const char *iommu_ports[] = {
  245. "gfx3d_user", "gfx3d_priv",
  246. "gfx3d1_user", "gfx3d1_priv",
  247. };
  248. static inline bool _rev_match(uint8_t entry, uint8_t id)
  249. {
  250. return (entry == ANY_ID) || (entry == id);
  251. }
  252. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  253. struct adreno_gpu *gpu, const struct adreno_gpu_funcs *funcs,
  254. struct adreno_rev rev)
  255. {
  256. struct msm_mmu *mmu;
  257. int i, ret;
  258. /* identify gpu: */
  259. for (i = 0; i < ARRAY_SIZE(gpulist); i++) {
  260. const struct adreno_info *info = &gpulist[i];
  261. if (_rev_match(info->rev.core, rev.core) &&
  262. _rev_match(info->rev.major, rev.major) &&
  263. _rev_match(info->rev.minor, rev.minor) &&
  264. _rev_match(info->rev.patchid, rev.patchid)) {
  265. gpu->info = info;
  266. gpu->revn = info->revn;
  267. break;
  268. }
  269. }
  270. if (i == ARRAY_SIZE(gpulist)) {
  271. dev_err(drm->dev, "Unknown GPU revision: %u.%u.%u.%u\n",
  272. rev.core, rev.major, rev.minor, rev.patchid);
  273. return -ENXIO;
  274. }
  275. DBG("Found GPU: %s (%u.%u.%u.%u)", gpu->info->name,
  276. rev.core, rev.major, rev.minor, rev.patchid);
  277. gpu->funcs = funcs;
  278. gpu->gmem = gpu->info->gmem;
  279. gpu->rev = rev;
  280. ret = request_firmware(&gpu->pm4, gpu->info->pm4fw, drm->dev);
  281. if (ret) {
  282. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  283. gpu->info->pm4fw, ret);
  284. return ret;
  285. }
  286. ret = request_firmware(&gpu->pfp, gpu->info->pfpfw, drm->dev);
  287. if (ret) {
  288. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  289. gpu->info->pfpfw, ret);
  290. return ret;
  291. }
  292. ret = msm_gpu_init(drm, pdev, &gpu->base, &funcs->base,
  293. gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  294. RB_SIZE);
  295. if (ret)
  296. return ret;
  297. mmu = gpu->base.mmu;
  298. if (mmu) {
  299. ret = mmu->funcs->attach(mmu, iommu_ports,
  300. ARRAY_SIZE(iommu_ports));
  301. if (ret)
  302. return ret;
  303. }
  304. gpu->memptrs_bo = msm_gem_new(drm, sizeof(*gpu->memptrs),
  305. MSM_BO_UNCACHED);
  306. if (IS_ERR(gpu->memptrs_bo)) {
  307. ret = PTR_ERR(gpu->memptrs_bo);
  308. gpu->memptrs_bo = NULL;
  309. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  310. return ret;
  311. }
  312. gpu->memptrs = msm_gem_vaddr_locked(gpu->memptrs_bo);
  313. if (!gpu->memptrs) {
  314. dev_err(drm->dev, "could not vmap memptrs\n");
  315. return -ENOMEM;
  316. }
  317. ret = msm_gem_get_iova_locked(gpu->memptrs_bo, gpu->base.id,
  318. &gpu->memptrs_iova);
  319. if (ret) {
  320. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  321. return ret;
  322. }
  323. return 0;
  324. }
  325. void adreno_gpu_cleanup(struct adreno_gpu *gpu)
  326. {
  327. if (gpu->memptrs_bo) {
  328. if (gpu->memptrs_iova)
  329. msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
  330. drm_gem_object_unreference(gpu->memptrs_bo);
  331. }
  332. if (gpu->pm4)
  333. release_firmware(gpu->pm4);
  334. if (gpu->pfp)
  335. release_firmware(gpu->pfp);
  336. msm_gpu_cleanup(&gpu->base);
  337. }