adreno_common.xml.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. #ifndef ADRENO_COMMON_XML
  2. #define ADRENO_COMMON_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32814 bytes, from 2013-11-30 15:07:33)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 8900 bytes, from 2013-10-22 23:57:49)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 10574 bytes, from 2013-11-13 05:44:45)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 53644 bytes, from 2013-11-30 15:07:33)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 8344 bytes, from 2013-11-30 14:49:47)
  15. Copyright (C) 2013 by the following authors:
  16. - Rob Clark <robdclark@gmail.com> (robclark)
  17. Permission is hereby granted, free of charge, to any person obtaining
  18. a copy of this software and associated documentation files (the
  19. "Software"), to deal in the Software without restriction, including
  20. without limitation the rights to use, copy, modify, merge, publish,
  21. distribute, sublicense, and/or sell copies of the Software, and to
  22. permit persons to whom the Software is furnished to do so, subject to
  23. the following conditions:
  24. The above copyright notice and this permission notice (including the
  25. next paragraph) shall be included in all copies or substantial
  26. portions of the Software.
  27. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  30. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  31. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  32. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  33. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  34. */
  35. enum adreno_pa_su_sc_draw {
  36. PC_DRAW_POINTS = 0,
  37. PC_DRAW_LINES = 1,
  38. PC_DRAW_TRIANGLES = 2,
  39. };
  40. enum adreno_compare_func {
  41. FUNC_NEVER = 0,
  42. FUNC_LESS = 1,
  43. FUNC_EQUAL = 2,
  44. FUNC_LEQUAL = 3,
  45. FUNC_GREATER = 4,
  46. FUNC_NOTEQUAL = 5,
  47. FUNC_GEQUAL = 6,
  48. FUNC_ALWAYS = 7,
  49. };
  50. enum adreno_stencil_op {
  51. STENCIL_KEEP = 0,
  52. STENCIL_ZERO = 1,
  53. STENCIL_REPLACE = 2,
  54. STENCIL_INCR_CLAMP = 3,
  55. STENCIL_DECR_CLAMP = 4,
  56. STENCIL_INVERT = 5,
  57. STENCIL_INCR_WRAP = 6,
  58. STENCIL_DECR_WRAP = 7,
  59. };
  60. enum adreno_rb_blend_factor {
  61. FACTOR_ZERO = 0,
  62. FACTOR_ONE = 1,
  63. FACTOR_SRC_COLOR = 4,
  64. FACTOR_ONE_MINUS_SRC_COLOR = 5,
  65. FACTOR_SRC_ALPHA = 6,
  66. FACTOR_ONE_MINUS_SRC_ALPHA = 7,
  67. FACTOR_DST_COLOR = 8,
  68. FACTOR_ONE_MINUS_DST_COLOR = 9,
  69. FACTOR_DST_ALPHA = 10,
  70. FACTOR_ONE_MINUS_DST_ALPHA = 11,
  71. FACTOR_CONSTANT_COLOR = 12,
  72. FACTOR_ONE_MINUS_CONSTANT_COLOR = 13,
  73. FACTOR_CONSTANT_ALPHA = 14,
  74. FACTOR_ONE_MINUS_CONSTANT_ALPHA = 15,
  75. FACTOR_SRC_ALPHA_SATURATE = 16,
  76. };
  77. enum adreno_rb_blend_opcode {
  78. BLEND_DST_PLUS_SRC = 0,
  79. BLEND_SRC_MINUS_DST = 1,
  80. BLEND_MIN_DST_SRC = 2,
  81. BLEND_MAX_DST_SRC = 3,
  82. BLEND_DST_MINUS_SRC = 4,
  83. BLEND_DST_PLUS_SRC_BIAS = 5,
  84. };
  85. enum adreno_rb_surface_endian {
  86. ENDIAN_NONE = 0,
  87. ENDIAN_8IN16 = 1,
  88. ENDIAN_8IN32 = 2,
  89. ENDIAN_16IN32 = 3,
  90. ENDIAN_8IN64 = 4,
  91. ENDIAN_8IN128 = 5,
  92. };
  93. enum adreno_rb_dither_mode {
  94. DITHER_DISABLE = 0,
  95. DITHER_ALWAYS = 1,
  96. DITHER_IF_ALPHA_OFF = 2,
  97. };
  98. enum adreno_rb_depth_format {
  99. DEPTHX_16 = 0,
  100. DEPTHX_24_8 = 1,
  101. };
  102. #define REG_AXXX_CP_RB_BASE 0x000001c0
  103. #define REG_AXXX_CP_RB_CNTL 0x000001c1
  104. #define AXXX_CP_RB_CNTL_BUFSZ__MASK 0x0000003f
  105. #define AXXX_CP_RB_CNTL_BUFSZ__SHIFT 0
  106. static inline uint32_t AXXX_CP_RB_CNTL_BUFSZ(uint32_t val)
  107. {
  108. return ((val) << AXXX_CP_RB_CNTL_BUFSZ__SHIFT) & AXXX_CP_RB_CNTL_BUFSZ__MASK;
  109. }
  110. #define AXXX_CP_RB_CNTL_BLKSZ__MASK 0x00003f00
  111. #define AXXX_CP_RB_CNTL_BLKSZ__SHIFT 8
  112. static inline uint32_t AXXX_CP_RB_CNTL_BLKSZ(uint32_t val)
  113. {
  114. return ((val) << AXXX_CP_RB_CNTL_BLKSZ__SHIFT) & AXXX_CP_RB_CNTL_BLKSZ__MASK;
  115. }
  116. #define AXXX_CP_RB_CNTL_BUF_SWAP__MASK 0x00030000
  117. #define AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT 16
  118. static inline uint32_t AXXX_CP_RB_CNTL_BUF_SWAP(uint32_t val)
  119. {
  120. return ((val) << AXXX_CP_RB_CNTL_BUF_SWAP__SHIFT) & AXXX_CP_RB_CNTL_BUF_SWAP__MASK;
  121. }
  122. #define AXXX_CP_RB_CNTL_POLL_EN 0x00100000
  123. #define AXXX_CP_RB_CNTL_NO_UPDATE 0x08000000
  124. #define AXXX_CP_RB_CNTL_RPTR_WR_EN 0x80000000
  125. #define REG_AXXX_CP_RB_RPTR_ADDR 0x000001c3
  126. #define AXXX_CP_RB_RPTR_ADDR_SWAP__MASK 0x00000003
  127. #define AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT 0
  128. static inline uint32_t AXXX_CP_RB_RPTR_ADDR_SWAP(uint32_t val)
  129. {
  130. return ((val) << AXXX_CP_RB_RPTR_ADDR_SWAP__SHIFT) & AXXX_CP_RB_RPTR_ADDR_SWAP__MASK;
  131. }
  132. #define AXXX_CP_RB_RPTR_ADDR_ADDR__MASK 0xfffffffc
  133. #define AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT 2
  134. static inline uint32_t AXXX_CP_RB_RPTR_ADDR_ADDR(uint32_t val)
  135. {
  136. return ((val >> 2) << AXXX_CP_RB_RPTR_ADDR_ADDR__SHIFT) & AXXX_CP_RB_RPTR_ADDR_ADDR__MASK;
  137. }
  138. #define REG_AXXX_CP_RB_RPTR 0x000001c4
  139. #define REG_AXXX_CP_RB_WPTR 0x000001c5
  140. #define REG_AXXX_CP_RB_WPTR_DELAY 0x000001c6
  141. #define REG_AXXX_CP_RB_RPTR_WR 0x000001c7
  142. #define REG_AXXX_CP_RB_WPTR_BASE 0x000001c8
  143. #define REG_AXXX_CP_QUEUE_THRESHOLDS 0x000001d5
  144. #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK 0x0000000f
  145. #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT 0
  146. static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(uint32_t val)
  147. {
  148. return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START__MASK;
  149. }
  150. #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK 0x00000f00
  151. #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT 8
  152. static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(uint32_t val)
  153. {
  154. return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START__MASK;
  155. }
  156. #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK 0x000f0000
  157. #define AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT 16
  158. static inline uint32_t AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(uint32_t val)
  159. {
  160. return ((val) << AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__SHIFT) & AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START__MASK;
  161. }
  162. #define REG_AXXX_CP_MEQ_THRESHOLDS 0x000001d6
  163. #define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK 0x001f0000
  164. #define AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT 16
  165. static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_MEQ_END(uint32_t val)
  166. {
  167. return ((val) << AXXX_CP_MEQ_THRESHOLDS_MEQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_MEQ_END__MASK;
  168. }
  169. #define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK 0x1f000000
  170. #define AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT 24
  171. static inline uint32_t AXXX_CP_MEQ_THRESHOLDS_ROQ_END(uint32_t val)
  172. {
  173. return ((val) << AXXX_CP_MEQ_THRESHOLDS_ROQ_END__SHIFT) & AXXX_CP_MEQ_THRESHOLDS_ROQ_END__MASK;
  174. }
  175. #define REG_AXXX_CP_CSQ_AVAIL 0x000001d7
  176. #define AXXX_CP_CSQ_AVAIL_RING__MASK 0x0000007f
  177. #define AXXX_CP_CSQ_AVAIL_RING__SHIFT 0
  178. static inline uint32_t AXXX_CP_CSQ_AVAIL_RING(uint32_t val)
  179. {
  180. return ((val) << AXXX_CP_CSQ_AVAIL_RING__SHIFT) & AXXX_CP_CSQ_AVAIL_RING__MASK;
  181. }
  182. #define AXXX_CP_CSQ_AVAIL_IB1__MASK 0x00007f00
  183. #define AXXX_CP_CSQ_AVAIL_IB1__SHIFT 8
  184. static inline uint32_t AXXX_CP_CSQ_AVAIL_IB1(uint32_t val)
  185. {
  186. return ((val) << AXXX_CP_CSQ_AVAIL_IB1__SHIFT) & AXXX_CP_CSQ_AVAIL_IB1__MASK;
  187. }
  188. #define AXXX_CP_CSQ_AVAIL_IB2__MASK 0x007f0000
  189. #define AXXX_CP_CSQ_AVAIL_IB2__SHIFT 16
  190. static inline uint32_t AXXX_CP_CSQ_AVAIL_IB2(uint32_t val)
  191. {
  192. return ((val) << AXXX_CP_CSQ_AVAIL_IB2__SHIFT) & AXXX_CP_CSQ_AVAIL_IB2__MASK;
  193. }
  194. #define REG_AXXX_CP_STQ_AVAIL 0x000001d8
  195. #define AXXX_CP_STQ_AVAIL_ST__MASK 0x0000007f
  196. #define AXXX_CP_STQ_AVAIL_ST__SHIFT 0
  197. static inline uint32_t AXXX_CP_STQ_AVAIL_ST(uint32_t val)
  198. {
  199. return ((val) << AXXX_CP_STQ_AVAIL_ST__SHIFT) & AXXX_CP_STQ_AVAIL_ST__MASK;
  200. }
  201. #define REG_AXXX_CP_MEQ_AVAIL 0x000001d9
  202. #define AXXX_CP_MEQ_AVAIL_MEQ__MASK 0x0000001f
  203. #define AXXX_CP_MEQ_AVAIL_MEQ__SHIFT 0
  204. static inline uint32_t AXXX_CP_MEQ_AVAIL_MEQ(uint32_t val)
  205. {
  206. return ((val) << AXXX_CP_MEQ_AVAIL_MEQ__SHIFT) & AXXX_CP_MEQ_AVAIL_MEQ__MASK;
  207. }
  208. #define REG_AXXX_SCRATCH_UMSK 0x000001dc
  209. #define AXXX_SCRATCH_UMSK_UMSK__MASK 0x000000ff
  210. #define AXXX_SCRATCH_UMSK_UMSK__SHIFT 0
  211. static inline uint32_t AXXX_SCRATCH_UMSK_UMSK(uint32_t val)
  212. {
  213. return ((val) << AXXX_SCRATCH_UMSK_UMSK__SHIFT) & AXXX_SCRATCH_UMSK_UMSK__MASK;
  214. }
  215. #define AXXX_SCRATCH_UMSK_SWAP__MASK 0x00030000
  216. #define AXXX_SCRATCH_UMSK_SWAP__SHIFT 16
  217. static inline uint32_t AXXX_SCRATCH_UMSK_SWAP(uint32_t val)
  218. {
  219. return ((val) << AXXX_SCRATCH_UMSK_SWAP__SHIFT) & AXXX_SCRATCH_UMSK_SWAP__MASK;
  220. }
  221. #define REG_AXXX_SCRATCH_ADDR 0x000001dd
  222. #define REG_AXXX_CP_ME_RDADDR 0x000001ea
  223. #define REG_AXXX_CP_STATE_DEBUG_INDEX 0x000001ec
  224. #define REG_AXXX_CP_STATE_DEBUG_DATA 0x000001ed
  225. #define REG_AXXX_CP_INT_CNTL 0x000001f2
  226. #define REG_AXXX_CP_INT_STATUS 0x000001f3
  227. #define REG_AXXX_CP_INT_ACK 0x000001f4
  228. #define REG_AXXX_CP_ME_CNTL 0x000001f6
  229. #define REG_AXXX_CP_ME_STATUS 0x000001f7
  230. #define REG_AXXX_CP_ME_RAM_WADDR 0x000001f8
  231. #define REG_AXXX_CP_ME_RAM_RADDR 0x000001f9
  232. #define REG_AXXX_CP_ME_RAM_DATA 0x000001fa
  233. #define REG_AXXX_CP_DEBUG 0x000001fc
  234. #define AXXX_CP_DEBUG_PREDICATE_DISABLE 0x00800000
  235. #define AXXX_CP_DEBUG_PROG_END_PTR_ENABLE 0x01000000
  236. #define AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE 0x02000000
  237. #define AXXX_CP_DEBUG_PREFETCH_PASS_NOPS 0x04000000
  238. #define AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE 0x08000000
  239. #define AXXX_CP_DEBUG_PREFETCH_MATCH_DISABLE 0x10000000
  240. #define AXXX_CP_DEBUG_SIMPLE_ME_FLOW_CONTROL 0x40000000
  241. #define AXXX_CP_DEBUG_MIU_WRITE_PACK_DISABLE 0x80000000
  242. #define REG_AXXX_CP_CSQ_RB_STAT 0x000001fd
  243. #define AXXX_CP_CSQ_RB_STAT_RPTR__MASK 0x0000007f
  244. #define AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT 0
  245. static inline uint32_t AXXX_CP_CSQ_RB_STAT_RPTR(uint32_t val)
  246. {
  247. return ((val) << AXXX_CP_CSQ_RB_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_RPTR__MASK;
  248. }
  249. #define AXXX_CP_CSQ_RB_STAT_WPTR__MASK 0x007f0000
  250. #define AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT 16
  251. static inline uint32_t AXXX_CP_CSQ_RB_STAT_WPTR(uint32_t val)
  252. {
  253. return ((val) << AXXX_CP_CSQ_RB_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_RB_STAT_WPTR__MASK;
  254. }
  255. #define REG_AXXX_CP_CSQ_IB1_STAT 0x000001fe
  256. #define AXXX_CP_CSQ_IB1_STAT_RPTR__MASK 0x0000007f
  257. #define AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT 0
  258. static inline uint32_t AXXX_CP_CSQ_IB1_STAT_RPTR(uint32_t val)
  259. {
  260. return ((val) << AXXX_CP_CSQ_IB1_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_RPTR__MASK;
  261. }
  262. #define AXXX_CP_CSQ_IB1_STAT_WPTR__MASK 0x007f0000
  263. #define AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT 16
  264. static inline uint32_t AXXX_CP_CSQ_IB1_STAT_WPTR(uint32_t val)
  265. {
  266. return ((val) << AXXX_CP_CSQ_IB1_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB1_STAT_WPTR__MASK;
  267. }
  268. #define REG_AXXX_CP_CSQ_IB2_STAT 0x000001ff
  269. #define AXXX_CP_CSQ_IB2_STAT_RPTR__MASK 0x0000007f
  270. #define AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT 0
  271. static inline uint32_t AXXX_CP_CSQ_IB2_STAT_RPTR(uint32_t val)
  272. {
  273. return ((val) << AXXX_CP_CSQ_IB2_STAT_RPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_RPTR__MASK;
  274. }
  275. #define AXXX_CP_CSQ_IB2_STAT_WPTR__MASK 0x007f0000
  276. #define AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT 16
  277. static inline uint32_t AXXX_CP_CSQ_IB2_STAT_WPTR(uint32_t val)
  278. {
  279. return ((val) << AXXX_CP_CSQ_IB2_STAT_WPTR__SHIFT) & AXXX_CP_CSQ_IB2_STAT_WPTR__MASK;
  280. }
  281. #define REG_AXXX_CP_NON_PREFETCH_CNTRS 0x00000440
  282. #define REG_AXXX_CP_STQ_ST_STAT 0x00000443
  283. #define REG_AXXX_CP_ST_BASE 0x0000044d
  284. #define REG_AXXX_CP_ST_BUFSZ 0x0000044e
  285. #define REG_AXXX_CP_MEQ_STAT 0x0000044f
  286. #define REG_AXXX_CP_MIU_TAG_STAT 0x00000452
  287. #define REG_AXXX_CP_BIN_MASK_LO 0x00000454
  288. #define REG_AXXX_CP_BIN_MASK_HI 0x00000455
  289. #define REG_AXXX_CP_BIN_SELECT_LO 0x00000456
  290. #define REG_AXXX_CP_BIN_SELECT_HI 0x00000457
  291. #define REG_AXXX_CP_IB1_BASE 0x00000458
  292. #define REG_AXXX_CP_IB1_BUFSZ 0x00000459
  293. #define REG_AXXX_CP_IB2_BASE 0x0000045a
  294. #define REG_AXXX_CP_IB2_BUFSZ 0x0000045b
  295. #define REG_AXXX_CP_STAT 0x0000047f
  296. #define REG_AXXX_CP_SCRATCH_REG0 0x00000578
  297. #define REG_AXXX_CP_SCRATCH_REG1 0x00000579
  298. #define REG_AXXX_CP_SCRATCH_REG2 0x0000057a
  299. #define REG_AXXX_CP_SCRATCH_REG3 0x0000057b
  300. #define REG_AXXX_CP_SCRATCH_REG4 0x0000057c
  301. #define REG_AXXX_CP_SCRATCH_REG5 0x0000057d
  302. #define REG_AXXX_CP_SCRATCH_REG6 0x0000057e
  303. #define REG_AXXX_CP_SCRATCH_REG7 0x0000057f
  304. #define REG_AXXX_CP_ME_VS_EVENT_SRC 0x00000600
  305. #define REG_AXXX_CP_ME_VS_EVENT_ADDR 0x00000601
  306. #define REG_AXXX_CP_ME_VS_EVENT_DATA 0x00000602
  307. #define REG_AXXX_CP_ME_VS_EVENT_ADDR_SWM 0x00000603
  308. #define REG_AXXX_CP_ME_VS_EVENT_DATA_SWM 0x00000604
  309. #define REG_AXXX_CP_ME_PS_EVENT_SRC 0x00000605
  310. #define REG_AXXX_CP_ME_PS_EVENT_ADDR 0x00000606
  311. #define REG_AXXX_CP_ME_PS_EVENT_DATA 0x00000607
  312. #define REG_AXXX_CP_ME_PS_EVENT_ADDR_SWM 0x00000608
  313. #define REG_AXXX_CP_ME_PS_EVENT_DATA_SWM 0x00000609
  314. #define REG_AXXX_CP_ME_CF_EVENT_SRC 0x0000060a
  315. #define REG_AXXX_CP_ME_CF_EVENT_ADDR 0x0000060b
  316. #define REG_AXXX_CP_ME_CF_EVENT_DATA 0x0000060c
  317. #define REG_AXXX_CP_ME_NRT_ADDR 0x0000060d
  318. #define REG_AXXX_CP_ME_NRT_DATA 0x0000060e
  319. #define REG_AXXX_CP_ME_VS_FETCH_DONE_SRC 0x00000612
  320. #define REG_AXXX_CP_ME_VS_FETCH_DONE_ADDR 0x00000613
  321. #define REG_AXXX_CP_ME_VS_FETCH_DONE_DATA 0x00000614
  322. #endif /* ADRENO_COMMON_XML */